xref: /qemu/hw/net/cadence_gem.c (revision a27bd6c779badb8d76e4430d810ef710a1b98f4e)
1e9f186e5SPeter A. G. Crosthwaite /*
2116d5546SPeter Crosthwaite  * QEMU Cadence GEM emulation
3e9f186e5SPeter A. G. Crosthwaite  *
4e9f186e5SPeter A. G. Crosthwaite  * Copyright (c) 2011 Xilinx, Inc.
5e9f186e5SPeter A. G. Crosthwaite  *
6e9f186e5SPeter A. G. Crosthwaite  * Permission is hereby granted, free of charge, to any person obtaining a copy
7e9f186e5SPeter A. G. Crosthwaite  * of this software and associated documentation files (the "Software"), to deal
8e9f186e5SPeter A. G. Crosthwaite  * in the Software without restriction, including without limitation the rights
9e9f186e5SPeter A. G. Crosthwaite  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10e9f186e5SPeter A. G. Crosthwaite  * copies of the Software, and to permit persons to whom the Software is
11e9f186e5SPeter A. G. Crosthwaite  * furnished to do so, subject to the following conditions:
12e9f186e5SPeter A. G. Crosthwaite  *
13e9f186e5SPeter A. G. Crosthwaite  * The above copyright notice and this permission notice shall be included in
14e9f186e5SPeter A. G. Crosthwaite  * all copies or substantial portions of the Software.
15e9f186e5SPeter A. G. Crosthwaite  *
16e9f186e5SPeter A. G. Crosthwaite  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17e9f186e5SPeter A. G. Crosthwaite  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18e9f186e5SPeter A. G. Crosthwaite  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19e9f186e5SPeter A. G. Crosthwaite  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20e9f186e5SPeter A. G. Crosthwaite  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21e9f186e5SPeter A. G. Crosthwaite  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22e9f186e5SPeter A. G. Crosthwaite  * THE SOFTWARE.
23e9f186e5SPeter A. G. Crosthwaite  */
24e9f186e5SPeter A. G. Crosthwaite 
258ef94f0bSPeter Maydell #include "qemu/osdep.h"
26e9f186e5SPeter A. G. Crosthwaite #include <zlib.h> /* For crc32 */
27e9f186e5SPeter A. G. Crosthwaite 
2864552b6bSMarkus Armbruster #include "hw/irq.h"
29f49856d4SPeter Crosthwaite #include "hw/net/cadence_gem.h"
30*a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
31d6454270SMarkus Armbruster #include "migration/vmstate.h"
322bf57f73SAlistair Francis #include "qapi/error.h"
33e8e49943SAlistair Francis #include "qemu/log.h"
340b8fa32fSMarkus Armbruster #include "qemu/module.h"
3584aec8efSEdgar E. Iglesias #include "sysemu/dma.h"
36e9f186e5SPeter A. G. Crosthwaite #include "net/checksum.h"
37e9f186e5SPeter A. G. Crosthwaite 
38e9f186e5SPeter A. G. Crosthwaite #ifdef CADENCE_GEM_ERR_DEBUG
39e9f186e5SPeter A. G. Crosthwaite #define DB_PRINT(...) do { \
40e9f186e5SPeter A. G. Crosthwaite     fprintf(stderr,  ": %s: ", __func__); \
41e9f186e5SPeter A. G. Crosthwaite     fprintf(stderr, ## __VA_ARGS__); \
422562755eSEric Blake     } while (0)
43e9f186e5SPeter A. G. Crosthwaite #else
44e9f186e5SPeter A. G. Crosthwaite     #define DB_PRINT(...)
45e9f186e5SPeter A. G. Crosthwaite #endif
46e9f186e5SPeter A. G. Crosthwaite 
47e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL        (0x00000000/4) /* Network Control reg */
48e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG         (0x00000004/4) /* Network Config reg */
49e9f186e5SPeter A. G. Crosthwaite #define GEM_NWSTATUS      (0x00000008/4) /* Network Status reg */
50e9f186e5SPeter A. G. Crosthwaite #define GEM_USERIO        (0x0000000C/4) /* User IO reg */
51e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG        (0x00000010/4) /* DMA Control reg */
52e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS      (0x00000014/4) /* TX Status reg */
53e9f186e5SPeter A. G. Crosthwaite #define GEM_RXQBASE       (0x00000018/4) /* RX Q Base address reg */
54e9f186e5SPeter A. G. Crosthwaite #define GEM_TXQBASE       (0x0000001C/4) /* TX Q Base address reg */
55e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS      (0x00000020/4) /* RX Status reg */
56e9f186e5SPeter A. G. Crosthwaite #define GEM_ISR           (0x00000024/4) /* Interrupt Status reg */
57e9f186e5SPeter A. G. Crosthwaite #define GEM_IER           (0x00000028/4) /* Interrupt Enable reg */
58e9f186e5SPeter A. G. Crosthwaite #define GEM_IDR           (0x0000002C/4) /* Interrupt Disable reg */
59e9f186e5SPeter A. G. Crosthwaite #define GEM_IMR           (0x00000030/4) /* Interrupt Mask reg */
603048ed6aSPeter Crosthwaite #define GEM_PHYMNTNC      (0x00000034/4) /* Phy Maintenance reg */
61e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPAUSE       (0x00000038/4) /* RX Pause Time reg */
62e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPAUSE       (0x0000003C/4) /* TX Pause Time reg */
63e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPARTIALSF   (0x00000040/4) /* TX Partial Store and Forward */
64e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPARTIALSF   (0x00000044/4) /* RX Partial Store and Forward */
65e9f186e5SPeter A. G. Crosthwaite #define GEM_HASHLO        (0x00000080/4) /* Hash Low address reg */
66e9f186e5SPeter A. G. Crosthwaite #define GEM_HASHHI        (0x00000084/4) /* Hash High address reg */
67e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR1LO     (0x00000088/4) /* Specific addr 1 low reg */
68e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR1HI     (0x0000008C/4) /* Specific addr 1 high reg */
69e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR2LO     (0x00000090/4) /* Specific addr 2 low reg */
70e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR2HI     (0x00000094/4) /* Specific addr 2 high reg */
71e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR3LO     (0x00000098/4) /* Specific addr 3 low reg */
72e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR3HI     (0x0000009C/4) /* Specific addr 3 high reg */
73e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR4LO     (0x000000A0/4) /* Specific addr 4 low reg */
74e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR4HI     (0x000000A4/4) /* Specific addr 4 high reg */
75e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH1     (0x000000A8/4) /* Type ID1 Match reg */
76e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH2     (0x000000AC/4) /* Type ID2 Match reg */
77e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH3     (0x000000B0/4) /* Type ID3 Match reg */
78e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH4     (0x000000B4/4) /* Type ID4 Match reg */
79e9f186e5SPeter A. G. Crosthwaite #define GEM_WOLAN         (0x000000B8/4) /* Wake on LAN reg */
80e9f186e5SPeter A. G. Crosthwaite #define GEM_IPGSTRETCH    (0x000000BC/4) /* IPG Stretch reg */
81e9f186e5SPeter A. G. Crosthwaite #define GEM_SVLAN         (0x000000C0/4) /* Stacked VLAN reg */
82e9f186e5SPeter A. G. Crosthwaite #define GEM_MODID         (0x000000FC/4) /* Module ID reg */
83e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTTXLO       (0x00000100/4) /* Octects transmitted Low reg */
84e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTTXHI       (0x00000104/4) /* Octects transmitted High reg */
85e9f186e5SPeter A. G. Crosthwaite #define GEM_TXCNT         (0x00000108/4) /* Error-free Frames transmitted */
86e9f186e5SPeter A. G. Crosthwaite #define GEM_TXBCNT        (0x0000010C/4) /* Error-free Broadcast Frames */
87e9f186e5SPeter A. G. Crosthwaite #define GEM_TXMCNT        (0x00000110/4) /* Error-free Multicast Frame */
88e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPAUSECNT    (0x00000114/4) /* Pause Frames Transmitted */
89e9f186e5SPeter A. G. Crosthwaite #define GEM_TX64CNT       (0x00000118/4) /* Error-free 64 TX */
90e9f186e5SPeter A. G. Crosthwaite #define GEM_TX65CNT       (0x0000011C/4) /* Error-free 65-127 TX */
91e9f186e5SPeter A. G. Crosthwaite #define GEM_TX128CNT      (0x00000120/4) /* Error-free 128-255 TX */
92e9f186e5SPeter A. G. Crosthwaite #define GEM_TX256CNT      (0x00000124/4) /* Error-free 256-511 */
93e9f186e5SPeter A. G. Crosthwaite #define GEM_TX512CNT      (0x00000128/4) /* Error-free 512-1023 TX */
94e9f186e5SPeter A. G. Crosthwaite #define GEM_TX1024CNT     (0x0000012C/4) /* Error-free 1024-1518 TX */
95e9f186e5SPeter A. G. Crosthwaite #define GEM_TX1519CNT     (0x00000130/4) /* Error-free larger than 1519 TX */
96e9f186e5SPeter A. G. Crosthwaite #define GEM_TXURUNCNT     (0x00000134/4) /* TX under run error counter */
97e9f186e5SPeter A. G. Crosthwaite #define GEM_SINGLECOLLCNT (0x00000138/4) /* Single Collision Frames */
98e9f186e5SPeter A. G. Crosthwaite #define GEM_MULTCOLLCNT   (0x0000013C/4) /* Multiple Collision Frames */
99e9f186e5SPeter A. G. Crosthwaite #define GEM_EXCESSCOLLCNT (0x00000140/4) /* Excessive Collision Frames */
100e9f186e5SPeter A. G. Crosthwaite #define GEM_LATECOLLCNT   (0x00000144/4) /* Late Collision Frames */
101e9f186e5SPeter A. G. Crosthwaite #define GEM_DEFERTXCNT    (0x00000148/4) /* Deferred Transmission Frames */
102e9f186e5SPeter A. G. Crosthwaite #define GEM_CSENSECNT     (0x0000014C/4) /* Carrier Sense Error Counter */
103e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTRXLO       (0x00000150/4) /* Octects Received register Low */
104e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTRXHI       (0x00000154/4) /* Octects Received register High */
105e9f186e5SPeter A. G. Crosthwaite #define GEM_RXCNT         (0x00000158/4) /* Error-free Frames Received */
106e9f186e5SPeter A. G. Crosthwaite #define GEM_RXBROADCNT    (0x0000015C/4) /* Error-free Broadcast Frames RX */
107e9f186e5SPeter A. G. Crosthwaite #define GEM_RXMULTICNT    (0x00000160/4) /* Error-free Multicast Frames RX */
108e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPAUSECNT    (0x00000164/4) /* Pause Frames Received Counter */
109e9f186e5SPeter A. G. Crosthwaite #define GEM_RX64CNT       (0x00000168/4) /* Error-free 64 byte Frames RX */
110e9f186e5SPeter A. G. Crosthwaite #define GEM_RX65CNT       (0x0000016C/4) /* Error-free 65-127B Frames RX */
111e9f186e5SPeter A. G. Crosthwaite #define GEM_RX128CNT      (0x00000170/4) /* Error-free 128-255B Frames RX */
112e9f186e5SPeter A. G. Crosthwaite #define GEM_RX256CNT      (0x00000174/4) /* Error-free 256-512B Frames RX */
113e9f186e5SPeter A. G. Crosthwaite #define GEM_RX512CNT      (0x00000178/4) /* Error-free 512-1023B Frames RX */
114e9f186e5SPeter A. G. Crosthwaite #define GEM_RX1024CNT     (0x0000017C/4) /* Error-free 1024-1518B Frames RX */
115e9f186e5SPeter A. G. Crosthwaite #define GEM_RX1519CNT     (0x00000180/4) /* Error-free 1519-max Frames RX */
116e9f186e5SPeter A. G. Crosthwaite #define GEM_RXUNDERCNT    (0x00000184/4) /* Undersize Frames Received */
117e9f186e5SPeter A. G. Crosthwaite #define GEM_RXOVERCNT     (0x00000188/4) /* Oversize Frames Received */
118e9f186e5SPeter A. G. Crosthwaite #define GEM_RXJABCNT      (0x0000018C/4) /* Jabbers Received Counter */
119e9f186e5SPeter A. G. Crosthwaite #define GEM_RXFCSCNT      (0x00000190/4) /* Frame Check seq. Error Counter */
120e9f186e5SPeter A. G. Crosthwaite #define GEM_RXLENERRCNT   (0x00000194/4) /* Length Field Error Counter */
121e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSYMERRCNT   (0x00000198/4) /* Symbol Error Counter */
122e9f186e5SPeter A. G. Crosthwaite #define GEM_RXALIGNERRCNT (0x0000019C/4) /* Alignment Error Counter */
123e9f186e5SPeter A. G. Crosthwaite #define GEM_RXRSCERRCNT   (0x000001A0/4) /* Receive Resource Error Counter */
124e9f186e5SPeter A. G. Crosthwaite #define GEM_RXORUNCNT     (0x000001A4/4) /* Receive Overrun Counter */
125e9f186e5SPeter A. G. Crosthwaite #define GEM_RXIPCSERRCNT  (0x000001A8/4) /* IP header Checksum Error Counter */
126e9f186e5SPeter A. G. Crosthwaite #define GEM_RXTCPCCNT     (0x000001AC/4) /* TCP Checksum Error Counter */
127e9f186e5SPeter A. G. Crosthwaite #define GEM_RXUDPCCNT     (0x000001B0/4) /* UDP Checksum Error Counter */
128e9f186e5SPeter A. G. Crosthwaite 
129e9f186e5SPeter A. G. Crosthwaite #define GEM_1588S         (0x000001D0/4) /* 1588 Timer Seconds */
130e9f186e5SPeter A. G. Crosthwaite #define GEM_1588NS        (0x000001D4/4) /* 1588 Timer Nanoseconds */
131e9f186e5SPeter A. G. Crosthwaite #define GEM_1588ADJ       (0x000001D8/4) /* 1588 Timer Adjust */
132e9f186e5SPeter A. G. Crosthwaite #define GEM_1588INC       (0x000001DC/4) /* 1588 Timer Increment */
133e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPETXS       (0x000001E0/4) /* PTP Event Frame Transmitted (s) */
134e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPETXNS      (0x000001E4/4) /* PTP Event Frame Transmitted (ns) */
135e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPERXS       (0x000001E8/4) /* PTP Event Frame Received (s) */
136e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPERXNS      (0x000001EC/4) /* PTP Event Frame Received (ns) */
137e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPTXS       (0x000001E0/4) /* PTP Peer Frame Transmitted (s) */
138e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPTXNS      (0x000001E4/4) /* PTP Peer Frame Transmitted (ns) */
139e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPRXS       (0x000001E8/4) /* PTP Peer Frame Received (s) */
140e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPRXNS      (0x000001EC/4) /* PTP Peer Frame Received (ns) */
141e9f186e5SPeter A. G. Crosthwaite 
142e9f186e5SPeter A. G. Crosthwaite /* Design Configuration Registers */
143e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF       (0x00000280/4)
144e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF2      (0x00000284/4)
145e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF3      (0x00000288/4)
146e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF4      (0x0000028C/4)
147e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF5      (0x00000290/4)
148e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF6      (0x00000294/4)
149e2c0c4eeSEdgar E. Iglesias #define GEM_DESCONF6_64B_MASK (1U << 23)
150e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF7      (0x00000298/4)
151e9f186e5SPeter A. G. Crosthwaite 
15267101725SAlistair Francis #define GEM_INT_Q1_STATUS               (0x00000400 / 4)
15367101725SAlistair Francis #define GEM_INT_Q1_MASK                 (0x00000640 / 4)
15467101725SAlistair Francis 
15567101725SAlistair Francis #define GEM_TRANSMIT_Q1_PTR             (0x00000440 / 4)
15679b2ac8fSAlistair Francis #define GEM_TRANSMIT_Q7_PTR             (GEM_TRANSMIT_Q1_PTR + 6)
15767101725SAlistair Francis 
15867101725SAlistair Francis #define GEM_RECEIVE_Q1_PTR              (0x00000480 / 4)
15979b2ac8fSAlistair Francis #define GEM_RECEIVE_Q7_PTR              (GEM_RECEIVE_Q1_PTR + 6)
16067101725SAlistair Francis 
161357aa013SEdgar E. Iglesias #define GEM_TBQPH                       (0x000004C8 / 4)
162357aa013SEdgar E. Iglesias #define GEM_RBQPH                       (0x000004D4 / 4)
163357aa013SEdgar E. Iglesias 
16467101725SAlistair Francis #define GEM_INT_Q1_ENABLE               (0x00000600 / 4)
16567101725SAlistair Francis #define GEM_INT_Q7_ENABLE               (GEM_INT_Q1_ENABLE + 6)
16667101725SAlistair Francis 
16767101725SAlistair Francis #define GEM_INT_Q1_DISABLE              (0x00000620 / 4)
16867101725SAlistair Francis #define GEM_INT_Q7_DISABLE              (GEM_INT_Q1_DISABLE + 6)
16967101725SAlistair Francis 
17067101725SAlistair Francis #define GEM_INT_Q1_MASK                 (0x00000640 / 4)
17167101725SAlistair Francis #define GEM_INT_Q7_MASK                 (GEM_INT_Q1_MASK + 6)
17267101725SAlistair Francis 
173e8e49943SAlistair Francis #define GEM_SCREENING_TYPE1_REGISTER_0  (0x00000500 / 4)
174e8e49943SAlistair Francis 
175e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_ENABLE  (1 << 29)
176e8e49943SAlistair Francis #define GEM_ST1R_DSTC_ENABLE            (1 << 28)
177e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_SHIFT   (12)
178e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_WIDTH   (27 - GEM_ST1R_UDP_PORT_MATCH_SHIFT + 1)
179e8e49943SAlistair Francis #define GEM_ST1R_DSTC_MATCH_SHIFT       (4)
180e8e49943SAlistair Francis #define GEM_ST1R_DSTC_MATCH_WIDTH       (11 - GEM_ST1R_DSTC_MATCH_SHIFT + 1)
181e8e49943SAlistair Francis #define GEM_ST1R_QUEUE_SHIFT            (0)
182e8e49943SAlistair Francis #define GEM_ST1R_QUEUE_WIDTH            (3 - GEM_ST1R_QUEUE_SHIFT + 1)
183e8e49943SAlistair Francis 
184e8e49943SAlistair Francis #define GEM_SCREENING_TYPE2_REGISTER_0  (0x00000540 / 4)
185e8e49943SAlistair Francis 
186e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_A_ENABLE       (1 << 18)
187e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_A_SHIFT        (13)
188e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_WIDTH          (17 - GEM_ST2R_COMPARE_A_SHIFT + 1)
189e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_ENABLE       (1 << 12)
190e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_INDEX_SHIFT  (9)
191e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_INDEX_WIDTH  (11 - GEM_ST2R_ETHERTYPE_INDEX_SHIFT \
192e8e49943SAlistair Francis                                             + 1)
193e8e49943SAlistair Francis #define GEM_ST2R_QUEUE_SHIFT            (0)
194e8e49943SAlistair Francis #define GEM_ST2R_QUEUE_WIDTH            (3 - GEM_ST2R_QUEUE_SHIFT + 1)
195e8e49943SAlistair Francis 
196e8e49943SAlistair Francis #define GEM_SCREENING_TYPE2_ETHERTYPE_REG_0     (0x000006e0 / 4)
197e8e49943SAlistair Francis #define GEM_TYPE2_COMPARE_0_WORD_0              (0x00000700 / 4)
198e8e49943SAlistair Francis 
199e8e49943SAlistair Francis #define GEM_T2CW1_COMPARE_OFFSET_SHIFT  (7)
200e8e49943SAlistair Francis #define GEM_T2CW1_COMPARE_OFFSET_WIDTH  (8 - GEM_T2CW1_COMPARE_OFFSET_SHIFT + 1)
201e8e49943SAlistair Francis #define GEM_T2CW1_OFFSET_VALUE_SHIFT    (0)
202e8e49943SAlistair Francis #define GEM_T2CW1_OFFSET_VALUE_WIDTH    (6 - GEM_T2CW1_OFFSET_VALUE_SHIFT + 1)
203e8e49943SAlistair Francis 
204e9f186e5SPeter A. G. Crosthwaite /*****************************************/
205e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXSTART     0x00000200 /* Transmit Enable */
206e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXENA       0x00000008 /* Transmit Enable */
207e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_RXENA       0x00000004 /* Receive Enable */
208e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_LOCALLOOP   0x00000002 /* Local Loopback */
209e9f186e5SPeter A. G. Crosthwaite 
210e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_STRIP_FCS    0x00020000 /* Strip FCS field */
2113048ed6aSPeter Crosthwaite #define GEM_NWCFG_LERR_DISC    0x00010000 /* Discard RX frames with len err */
212e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_M  0x0000C000 /* Receive buffer offset mask */
213e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_S  14         /* Receive buffer offset shift */
214e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_UCAST_HASH   0x00000080 /* accept unicast if hash match */
215e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_MCAST_HASH   0x00000040 /* accept multicast if hash match */
216e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BCAST_REJ    0x00000020 /* Reject broadcast packets */
217e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_PROMISC      0x00000010 /* Accept all packets */
218e9f186e5SPeter A. G. Crosthwaite 
219e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_ADDR_64B    (1U << 30)
220e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_TX_BD_EXT   (1U << 29)
221e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_RX_BD_EXT   (1U << 28)
2222801339fSSai Pavan Boddu #define GEM_DMACFG_RBUFSZ_M    0x00FF0000 /* DMA RX Buffer Size mask */
223e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_S    16         /* DMA RX Buffer Size shift */
224e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_MUL  64         /* DMA RX Buffer Size multiplier */
225e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_TXCSUM_OFFL 0x00000800 /* Transmit checksum offload */
226e9f186e5SPeter A. G. Crosthwaite 
227e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_TXCMPL    0x00000020 /* Transmit Complete */
228e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_USED      0x00000001 /* sw owned descriptor encountered */
229e9f186e5SPeter A. G. Crosthwaite 
230e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_FRMRCVD   0x00000002 /* Frame received */
231e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_NOBUF     0x00000001 /* Buffer unavailable */
232e9f186e5SPeter A. G. Crosthwaite 
233e9f186e5SPeter A. G. Crosthwaite /* GEM_ISR GEM_IER GEM_IDR GEM_IMR */
234e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXCMPL        0x00000080 /* Transmit Complete */
235e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXUSED         0x00000008
236e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXUSED         0x00000004
237e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXCMPL        0x00000002
238e9f186e5SPeter A. G. Crosthwaite 
239e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_R      0x20000000 /* read operation */
240e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_W      0x10000000 /* write operation */
241e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR      0x0F800000 /* Address bits */
242e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR_SHFT 23
243e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG       0x007C0000 /* register bits */
244e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG_SHIFT 18
245e9f186e5SPeter A. G. Crosthwaite 
246e9f186e5SPeter A. G. Crosthwaite /* Marvell PHY definitions */
247e9f186e5SPeter A. G. Crosthwaite #define BOARD_PHY_ADDRESS    23 /* PHY address we will emulate a device at */
248e9f186e5SPeter A. G. Crosthwaite 
249e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL      0
250e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS       1
251e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID1       2
252e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID2       3
253e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGADV      4
254e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPABIL    5
255e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGEXP      6
256e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_NEXTP        7
257e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPNEXTP   8
258e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_100BTCTRL    9
259e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_1000BTSTAT   10
260e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXTSTAT      15
261e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_CTL 16
262e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_ST  17
263e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_EN       18
264e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST       19
265e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL  20
266e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_RXERR        21
267e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EACD         22
268e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED          24
269e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED_OVRD     25
270e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL2 26
271e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_ST   27
272e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CABLE_DIAG   28
273e9f186e5SPeter A. G. Crosthwaite 
274e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_RST  0x8000
275e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_LOOP 0x4000
276e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_ANEG 0x1000
277e9f186e5SPeter A. G. Crosthwaite 
278e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_LINK     0x0004
279e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_ANEGCMPL 0x0020
280e9f186e5SPeter A. G. Crosthwaite 
281e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ANEGCMPL 0x0800
282e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_LINKC    0x0400
283e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ENERGY   0x0010
284e9f186e5SPeter A. G. Crosthwaite 
285e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/
28663af1e0cSPeter Crosthwaite #define GEM_RX_REJECT                   (-1)
28763af1e0cSPeter Crosthwaite #define GEM_RX_PROMISCUOUS_ACCEPT       (-2)
28863af1e0cSPeter Crosthwaite #define GEM_RX_BROADCAST_ACCEPT         (-3)
28963af1e0cSPeter Crosthwaite #define GEM_RX_MULTICAST_HASH_ACCEPT    (-4)
29063af1e0cSPeter Crosthwaite #define GEM_RX_UNICAST_HASH_ACCEPT      (-5)
29163af1e0cSPeter Crosthwaite 
29263af1e0cSPeter Crosthwaite #define GEM_RX_SAR_ACCEPT               0
293e9f186e5SPeter A. G. Crosthwaite 
294e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/
295e9f186e5SPeter A. G. Crosthwaite 
296e9f186e5SPeter A. G. Crosthwaite #define DESC_1_USED 0x80000000
297e9f186e5SPeter A. G. Crosthwaite #define DESC_1_LENGTH 0x00001FFF
298e9f186e5SPeter A. G. Crosthwaite 
299e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_WRAP 0x40000000
300e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_LAST 0x00008000
301e9f186e5SPeter A. G. Crosthwaite 
302e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_WRAP 0x00000002
303e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_OWNERSHIP 0x00000001
304e9f186e5SPeter A. G. Crosthwaite 
30563af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_SHIFT           25
30663af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_LENGTH          2
307a03f7429SPeter Crosthwaite #define R_DESC_1_RX_SAR_MATCH           (1 << 27)
30863af1e0cSPeter Crosthwaite #define R_DESC_1_RX_UNICAST_HASH        (1 << 29)
30963af1e0cSPeter Crosthwaite #define R_DESC_1_RX_MULTICAST_HASH      (1 << 30)
31063af1e0cSPeter Crosthwaite #define R_DESC_1_RX_BROADCAST           (1 << 31)
31163af1e0cSPeter Crosthwaite 
312e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_SOF 0x00004000
313e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_EOF 0x00008000
314e9f186e5SPeter A. G. Crosthwaite 
315a5517666SAlistair Francis #define GEM_MODID_VALUE 0x00020118
316a5517666SAlistair Francis 
317e48fdd9dSEdgar E. Iglesias static inline uint64_t tx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc)
318e9f186e5SPeter A. G. Crosthwaite {
319e48fdd9dSEdgar E. Iglesias     uint64_t ret = desc[0];
320e48fdd9dSEdgar E. Iglesias 
321e48fdd9dSEdgar E. Iglesias     if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) {
322e48fdd9dSEdgar E. Iglesias         ret |= (uint64_t)desc[2] << 32;
323e48fdd9dSEdgar E. Iglesias     }
324e48fdd9dSEdgar E. Iglesias     return ret;
325e9f186e5SPeter A. G. Crosthwaite }
326e9f186e5SPeter A. G. Crosthwaite 
327f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_used(uint32_t *desc)
328e9f186e5SPeter A. G. Crosthwaite {
329e9f186e5SPeter A. G. Crosthwaite     return (desc[1] & DESC_1_USED) ? 1 : 0;
330e9f186e5SPeter A. G. Crosthwaite }
331e9f186e5SPeter A. G. Crosthwaite 
332f0236182SEdgar E. Iglesias static inline void tx_desc_set_used(uint32_t *desc)
333e9f186e5SPeter A. G. Crosthwaite {
334e9f186e5SPeter A. G. Crosthwaite     desc[1] |= DESC_1_USED;
335e9f186e5SPeter A. G. Crosthwaite }
336e9f186e5SPeter A. G. Crosthwaite 
337f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_wrap(uint32_t *desc)
338e9f186e5SPeter A. G. Crosthwaite {
339e9f186e5SPeter A. G. Crosthwaite     return (desc[1] & DESC_1_TX_WRAP) ? 1 : 0;
340e9f186e5SPeter A. G. Crosthwaite }
341e9f186e5SPeter A. G. Crosthwaite 
342f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_last(uint32_t *desc)
343e9f186e5SPeter A. G. Crosthwaite {
344e9f186e5SPeter A. G. Crosthwaite     return (desc[1] & DESC_1_TX_LAST) ? 1 : 0;
345e9f186e5SPeter A. G. Crosthwaite }
346e9f186e5SPeter A. G. Crosthwaite 
347f0236182SEdgar E. Iglesias static inline void tx_desc_set_last(uint32_t *desc)
348cbdab58dSAlistair Francis {
349cbdab58dSAlistair Francis     desc[1] |= DESC_1_TX_LAST;
350cbdab58dSAlistair Francis }
351cbdab58dSAlistair Francis 
352f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_length(uint32_t *desc)
353e9f186e5SPeter A. G. Crosthwaite {
354e9f186e5SPeter A. G. Crosthwaite     return desc[1] & DESC_1_LENGTH;
355e9f186e5SPeter A. G. Crosthwaite }
356e9f186e5SPeter A. G. Crosthwaite 
357f0236182SEdgar E. Iglesias static inline void print_gem_tx_desc(uint32_t *desc, uint8_t queue)
358e9f186e5SPeter A. G. Crosthwaite {
35967101725SAlistair Francis     DB_PRINT("TXDESC (queue %" PRId8 "):\n", queue);
360e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("bufaddr: 0x%08x\n", *desc);
361e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("used_hw: %d\n", tx_desc_get_used(desc));
362e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("wrap:    %d\n", tx_desc_get_wrap(desc));
363e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("last:    %d\n", tx_desc_get_last(desc));
364e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("length:  %d\n", tx_desc_get_length(desc));
365e9f186e5SPeter A. G. Crosthwaite }
366e9f186e5SPeter A. G. Crosthwaite 
367e48fdd9dSEdgar E. Iglesias static inline uint64_t rx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc)
368e9f186e5SPeter A. G. Crosthwaite {
369e48fdd9dSEdgar E. Iglesias     uint64_t ret = desc[0] & ~0x3UL;
370e48fdd9dSEdgar E. Iglesias 
371e48fdd9dSEdgar E. Iglesias     if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) {
372e48fdd9dSEdgar E. Iglesias         ret |= (uint64_t)desc[2] << 32;
373e48fdd9dSEdgar E. Iglesias     }
374e48fdd9dSEdgar E. Iglesias     return ret;
375e48fdd9dSEdgar E. Iglesias }
376e48fdd9dSEdgar E. Iglesias 
377e48fdd9dSEdgar E. Iglesias static inline int gem_get_desc_len(CadenceGEMState *s, bool rx_n_tx)
378e48fdd9dSEdgar E. Iglesias {
379e48fdd9dSEdgar E. Iglesias     int ret = 2;
380e48fdd9dSEdgar E. Iglesias 
381e48fdd9dSEdgar E. Iglesias     if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) {
382e48fdd9dSEdgar E. Iglesias         ret += 2;
383e48fdd9dSEdgar E. Iglesias     }
384e48fdd9dSEdgar E. Iglesias     if (s->regs[GEM_DMACFG] & (rx_n_tx ? GEM_DMACFG_RX_BD_EXT
385e48fdd9dSEdgar E. Iglesias                                        : GEM_DMACFG_TX_BD_EXT)) {
386e48fdd9dSEdgar E. Iglesias         ret += 2;
387e48fdd9dSEdgar E. Iglesias     }
388e48fdd9dSEdgar E. Iglesias 
389e48fdd9dSEdgar E. Iglesias     assert(ret <= DESC_MAX_NUM_WORDS);
390e48fdd9dSEdgar E. Iglesias     return ret;
391e9f186e5SPeter A. G. Crosthwaite }
392e9f186e5SPeter A. G. Crosthwaite 
393f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_wrap(uint32_t *desc)
394e9f186e5SPeter A. G. Crosthwaite {
395e9f186e5SPeter A. G. Crosthwaite     return desc[0] & DESC_0_RX_WRAP ? 1 : 0;
396e9f186e5SPeter A. G. Crosthwaite }
397e9f186e5SPeter A. G. Crosthwaite 
398f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_ownership(uint32_t *desc)
399e9f186e5SPeter A. G. Crosthwaite {
400e9f186e5SPeter A. G. Crosthwaite     return desc[0] & DESC_0_RX_OWNERSHIP ? 1 : 0;
401e9f186e5SPeter A. G. Crosthwaite }
402e9f186e5SPeter A. G. Crosthwaite 
403f0236182SEdgar E. Iglesias static inline void rx_desc_set_ownership(uint32_t *desc)
404e9f186e5SPeter A. G. Crosthwaite {
405e9f186e5SPeter A. G. Crosthwaite     desc[0] |= DESC_0_RX_OWNERSHIP;
406e9f186e5SPeter A. G. Crosthwaite }
407e9f186e5SPeter A. G. Crosthwaite 
408f0236182SEdgar E. Iglesias static inline void rx_desc_set_sof(uint32_t *desc)
409e9f186e5SPeter A. G. Crosthwaite {
410e9f186e5SPeter A. G. Crosthwaite     desc[1] |= DESC_1_RX_SOF;
411e9f186e5SPeter A. G. Crosthwaite }
412e9f186e5SPeter A. G. Crosthwaite 
413f0236182SEdgar E. Iglesias static inline void rx_desc_set_eof(uint32_t *desc)
414e9f186e5SPeter A. G. Crosthwaite {
415e9f186e5SPeter A. G. Crosthwaite     desc[1] |= DESC_1_RX_EOF;
416e9f186e5SPeter A. G. Crosthwaite }
417e9f186e5SPeter A. G. Crosthwaite 
418f0236182SEdgar E. Iglesias static inline void rx_desc_set_length(uint32_t *desc, unsigned len)
419e9f186e5SPeter A. G. Crosthwaite {
420e9f186e5SPeter A. G. Crosthwaite     desc[1] &= ~DESC_1_LENGTH;
421e9f186e5SPeter A. G. Crosthwaite     desc[1] |= len;
422e9f186e5SPeter A. G. Crosthwaite }
423e9f186e5SPeter A. G. Crosthwaite 
424f0236182SEdgar E. Iglesias static inline void rx_desc_set_broadcast(uint32_t *desc)
42563af1e0cSPeter Crosthwaite {
42663af1e0cSPeter Crosthwaite     desc[1] |= R_DESC_1_RX_BROADCAST;
42763af1e0cSPeter Crosthwaite }
42863af1e0cSPeter Crosthwaite 
429f0236182SEdgar E. Iglesias static inline void rx_desc_set_unicast_hash(uint32_t *desc)
43063af1e0cSPeter Crosthwaite {
43163af1e0cSPeter Crosthwaite     desc[1] |= R_DESC_1_RX_UNICAST_HASH;
43263af1e0cSPeter Crosthwaite }
43363af1e0cSPeter Crosthwaite 
434f0236182SEdgar E. Iglesias static inline void rx_desc_set_multicast_hash(uint32_t *desc)
43563af1e0cSPeter Crosthwaite {
43663af1e0cSPeter Crosthwaite     desc[1] |= R_DESC_1_RX_MULTICAST_HASH;
43763af1e0cSPeter Crosthwaite }
43863af1e0cSPeter Crosthwaite 
439f0236182SEdgar E. Iglesias static inline void rx_desc_set_sar(uint32_t *desc, int sar_idx)
44063af1e0cSPeter Crosthwaite {
44163af1e0cSPeter Crosthwaite     desc[1] = deposit32(desc[1], R_DESC_1_RX_SAR_SHIFT, R_DESC_1_RX_SAR_LENGTH,
44263af1e0cSPeter Crosthwaite                         sar_idx);
443a03f7429SPeter Crosthwaite     desc[1] |= R_DESC_1_RX_SAR_MATCH;
44463af1e0cSPeter Crosthwaite }
44563af1e0cSPeter Crosthwaite 
446e9f186e5SPeter A. G. Crosthwaite /* The broadcast MAC address: 0xFFFFFFFFFFFF */
4476a0a70b0SStefan Weil static const uint8_t broadcast_addr[] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
448e9f186e5SPeter A. G. Crosthwaite 
449e9f186e5SPeter A. G. Crosthwaite /*
450e9f186e5SPeter A. G. Crosthwaite  * gem_init_register_masks:
451e9f186e5SPeter A. G. Crosthwaite  * One time initialization.
452e9f186e5SPeter A. G. Crosthwaite  * Set masks to identify which register bits have magical clear properties
453e9f186e5SPeter A. G. Crosthwaite  */
454448f19e2SPeter Crosthwaite static void gem_init_register_masks(CadenceGEMState *s)
455e9f186e5SPeter A. G. Crosthwaite {
456e9f186e5SPeter A. G. Crosthwaite     /* Mask of register bits which are read only */
457e9f186e5SPeter A. G. Crosthwaite     memset(&s->regs_ro[0], 0, sizeof(s->regs_ro));
458e9f186e5SPeter A. G. Crosthwaite     s->regs_ro[GEM_NWCTRL]   = 0xFFF80000;
459e9f186e5SPeter A. G. Crosthwaite     s->regs_ro[GEM_NWSTATUS] = 0xFFFFFFFF;
460e48fdd9dSEdgar E. Iglesias     s->regs_ro[GEM_DMACFG]   = 0x8E00F000;
461e9f186e5SPeter A. G. Crosthwaite     s->regs_ro[GEM_TXSTATUS] = 0xFFFFFE08;
462e9f186e5SPeter A. G. Crosthwaite     s->regs_ro[GEM_RXQBASE]  = 0x00000003;
463e9f186e5SPeter A. G. Crosthwaite     s->regs_ro[GEM_TXQBASE]  = 0x00000003;
464e9f186e5SPeter A. G. Crosthwaite     s->regs_ro[GEM_RXSTATUS] = 0xFFFFFFF0;
465e9f186e5SPeter A. G. Crosthwaite     s->regs_ro[GEM_ISR]      = 0xFFFFFFFF;
466e9f186e5SPeter A. G. Crosthwaite     s->regs_ro[GEM_IMR]      = 0xFFFFFFFF;
467e9f186e5SPeter A. G. Crosthwaite     s->regs_ro[GEM_MODID]    = 0xFFFFFFFF;
468e9f186e5SPeter A. G. Crosthwaite 
469e9f186e5SPeter A. G. Crosthwaite     /* Mask of register bits which are clear on read */
470e9f186e5SPeter A. G. Crosthwaite     memset(&s->regs_rtc[0], 0, sizeof(s->regs_rtc));
471e9f186e5SPeter A. G. Crosthwaite     s->regs_rtc[GEM_ISR]      = 0xFFFFFFFF;
472e9f186e5SPeter A. G. Crosthwaite 
473e9f186e5SPeter A. G. Crosthwaite     /* Mask of register bits which are write 1 to clear */
474e9f186e5SPeter A. G. Crosthwaite     memset(&s->regs_w1c[0], 0, sizeof(s->regs_w1c));
475e9f186e5SPeter A. G. Crosthwaite     s->regs_w1c[GEM_TXSTATUS] = 0x000001F7;
476e9f186e5SPeter A. G. Crosthwaite     s->regs_w1c[GEM_RXSTATUS] = 0x0000000F;
477e9f186e5SPeter A. G. Crosthwaite 
478e9f186e5SPeter A. G. Crosthwaite     /* Mask of register bits which are write only */
479e9f186e5SPeter A. G. Crosthwaite     memset(&s->regs_wo[0], 0, sizeof(s->regs_wo));
480e9f186e5SPeter A. G. Crosthwaite     s->regs_wo[GEM_NWCTRL]   = 0x00073E60;
481e9f186e5SPeter A. G. Crosthwaite     s->regs_wo[GEM_IER]      = 0x07FFFFFF;
482e9f186e5SPeter A. G. Crosthwaite     s->regs_wo[GEM_IDR]      = 0x07FFFFFF;
483e9f186e5SPeter A. G. Crosthwaite }
484e9f186e5SPeter A. G. Crosthwaite 
485e9f186e5SPeter A. G. Crosthwaite /*
486e9f186e5SPeter A. G. Crosthwaite  * phy_update_link:
487e9f186e5SPeter A. G. Crosthwaite  * Make the emulated PHY link state match the QEMU "interface" state.
488e9f186e5SPeter A. G. Crosthwaite  */
489448f19e2SPeter Crosthwaite static void phy_update_link(CadenceGEMState *s)
490e9f186e5SPeter A. G. Crosthwaite {
491b356f76dSJason Wang     DB_PRINT("down %d\n", qemu_get_queue(s->nic)->link_down);
492e9f186e5SPeter A. G. Crosthwaite 
493e9f186e5SPeter A. G. Crosthwaite     /* Autonegotiation status mirrors link status.  */
494b356f76dSJason Wang     if (qemu_get_queue(s->nic)->link_down) {
495e9f186e5SPeter A. G. Crosthwaite         s->phy_regs[PHY_REG_STATUS] &= ~(PHY_REG_STATUS_ANEGCMPL |
496e9f186e5SPeter A. G. Crosthwaite                                          PHY_REG_STATUS_LINK);
497e9f186e5SPeter A. G. Crosthwaite         s->phy_regs[PHY_REG_INT_ST] |= PHY_REG_INT_ST_LINKC;
498e9f186e5SPeter A. G. Crosthwaite     } else {
499e9f186e5SPeter A. G. Crosthwaite         s->phy_regs[PHY_REG_STATUS] |= (PHY_REG_STATUS_ANEGCMPL |
500e9f186e5SPeter A. G. Crosthwaite                                          PHY_REG_STATUS_LINK);
501e9f186e5SPeter A. G. Crosthwaite         s->phy_regs[PHY_REG_INT_ST] |= (PHY_REG_INT_ST_LINKC |
502e9f186e5SPeter A. G. Crosthwaite                                         PHY_REG_INT_ST_ANEGCMPL |
503e9f186e5SPeter A. G. Crosthwaite                                         PHY_REG_INT_ST_ENERGY);
504e9f186e5SPeter A. G. Crosthwaite     }
505e9f186e5SPeter A. G. Crosthwaite }
506e9f186e5SPeter A. G. Crosthwaite 
5074e68f7a0SStefan Hajnoczi static int gem_can_receive(NetClientState *nc)
508e9f186e5SPeter A. G. Crosthwaite {
509448f19e2SPeter Crosthwaite     CadenceGEMState *s;
51067101725SAlistair Francis     int i;
511e9f186e5SPeter A. G. Crosthwaite 
512cc1f0f45SJason Wang     s = qemu_get_nic_opaque(nc);
513e9f186e5SPeter A. G. Crosthwaite 
514e9f186e5SPeter A. G. Crosthwaite     /* Do nothing if receive is not enabled. */
515e9f186e5SPeter A. G. Crosthwaite     if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_RXENA)) {
5163ae5725fSPeter Crosthwaite         if (s->can_rx_state != 1) {
5173ae5725fSPeter Crosthwaite             s->can_rx_state = 1;
5183ae5725fSPeter Crosthwaite             DB_PRINT("can't receive - no enable\n");
5193ae5725fSPeter Crosthwaite         }
520e9f186e5SPeter A. G. Crosthwaite         return 0;
521e9f186e5SPeter A. G. Crosthwaite     }
522e9f186e5SPeter A. G. Crosthwaite 
52367101725SAlistair Francis     for (i = 0; i < s->num_priority_queues; i++) {
524dacc0566SAlistair Francis         if (rx_desc_get_ownership(s->rx_desc[i]) != 1) {
525dacc0566SAlistair Francis             break;
526dacc0566SAlistair Francis         }
527dacc0566SAlistair Francis     };
528dacc0566SAlistair Francis 
529dacc0566SAlistair Francis     if (i == s->num_priority_queues) {
5308202aa53SPeter Crosthwaite         if (s->can_rx_state != 2) {
5318202aa53SPeter Crosthwaite             s->can_rx_state = 2;
532dacc0566SAlistair Francis             DB_PRINT("can't receive - all the buffer descriptors are busy\n");
5338202aa53SPeter Crosthwaite         }
5348202aa53SPeter Crosthwaite         return 0;
5358202aa53SPeter Crosthwaite     }
5368202aa53SPeter Crosthwaite 
5373ae5725fSPeter Crosthwaite     if (s->can_rx_state != 0) {
5383ae5725fSPeter Crosthwaite         s->can_rx_state = 0;
53967101725SAlistair Francis         DB_PRINT("can receive\n");
5403ae5725fSPeter Crosthwaite     }
541e9f186e5SPeter A. G. Crosthwaite     return 1;
542e9f186e5SPeter A. G. Crosthwaite }
543e9f186e5SPeter A. G. Crosthwaite 
544e9f186e5SPeter A. G. Crosthwaite /*
545e9f186e5SPeter A. G. Crosthwaite  * gem_update_int_status:
546e9f186e5SPeter A. G. Crosthwaite  * Raise or lower interrupt based on current status.
547e9f186e5SPeter A. G. Crosthwaite  */
548448f19e2SPeter Crosthwaite static void gem_update_int_status(CadenceGEMState *s)
549e9f186e5SPeter A. G. Crosthwaite {
55067101725SAlistair Francis     int i;
55167101725SAlistair Francis 
552596b6f51SAlistair Francis     if (!s->regs[GEM_ISR]) {
553596b6f51SAlistair Francis         /* ISR isn't set, clear all the interrupts */
554596b6f51SAlistair Francis         for (i = 0; i < s->num_priority_queues; ++i) {
555596b6f51SAlistair Francis             qemu_set_irq(s->irq[i], 0);
556596b6f51SAlistair Francis         }
557596b6f51SAlistair Francis         return;
558596b6f51SAlistair Francis     }
559596b6f51SAlistair Francis 
560596b6f51SAlistair Francis     /* If we get here we know s->regs[GEM_ISR] is set, so we don't need to
561596b6f51SAlistair Francis      * check it again.
562596b6f51SAlistair Francis      */
563596b6f51SAlistair Francis     if (s->num_priority_queues == 1) {
56467101725SAlistair Francis         /* No priority queues, just trigger the interrupt */
5658ea1d056SFam Zheng         DB_PRINT("asserting int.\n");
5662bf57f73SAlistair Francis         qemu_set_irq(s->irq[0], 1);
56767101725SAlistair Francis         return;
56867101725SAlistair Francis     }
56967101725SAlistair Francis 
57067101725SAlistair Francis     for (i = 0; i < s->num_priority_queues; ++i) {
57167101725SAlistair Francis         if (s->regs[GEM_INT_Q1_STATUS + i]) {
57267101725SAlistair Francis             DB_PRINT("asserting int. (q=%d)\n", i);
57367101725SAlistair Francis             qemu_set_irq(s->irq[i], 1);
57467101725SAlistair Francis         }
575e9f186e5SPeter A. G. Crosthwaite     }
576e9f186e5SPeter A. G. Crosthwaite }
577e9f186e5SPeter A. G. Crosthwaite 
578e9f186e5SPeter A. G. Crosthwaite /*
579e9f186e5SPeter A. G. Crosthwaite  * gem_receive_updatestats:
580e9f186e5SPeter A. G. Crosthwaite  * Increment receive statistics.
581e9f186e5SPeter A. G. Crosthwaite  */
582448f19e2SPeter Crosthwaite static void gem_receive_updatestats(CadenceGEMState *s, const uint8_t *packet,
583e9f186e5SPeter A. G. Crosthwaite                                     unsigned bytes)
584e9f186e5SPeter A. G. Crosthwaite {
585e9f186e5SPeter A. G. Crosthwaite     uint64_t octets;
586e9f186e5SPeter A. G. Crosthwaite 
587e9f186e5SPeter A. G. Crosthwaite     /* Total octets (bytes) received */
588e9f186e5SPeter A. G. Crosthwaite     octets = ((uint64_t)(s->regs[GEM_OCTRXLO]) << 32) |
589e9f186e5SPeter A. G. Crosthwaite              s->regs[GEM_OCTRXHI];
590e9f186e5SPeter A. G. Crosthwaite     octets += bytes;
591e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_OCTRXLO] = octets >> 32;
592e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_OCTRXHI] = octets;
593e9f186e5SPeter A. G. Crosthwaite 
594e9f186e5SPeter A. G. Crosthwaite     /* Error-free Frames received */
595e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_RXCNT]++;
596e9f186e5SPeter A. G. Crosthwaite 
597e9f186e5SPeter A. G. Crosthwaite     /* Error-free Broadcast Frames counter */
598e9f186e5SPeter A. G. Crosthwaite     if (!memcmp(packet, broadcast_addr, 6)) {
599e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_RXBROADCNT]++;
600e9f186e5SPeter A. G. Crosthwaite     }
601e9f186e5SPeter A. G. Crosthwaite 
602e9f186e5SPeter A. G. Crosthwaite     /* Error-free Multicast Frames counter */
603e9f186e5SPeter A. G. Crosthwaite     if (packet[0] == 0x01) {
604e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_RXMULTICNT]++;
605e9f186e5SPeter A. G. Crosthwaite     }
606e9f186e5SPeter A. G. Crosthwaite 
607e9f186e5SPeter A. G. Crosthwaite     if (bytes <= 64) {
608e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_RX64CNT]++;
609e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 127) {
610e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_RX65CNT]++;
611e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 255) {
612e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_RX128CNT]++;
613e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 511) {
614e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_RX256CNT]++;
615e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 1023) {
616e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_RX512CNT]++;
617e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 1518) {
618e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_RX1024CNT]++;
619e9f186e5SPeter A. G. Crosthwaite     } else {
620e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_RX1519CNT]++;
621e9f186e5SPeter A. G. Crosthwaite     }
622e9f186e5SPeter A. G. Crosthwaite }
623e9f186e5SPeter A. G. Crosthwaite 
624e9f186e5SPeter A. G. Crosthwaite /*
625e9f186e5SPeter A. G. Crosthwaite  * Get the MAC Address bit from the specified position
626e9f186e5SPeter A. G. Crosthwaite  */
627e9f186e5SPeter A. G. Crosthwaite static unsigned get_bit(const uint8_t *mac, unsigned bit)
628e9f186e5SPeter A. G. Crosthwaite {
629e9f186e5SPeter A. G. Crosthwaite     unsigned byte;
630e9f186e5SPeter A. G. Crosthwaite 
631e9f186e5SPeter A. G. Crosthwaite     byte = mac[bit / 8];
632e9f186e5SPeter A. G. Crosthwaite     byte >>= (bit & 0x7);
633e9f186e5SPeter A. G. Crosthwaite     byte &= 1;
634e9f186e5SPeter A. G. Crosthwaite 
635e9f186e5SPeter A. G. Crosthwaite     return byte;
636e9f186e5SPeter A. G. Crosthwaite }
637e9f186e5SPeter A. G. Crosthwaite 
638e9f186e5SPeter A. G. Crosthwaite /*
639e9f186e5SPeter A. G. Crosthwaite  * Calculate a GEM MAC Address hash index
640e9f186e5SPeter A. G. Crosthwaite  */
641e9f186e5SPeter A. G. Crosthwaite static unsigned calc_mac_hash(const uint8_t *mac)
642e9f186e5SPeter A. G. Crosthwaite {
643e9f186e5SPeter A. G. Crosthwaite     int index_bit, mac_bit;
644e9f186e5SPeter A. G. Crosthwaite     unsigned hash_index;
645e9f186e5SPeter A. G. Crosthwaite 
646e9f186e5SPeter A. G. Crosthwaite     hash_index = 0;
647e9f186e5SPeter A. G. Crosthwaite     mac_bit = 5;
648e9f186e5SPeter A. G. Crosthwaite     for (index_bit = 5; index_bit >= 0; index_bit--) {
649e9f186e5SPeter A. G. Crosthwaite         hash_index |= (get_bit(mac,  mac_bit) ^
650e9f186e5SPeter A. G. Crosthwaite                                get_bit(mac, mac_bit + 6) ^
651e9f186e5SPeter A. G. Crosthwaite                                get_bit(mac, mac_bit + 12) ^
652e9f186e5SPeter A. G. Crosthwaite                                get_bit(mac, mac_bit + 18) ^
653e9f186e5SPeter A. G. Crosthwaite                                get_bit(mac, mac_bit + 24) ^
654e9f186e5SPeter A. G. Crosthwaite                                get_bit(mac, mac_bit + 30) ^
655e9f186e5SPeter A. G. Crosthwaite                                get_bit(mac, mac_bit + 36) ^
656e9f186e5SPeter A. G. Crosthwaite                                get_bit(mac, mac_bit + 42)) << index_bit;
657e9f186e5SPeter A. G. Crosthwaite         mac_bit--;
658e9f186e5SPeter A. G. Crosthwaite     }
659e9f186e5SPeter A. G. Crosthwaite 
660e9f186e5SPeter A. G. Crosthwaite     return hash_index;
661e9f186e5SPeter A. G. Crosthwaite }
662e9f186e5SPeter A. G. Crosthwaite 
663e9f186e5SPeter A. G. Crosthwaite /*
664e9f186e5SPeter A. G. Crosthwaite  * gem_mac_address_filter:
665e9f186e5SPeter A. G. Crosthwaite  * Accept or reject this destination address?
666e9f186e5SPeter A. G. Crosthwaite  * Returns:
667e9f186e5SPeter A. G. Crosthwaite  * GEM_RX_REJECT: reject
66863af1e0cSPeter Crosthwaite  * >= 0: Specific address accept (which matched SAR is returned)
66963af1e0cSPeter Crosthwaite  * others for various other modes of accept:
67063af1e0cSPeter Crosthwaite  * GEM_RM_PROMISCUOUS_ACCEPT, GEM_RX_BROADCAST_ACCEPT,
67163af1e0cSPeter Crosthwaite  * GEM_RX_MULTICAST_HASH_ACCEPT or GEM_RX_UNICAST_HASH_ACCEPT
672e9f186e5SPeter A. G. Crosthwaite  */
673448f19e2SPeter Crosthwaite static int gem_mac_address_filter(CadenceGEMState *s, const uint8_t *packet)
674e9f186e5SPeter A. G. Crosthwaite {
675e9f186e5SPeter A. G. Crosthwaite     uint8_t *gem_spaddr;
676e9f186e5SPeter A. G. Crosthwaite     int i;
677e9f186e5SPeter A. G. Crosthwaite 
678e9f186e5SPeter A. G. Crosthwaite     /* Promiscuous mode? */
679e9f186e5SPeter A. G. Crosthwaite     if (s->regs[GEM_NWCFG] & GEM_NWCFG_PROMISC) {
68063af1e0cSPeter Crosthwaite         return GEM_RX_PROMISCUOUS_ACCEPT;
681e9f186e5SPeter A. G. Crosthwaite     }
682e9f186e5SPeter A. G. Crosthwaite 
683e9f186e5SPeter A. G. Crosthwaite     if (!memcmp(packet, broadcast_addr, 6)) {
684e9f186e5SPeter A. G. Crosthwaite         /* Reject broadcast packets? */
685e9f186e5SPeter A. G. Crosthwaite         if (s->regs[GEM_NWCFG] & GEM_NWCFG_BCAST_REJ) {
686e9f186e5SPeter A. G. Crosthwaite             return GEM_RX_REJECT;
687e9f186e5SPeter A. G. Crosthwaite         }
68863af1e0cSPeter Crosthwaite         return GEM_RX_BROADCAST_ACCEPT;
689e9f186e5SPeter A. G. Crosthwaite     }
690e9f186e5SPeter A. G. Crosthwaite 
691e9f186e5SPeter A. G. Crosthwaite     /* Accept packets -w- hash match? */
692e9f186e5SPeter A. G. Crosthwaite     if ((packet[0] == 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_MCAST_HASH)) ||
693e9f186e5SPeter A. G. Crosthwaite         (packet[0] != 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_UCAST_HASH))) {
694e9f186e5SPeter A. G. Crosthwaite         unsigned hash_index;
695e9f186e5SPeter A. G. Crosthwaite 
696e9f186e5SPeter A. G. Crosthwaite         hash_index = calc_mac_hash(packet);
697e9f186e5SPeter A. G. Crosthwaite         if (hash_index < 32) {
698e9f186e5SPeter A. G. Crosthwaite             if (s->regs[GEM_HASHLO] & (1<<hash_index)) {
69963af1e0cSPeter Crosthwaite                 return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT :
70063af1e0cSPeter Crosthwaite                                            GEM_RX_UNICAST_HASH_ACCEPT;
701e9f186e5SPeter A. G. Crosthwaite             }
702e9f186e5SPeter A. G. Crosthwaite         } else {
703e9f186e5SPeter A. G. Crosthwaite             hash_index -= 32;
704e9f186e5SPeter A. G. Crosthwaite             if (s->regs[GEM_HASHHI] & (1<<hash_index)) {
70563af1e0cSPeter Crosthwaite                 return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT :
70663af1e0cSPeter Crosthwaite                                            GEM_RX_UNICAST_HASH_ACCEPT;
707e9f186e5SPeter A. G. Crosthwaite             }
708e9f186e5SPeter A. G. Crosthwaite         }
709e9f186e5SPeter A. G. Crosthwaite     }
710e9f186e5SPeter A. G. Crosthwaite 
711e9f186e5SPeter A. G. Crosthwaite     /* Check all 4 specific addresses */
712e9f186e5SPeter A. G. Crosthwaite     gem_spaddr = (uint8_t *)&(s->regs[GEM_SPADDR1LO]);
71363af1e0cSPeter Crosthwaite     for (i = 3; i >= 0; i--) {
71464eb9301SPeter Crosthwaite         if (s->sar_active[i] && !memcmp(packet, gem_spaddr + 8 * i, 6)) {
71563af1e0cSPeter Crosthwaite             return GEM_RX_SAR_ACCEPT + i;
716e9f186e5SPeter A. G. Crosthwaite         }
717e9f186e5SPeter A. G. Crosthwaite     }
718e9f186e5SPeter A. G. Crosthwaite 
719e9f186e5SPeter A. G. Crosthwaite     /* No address match; reject the packet */
720e9f186e5SPeter A. G. Crosthwaite     return GEM_RX_REJECT;
721e9f186e5SPeter A. G. Crosthwaite }
722e9f186e5SPeter A. G. Crosthwaite 
723e8e49943SAlistair Francis /* Figure out which queue the received data should be sent to */
724e8e49943SAlistair Francis static int get_queue_from_screen(CadenceGEMState *s, uint8_t *rxbuf_ptr,
725e8e49943SAlistair Francis                                  unsigned rxbufsize)
726e8e49943SAlistair Francis {
727e8e49943SAlistair Francis     uint32_t reg;
728e8e49943SAlistair Francis     bool matched, mismatched;
729e8e49943SAlistair Francis     int i, j;
730e8e49943SAlistair Francis 
731e8e49943SAlistair Francis     for (i = 0; i < s->num_type1_screeners; i++) {
732e8e49943SAlistair Francis         reg = s->regs[GEM_SCREENING_TYPE1_REGISTER_0 + i];
733e8e49943SAlistair Francis         matched = false;
734e8e49943SAlistair Francis         mismatched = false;
735e8e49943SAlistair Francis 
736e8e49943SAlistair Francis         /* Screening is based on UDP Port */
737e8e49943SAlistair Francis         if (reg & GEM_ST1R_UDP_PORT_MATCH_ENABLE) {
738e8e49943SAlistair Francis             uint16_t udp_port = rxbuf_ptr[14 + 22] << 8 | rxbuf_ptr[14 + 23];
739e8e49943SAlistair Francis             if (udp_port == extract32(reg, GEM_ST1R_UDP_PORT_MATCH_SHIFT,
740e8e49943SAlistair Francis                                            GEM_ST1R_UDP_PORT_MATCH_WIDTH)) {
741e8e49943SAlistair Francis                 matched = true;
742e8e49943SAlistair Francis             } else {
743e8e49943SAlistair Francis                 mismatched = true;
744e8e49943SAlistair Francis             }
745e8e49943SAlistair Francis         }
746e8e49943SAlistair Francis 
747e8e49943SAlistair Francis         /* Screening is based on DS/TC */
748e8e49943SAlistair Francis         if (reg & GEM_ST1R_DSTC_ENABLE) {
749e8e49943SAlistair Francis             uint8_t dscp = rxbuf_ptr[14 + 1];
750e8e49943SAlistair Francis             if (dscp == extract32(reg, GEM_ST1R_DSTC_MATCH_SHIFT,
751e8e49943SAlistair Francis                                        GEM_ST1R_DSTC_MATCH_WIDTH)) {
752e8e49943SAlistair Francis                 matched = true;
753e8e49943SAlistair Francis             } else {
754e8e49943SAlistair Francis                 mismatched = true;
755e8e49943SAlistair Francis             }
756e8e49943SAlistair Francis         }
757e8e49943SAlistair Francis 
758e8e49943SAlistair Francis         if (matched && !mismatched) {
759e8e49943SAlistair Francis             return extract32(reg, GEM_ST1R_QUEUE_SHIFT, GEM_ST1R_QUEUE_WIDTH);
760e8e49943SAlistair Francis         }
761e8e49943SAlistair Francis     }
762e8e49943SAlistair Francis 
763e8e49943SAlistair Francis     for (i = 0; i < s->num_type2_screeners; i++) {
764e8e49943SAlistair Francis         reg = s->regs[GEM_SCREENING_TYPE2_REGISTER_0 + i];
765e8e49943SAlistair Francis         matched = false;
766e8e49943SAlistair Francis         mismatched = false;
767e8e49943SAlistair Francis 
768e8e49943SAlistair Francis         if (reg & GEM_ST2R_ETHERTYPE_ENABLE) {
769e8e49943SAlistair Francis             uint16_t type = rxbuf_ptr[12] << 8 | rxbuf_ptr[13];
770e8e49943SAlistair Francis             int et_idx = extract32(reg, GEM_ST2R_ETHERTYPE_INDEX_SHIFT,
771e8e49943SAlistair Francis                                         GEM_ST2R_ETHERTYPE_INDEX_WIDTH);
772e8e49943SAlistair Francis 
773e8e49943SAlistair Francis             if (et_idx > s->num_type2_screeners) {
774e8e49943SAlistair Francis                 qemu_log_mask(LOG_GUEST_ERROR, "Out of range ethertype "
775e8e49943SAlistair Francis                               "register index: %d\n", et_idx);
776e8e49943SAlistair Francis             }
777e8e49943SAlistair Francis             if (type == s->regs[GEM_SCREENING_TYPE2_ETHERTYPE_REG_0 +
778e8e49943SAlistair Francis                                 et_idx]) {
779e8e49943SAlistair Francis                 matched = true;
780e8e49943SAlistair Francis             } else {
781e8e49943SAlistair Francis                 mismatched = true;
782e8e49943SAlistair Francis             }
783e8e49943SAlistair Francis         }
784e8e49943SAlistair Francis 
785e8e49943SAlistair Francis         /* Compare A, B, C */
786e8e49943SAlistair Francis         for (j = 0; j < 3; j++) {
787e8e49943SAlistair Francis             uint32_t cr0, cr1, mask;
788e8e49943SAlistair Francis             uint16_t rx_cmp;
789e8e49943SAlistair Francis             int offset;
790e8e49943SAlistair Francis             int cr_idx = extract32(reg, GEM_ST2R_COMPARE_A_SHIFT + j * 6,
791e8e49943SAlistair Francis                                         GEM_ST2R_COMPARE_WIDTH);
792e8e49943SAlistair Francis 
793e8e49943SAlistair Francis             if (!(reg & (GEM_ST2R_COMPARE_A_ENABLE << (j * 6)))) {
794e8e49943SAlistair Francis                 continue;
795e8e49943SAlistair Francis             }
796e8e49943SAlistair Francis             if (cr_idx > s->num_type2_screeners) {
797e8e49943SAlistair Francis                 qemu_log_mask(LOG_GUEST_ERROR, "Out of range compare "
798e8e49943SAlistair Francis                               "register index: %d\n", cr_idx);
799e8e49943SAlistair Francis             }
800e8e49943SAlistair Francis 
801e8e49943SAlistair Francis             cr0 = s->regs[GEM_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2];
802e8e49943SAlistair Francis             cr1 = s->regs[GEM_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2 + 1];
803e8e49943SAlistair Francis             offset = extract32(cr1, GEM_T2CW1_OFFSET_VALUE_SHIFT,
804e8e49943SAlistair Francis                                     GEM_T2CW1_OFFSET_VALUE_WIDTH);
805e8e49943SAlistair Francis 
806e8e49943SAlistair Francis             switch (extract32(cr1, GEM_T2CW1_COMPARE_OFFSET_SHIFT,
807e8e49943SAlistair Francis                                    GEM_T2CW1_COMPARE_OFFSET_WIDTH)) {
808e8e49943SAlistair Francis             case 3: /* Skip UDP header */
809e8e49943SAlistair Francis                 qemu_log_mask(LOG_UNIMP, "TCP compare offsets"
810e8e49943SAlistair Francis                               "unimplemented - assuming UDP\n");
811e8e49943SAlistair Francis                 offset += 8;
812e8e49943SAlistair Francis                 /* Fallthrough */
813e8e49943SAlistair Francis             case 2: /* skip the IP header */
814e8e49943SAlistair Francis                 offset += 20;
815e8e49943SAlistair Francis                 /* Fallthrough */
816e8e49943SAlistair Francis             case 1: /* Count from after the ethertype */
817e8e49943SAlistair Francis                 offset += 14;
818e8e49943SAlistair Francis                 break;
819e8e49943SAlistair Francis             case 0:
820e8e49943SAlistair Francis                 /* Offset from start of frame */
821e8e49943SAlistair Francis                 break;
822e8e49943SAlistair Francis             }
823e8e49943SAlistair Francis 
824e8e49943SAlistair Francis             rx_cmp = rxbuf_ptr[offset] << 8 | rxbuf_ptr[offset];
825e8e49943SAlistair Francis             mask = extract32(cr0, 0, 16);
826e8e49943SAlistair Francis 
827e8e49943SAlistair Francis             if ((rx_cmp & mask) == (extract32(cr0, 16, 16) & mask)) {
828e8e49943SAlistair Francis                 matched = true;
829e8e49943SAlistair Francis             } else {
830e8e49943SAlistair Francis                 mismatched = true;
831e8e49943SAlistair Francis             }
832e8e49943SAlistair Francis         }
833e8e49943SAlistair Francis 
834e8e49943SAlistair Francis         if (matched && !mismatched) {
835e8e49943SAlistair Francis             return extract32(reg, GEM_ST2R_QUEUE_SHIFT, GEM_ST2R_QUEUE_WIDTH);
836e8e49943SAlistair Francis         }
837e8e49943SAlistair Francis     }
838e8e49943SAlistair Francis 
839e8e49943SAlistair Francis     /* We made it here, assume it's queue 0 */
840e8e49943SAlistair Francis     return 0;
841e8e49943SAlistair Francis }
842e8e49943SAlistair Francis 
843357aa013SEdgar E. Iglesias static hwaddr gem_get_desc_addr(CadenceGEMState *s, bool tx, int q)
844357aa013SEdgar E. Iglesias {
845357aa013SEdgar E. Iglesias     hwaddr desc_addr = 0;
846357aa013SEdgar E. Iglesias 
847357aa013SEdgar E. Iglesias     if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) {
848357aa013SEdgar E. Iglesias         desc_addr = s->regs[tx ? GEM_TBQPH : GEM_RBQPH];
849357aa013SEdgar E. Iglesias     }
850357aa013SEdgar E. Iglesias     desc_addr <<= 32;
851357aa013SEdgar E. Iglesias     desc_addr |= tx ? s->tx_desc_addr[q] : s->rx_desc_addr[q];
852357aa013SEdgar E. Iglesias     return desc_addr;
853357aa013SEdgar E. Iglesias }
854357aa013SEdgar E. Iglesias 
855357aa013SEdgar E. Iglesias static hwaddr gem_get_tx_desc_addr(CadenceGEMState *s, int q)
856357aa013SEdgar E. Iglesias {
857357aa013SEdgar E. Iglesias     return gem_get_desc_addr(s, true, q);
858357aa013SEdgar E. Iglesias }
859357aa013SEdgar E. Iglesias 
860357aa013SEdgar E. Iglesias static hwaddr gem_get_rx_desc_addr(CadenceGEMState *s, int q)
861357aa013SEdgar E. Iglesias {
862357aa013SEdgar E. Iglesias     return gem_get_desc_addr(s, false, q);
863357aa013SEdgar E. Iglesias }
864357aa013SEdgar E. Iglesias 
86567101725SAlistair Francis static void gem_get_rx_desc(CadenceGEMState *s, int q)
86606c2fe95SPeter Crosthwaite {
867357aa013SEdgar E. Iglesias     hwaddr desc_addr = gem_get_rx_desc_addr(s, q);
868357aa013SEdgar E. Iglesias 
869357aa013SEdgar E. Iglesias     DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", desc_addr);
870357aa013SEdgar E. Iglesias 
87106c2fe95SPeter Crosthwaite     /* read current descriptor */
872357aa013SEdgar E. Iglesias     address_space_read(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED,
873e48fdd9dSEdgar E. Iglesias                        (uint8_t *)s->rx_desc[q],
874e48fdd9dSEdgar E. Iglesias                        sizeof(uint32_t) * gem_get_desc_len(s, true));
87506c2fe95SPeter Crosthwaite 
87606c2fe95SPeter Crosthwaite     /* Descriptor owned by software ? */
87767101725SAlistair Francis     if (rx_desc_get_ownership(s->rx_desc[q]) == 1) {
878357aa013SEdgar E. Iglesias         DB_PRINT("descriptor 0x%" HWADDR_PRIx " owned by sw.\n", desc_addr);
87906c2fe95SPeter Crosthwaite         s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_NOBUF;
88006c2fe95SPeter Crosthwaite         s->regs[GEM_ISR] |= GEM_INT_RXUSED & ~(s->regs[GEM_IMR]);
88106c2fe95SPeter Crosthwaite         /* Handle interrupt consequences */
88206c2fe95SPeter Crosthwaite         gem_update_int_status(s);
88306c2fe95SPeter Crosthwaite     }
88406c2fe95SPeter Crosthwaite }
88506c2fe95SPeter Crosthwaite 
886e9f186e5SPeter A. G. Crosthwaite /*
887e9f186e5SPeter A. G. Crosthwaite  * gem_receive:
888e9f186e5SPeter A. G. Crosthwaite  * Fit a packet handed to us by QEMU into the receive descriptor ring.
889e9f186e5SPeter A. G. Crosthwaite  */
8904e68f7a0SStefan Hajnoczi static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size)
891e9f186e5SPeter A. G. Crosthwaite {
892448f19e2SPeter Crosthwaite     CadenceGEMState *s;
893e9f186e5SPeter A. G. Crosthwaite     unsigned   rxbufsize, bytes_to_copy;
894e9f186e5SPeter A. G. Crosthwaite     unsigned   rxbuf_offset;
895e9f186e5SPeter A. G. Crosthwaite     uint8_t    rxbuf[2048];
896e9f186e5SPeter A. G. Crosthwaite     uint8_t   *rxbuf_ptr;
8973b2c97f9SEdgar E. Iglesias     bool first_desc = true;
89863af1e0cSPeter Crosthwaite     int maf;
8992bf57f73SAlistair Francis     int q = 0;
900e9f186e5SPeter A. G. Crosthwaite 
901cc1f0f45SJason Wang     s = qemu_get_nic_opaque(nc);
902e9f186e5SPeter A. G. Crosthwaite 
903e9f186e5SPeter A. G. Crosthwaite     /* Is this destination MAC address "for us" ? */
90463af1e0cSPeter Crosthwaite     maf = gem_mac_address_filter(s, buf);
90563af1e0cSPeter Crosthwaite     if (maf == GEM_RX_REJECT) {
906e9f186e5SPeter A. G. Crosthwaite         return -1;
907e9f186e5SPeter A. G. Crosthwaite     }
908e9f186e5SPeter A. G. Crosthwaite 
909e9f186e5SPeter A. G. Crosthwaite     /* Discard packets with receive length error enabled ? */
910e9f186e5SPeter A. G. Crosthwaite     if (s->regs[GEM_NWCFG] & GEM_NWCFG_LERR_DISC) {
911e9f186e5SPeter A. G. Crosthwaite         unsigned type_len;
912e9f186e5SPeter A. G. Crosthwaite 
913e9f186e5SPeter A. G. Crosthwaite         /* Fish the ethertype / length field out of the RX packet */
914e9f186e5SPeter A. G. Crosthwaite         type_len = buf[12] << 8 | buf[13];
915e9f186e5SPeter A. G. Crosthwaite         /* It is a length field, not an ethertype */
916e9f186e5SPeter A. G. Crosthwaite         if (type_len < 0x600) {
917e9f186e5SPeter A. G. Crosthwaite             if (size < type_len) {
918e9f186e5SPeter A. G. Crosthwaite                 /* discard */
919e9f186e5SPeter A. G. Crosthwaite                 return -1;
920e9f186e5SPeter A. G. Crosthwaite             }
921e9f186e5SPeter A. G. Crosthwaite         }
922e9f186e5SPeter A. G. Crosthwaite     }
923e9f186e5SPeter A. G. Crosthwaite 
924e9f186e5SPeter A. G. Crosthwaite     /*
925e9f186e5SPeter A. G. Crosthwaite      * Determine configured receive buffer offset (probably 0)
926e9f186e5SPeter A. G. Crosthwaite      */
927e9f186e5SPeter A. G. Crosthwaite     rxbuf_offset = (s->regs[GEM_NWCFG] & GEM_NWCFG_BUFF_OFST_M) >>
928e9f186e5SPeter A. G. Crosthwaite                    GEM_NWCFG_BUFF_OFST_S;
929e9f186e5SPeter A. G. Crosthwaite 
930e9f186e5SPeter A. G. Crosthwaite     /* The configure size of each receive buffer.  Determines how many
931e9f186e5SPeter A. G. Crosthwaite      * buffers needed to hold this packet.
932e9f186e5SPeter A. G. Crosthwaite      */
933e9f186e5SPeter A. G. Crosthwaite     rxbufsize = ((s->regs[GEM_DMACFG] & GEM_DMACFG_RBUFSZ_M) >>
934e9f186e5SPeter A. G. Crosthwaite                  GEM_DMACFG_RBUFSZ_S) * GEM_DMACFG_RBUFSZ_MUL;
935e9f186e5SPeter A. G. Crosthwaite     bytes_to_copy = size;
936e9f186e5SPeter A. G. Crosthwaite 
937f265ae8cSAlistair Francis     /* Hardware allows a zero value here but warns against it. To avoid QEMU
938f265ae8cSAlistair Francis      * indefinite loops we enforce a minimum value here
939f265ae8cSAlistair Francis      */
940f265ae8cSAlistair Francis     if (rxbufsize < GEM_DMACFG_RBUFSZ_MUL) {
941f265ae8cSAlistair Francis         rxbufsize = GEM_DMACFG_RBUFSZ_MUL;
942f265ae8cSAlistair Francis     }
943f265ae8cSAlistair Francis 
944191946c5SPeter Crosthwaite     /* Pad to minimum length. Assume FCS field is stripped, logic
945191946c5SPeter Crosthwaite      * below will increment it to the real minimum of 64 when
946191946c5SPeter Crosthwaite      * not FCS stripping
947191946c5SPeter Crosthwaite      */
948191946c5SPeter Crosthwaite     if (size < 60) {
949191946c5SPeter Crosthwaite         size = 60;
950191946c5SPeter Crosthwaite     }
951191946c5SPeter Crosthwaite 
952e9f186e5SPeter A. G. Crosthwaite     /* Strip of FCS field ? (usually yes) */
953e9f186e5SPeter A. G. Crosthwaite     if (s->regs[GEM_NWCFG] & GEM_NWCFG_STRIP_FCS) {
954e9f186e5SPeter A. G. Crosthwaite         rxbuf_ptr = (void *)buf;
955e9f186e5SPeter A. G. Crosthwaite     } else {
956e9f186e5SPeter A. G. Crosthwaite         unsigned crc_val;
957e9f186e5SPeter A. G. Crosthwaite 
958244381ecSPrasad J Pandit         if (size > sizeof(rxbuf) - sizeof(crc_val)) {
959244381ecSPrasad J Pandit             size = sizeof(rxbuf) - sizeof(crc_val);
960244381ecSPrasad J Pandit         }
961244381ecSPrasad J Pandit         bytes_to_copy = size;
962e9f186e5SPeter A. G. Crosthwaite         /* The application wants the FCS field, which QEMU does not provide.
9633048ed6aSPeter Crosthwaite          * We must try and calculate one.
964e9f186e5SPeter A. G. Crosthwaite          */
965e9f186e5SPeter A. G. Crosthwaite 
966e9f186e5SPeter A. G. Crosthwaite         memcpy(rxbuf, buf, size);
9675fbe02e8SJim Meyering         memset(rxbuf + size, 0, sizeof(rxbuf) - size);
968e9f186e5SPeter A. G. Crosthwaite         rxbuf_ptr = rxbuf;
969e9f186e5SPeter A. G. Crosthwaite         crc_val = cpu_to_le32(crc32(0, rxbuf, MAX(size, 60)));
970c94239feSPeter Maydell         memcpy(rxbuf + size, &crc_val, sizeof(crc_val));
971e9f186e5SPeter A. G. Crosthwaite 
972e9f186e5SPeter A. G. Crosthwaite         bytes_to_copy += 4;
973e9f186e5SPeter A. G. Crosthwaite         size += 4;
974e9f186e5SPeter A. G. Crosthwaite     }
975e9f186e5SPeter A. G. Crosthwaite 
976e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("config bufsize: %d packet size: %ld\n", rxbufsize, size);
977e9f186e5SPeter A. G. Crosthwaite 
978b12227afSStefan Weil     /* Find which queue we are targeting */
979e8e49943SAlistair Francis     q = get_queue_from_screen(s, rxbuf_ptr, rxbufsize);
980e8e49943SAlistair Francis 
9817cfd65e4SPeter Crosthwaite     while (bytes_to_copy) {
982357aa013SEdgar E. Iglesias         hwaddr desc_addr;
983357aa013SEdgar E. Iglesias 
98406c2fe95SPeter Crosthwaite         /* Do nothing if receive is not enabled. */
98506c2fe95SPeter Crosthwaite         if (!gem_can_receive(nc)) {
986e9f186e5SPeter A. G. Crosthwaite             return -1;
987e9f186e5SPeter A. G. Crosthwaite         }
988e9f186e5SPeter A. G. Crosthwaite 
989e9f186e5SPeter A. G. Crosthwaite         DB_PRINT("copy %d bytes to 0x%x\n", MIN(bytes_to_copy, rxbufsize),
9902bf57f73SAlistair Francis                 rx_desc_get_buffer(s->rx_desc[q]));
991e9f186e5SPeter A. G. Crosthwaite 
992e9f186e5SPeter A. G. Crosthwaite         /* Copy packet data to emulated DMA buffer */
99384aec8efSEdgar E. Iglesias         address_space_write(&s->dma_as, rx_desc_get_buffer(s, s->rx_desc[q]) +
9942bf57f73SAlistair Francis                                                                   rxbuf_offset,
99584aec8efSEdgar E. Iglesias                             MEMTXATTRS_UNSPECIFIED, rxbuf_ptr,
996e48fdd9dSEdgar E. Iglesias                             MIN(bytes_to_copy, rxbufsize));
997e9f186e5SPeter A. G. Crosthwaite         rxbuf_ptr += MIN(bytes_to_copy, rxbufsize);
99830570698SPeter Crosthwaite         bytes_to_copy -= MIN(bytes_to_copy, rxbufsize);
9993b2c97f9SEdgar E. Iglesias 
10003b2c97f9SEdgar E. Iglesias         /* Update the descriptor.  */
10013b2c97f9SEdgar E. Iglesias         if (first_desc) {
10022bf57f73SAlistair Francis             rx_desc_set_sof(s->rx_desc[q]);
10033b2c97f9SEdgar E. Iglesias             first_desc = false;
10043b2c97f9SEdgar E. Iglesias         }
10053b2c97f9SEdgar E. Iglesias         if (bytes_to_copy == 0) {
10062bf57f73SAlistair Francis             rx_desc_set_eof(s->rx_desc[q]);
10072bf57f73SAlistair Francis             rx_desc_set_length(s->rx_desc[q], size);
10083b2c97f9SEdgar E. Iglesias         }
10092bf57f73SAlistair Francis         rx_desc_set_ownership(s->rx_desc[q]);
101063af1e0cSPeter Crosthwaite 
101163af1e0cSPeter Crosthwaite         switch (maf) {
101263af1e0cSPeter Crosthwaite         case GEM_RX_PROMISCUOUS_ACCEPT:
101363af1e0cSPeter Crosthwaite             break;
101463af1e0cSPeter Crosthwaite         case GEM_RX_BROADCAST_ACCEPT:
10152bf57f73SAlistair Francis             rx_desc_set_broadcast(s->rx_desc[q]);
101663af1e0cSPeter Crosthwaite             break;
101763af1e0cSPeter Crosthwaite         case GEM_RX_UNICAST_HASH_ACCEPT:
10182bf57f73SAlistair Francis             rx_desc_set_unicast_hash(s->rx_desc[q]);
101963af1e0cSPeter Crosthwaite             break;
102063af1e0cSPeter Crosthwaite         case GEM_RX_MULTICAST_HASH_ACCEPT:
10212bf57f73SAlistair Francis             rx_desc_set_multicast_hash(s->rx_desc[q]);
102263af1e0cSPeter Crosthwaite             break;
102363af1e0cSPeter Crosthwaite         case GEM_RX_REJECT:
102463af1e0cSPeter Crosthwaite             abort();
102563af1e0cSPeter Crosthwaite         default: /* SAR */
10262bf57f73SAlistair Francis             rx_desc_set_sar(s->rx_desc[q], maf);
102763af1e0cSPeter Crosthwaite         }
102863af1e0cSPeter Crosthwaite 
10293b2c97f9SEdgar E. Iglesias         /* Descriptor write-back.  */
1030357aa013SEdgar E. Iglesias         desc_addr = gem_get_rx_desc_addr(s, q);
1031357aa013SEdgar E. Iglesias         address_space_write(&s->dma_as, desc_addr,
103284aec8efSEdgar E. Iglesias                             MEMTXATTRS_UNSPECIFIED,
10332bf57f73SAlistair Francis                             (uint8_t *)s->rx_desc[q],
1034e48fdd9dSEdgar E. Iglesias                             sizeof(uint32_t) * gem_get_desc_len(s, true));
10353b2c97f9SEdgar E. Iglesias 
1036e9f186e5SPeter A. G. Crosthwaite         /* Next descriptor */
10372bf57f73SAlistair Francis         if (rx_desc_get_wrap(s->rx_desc[q])) {
1038288f1e3fSPeter Crosthwaite             DB_PRINT("wrapping RX descriptor list\n");
10392bf57f73SAlistair Francis             s->rx_desc_addr[q] = s->regs[GEM_RXQBASE];
1040e9f186e5SPeter A. G. Crosthwaite         } else {
1041288f1e3fSPeter Crosthwaite             DB_PRINT("incrementing RX descriptor list\n");
1042e48fdd9dSEdgar E. Iglesias             s->rx_desc_addr[q] += 4 * gem_get_desc_len(s, true);
1043e9f186e5SPeter A. G. Crosthwaite         }
104467101725SAlistair Francis 
104567101725SAlistair Francis         gem_get_rx_desc(s, q);
10467cfd65e4SPeter Crosthwaite     }
1047e9f186e5SPeter A. G. Crosthwaite 
1048e9f186e5SPeter A. G. Crosthwaite     /* Count it */
1049e9f186e5SPeter A. G. Crosthwaite     gem_receive_updatestats(s, buf, size);
1050e9f186e5SPeter A. G. Crosthwaite 
1051e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_FRMRCVD;
1052ae80a354SPeter Crosthwaite     s->regs[GEM_ISR] |= GEM_INT_RXCMPL & ~(s->regs[GEM_IMR]);
1053e9f186e5SPeter A. G. Crosthwaite 
1054e9f186e5SPeter A. G. Crosthwaite     /* Handle interrupt consequences */
1055e9f186e5SPeter A. G. Crosthwaite     gem_update_int_status(s);
1056e9f186e5SPeter A. G. Crosthwaite 
1057e9f186e5SPeter A. G. Crosthwaite     return size;
1058e9f186e5SPeter A. G. Crosthwaite }
1059e9f186e5SPeter A. G. Crosthwaite 
1060e9f186e5SPeter A. G. Crosthwaite /*
1061e9f186e5SPeter A. G. Crosthwaite  * gem_transmit_updatestats:
1062e9f186e5SPeter A. G. Crosthwaite  * Increment transmit statistics.
1063e9f186e5SPeter A. G. Crosthwaite  */
1064448f19e2SPeter Crosthwaite static void gem_transmit_updatestats(CadenceGEMState *s, const uint8_t *packet,
1065e9f186e5SPeter A. G. Crosthwaite                                      unsigned bytes)
1066e9f186e5SPeter A. G. Crosthwaite {
1067e9f186e5SPeter A. G. Crosthwaite     uint64_t octets;
1068e9f186e5SPeter A. G. Crosthwaite 
1069e9f186e5SPeter A. G. Crosthwaite     /* Total octets (bytes) transmitted */
1070e9f186e5SPeter A. G. Crosthwaite     octets = ((uint64_t)(s->regs[GEM_OCTTXLO]) << 32) |
1071e9f186e5SPeter A. G. Crosthwaite              s->regs[GEM_OCTTXHI];
1072e9f186e5SPeter A. G. Crosthwaite     octets += bytes;
1073e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_OCTTXLO] = octets >> 32;
1074e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_OCTTXHI] = octets;
1075e9f186e5SPeter A. G. Crosthwaite 
1076e9f186e5SPeter A. G. Crosthwaite     /* Error-free Frames transmitted */
1077e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_TXCNT]++;
1078e9f186e5SPeter A. G. Crosthwaite 
1079e9f186e5SPeter A. G. Crosthwaite     /* Error-free Broadcast Frames counter */
1080e9f186e5SPeter A. G. Crosthwaite     if (!memcmp(packet, broadcast_addr, 6)) {
1081e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_TXBCNT]++;
1082e9f186e5SPeter A. G. Crosthwaite     }
1083e9f186e5SPeter A. G. Crosthwaite 
1084e9f186e5SPeter A. G. Crosthwaite     /* Error-free Multicast Frames counter */
1085e9f186e5SPeter A. G. Crosthwaite     if (packet[0] == 0x01) {
1086e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_TXMCNT]++;
1087e9f186e5SPeter A. G. Crosthwaite     }
1088e9f186e5SPeter A. G. Crosthwaite 
1089e9f186e5SPeter A. G. Crosthwaite     if (bytes <= 64) {
1090e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_TX64CNT]++;
1091e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 127) {
1092e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_TX65CNT]++;
1093e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 255) {
1094e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_TX128CNT]++;
1095e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 511) {
1096e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_TX256CNT]++;
1097e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 1023) {
1098e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_TX512CNT]++;
1099e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 1518) {
1100e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_TX1024CNT]++;
1101e9f186e5SPeter A. G. Crosthwaite     } else {
1102e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_TX1519CNT]++;
1103e9f186e5SPeter A. G. Crosthwaite     }
1104e9f186e5SPeter A. G. Crosthwaite }
1105e9f186e5SPeter A. G. Crosthwaite 
1106e9f186e5SPeter A. G. Crosthwaite /*
1107e9f186e5SPeter A. G. Crosthwaite  * gem_transmit:
1108e9f186e5SPeter A. G. Crosthwaite  * Fish packets out of the descriptor ring and feed them to QEMU
1109e9f186e5SPeter A. G. Crosthwaite  */
1110448f19e2SPeter Crosthwaite static void gem_transmit(CadenceGEMState *s)
1111e9f186e5SPeter A. G. Crosthwaite {
11128568313fSEdgar E. Iglesias     uint32_t desc[DESC_MAX_NUM_WORDS];
1113a8170e5eSAvi Kivity     hwaddr packet_desc_addr;
1114e9f186e5SPeter A. G. Crosthwaite     uint8_t     tx_packet[2048];
1115e9f186e5SPeter A. G. Crosthwaite     uint8_t     *p;
1116e9f186e5SPeter A. G. Crosthwaite     unsigned    total_bytes;
11172bf57f73SAlistair Francis     int q = 0;
1118e9f186e5SPeter A. G. Crosthwaite 
1119e9f186e5SPeter A. G. Crosthwaite     /* Do nothing if transmit is not enabled. */
1120e9f186e5SPeter A. G. Crosthwaite     if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) {
1121e9f186e5SPeter A. G. Crosthwaite         return;
1122e9f186e5SPeter A. G. Crosthwaite     }
1123e9f186e5SPeter A. G. Crosthwaite 
1124e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("\n");
1125e9f186e5SPeter A. G. Crosthwaite 
11263048ed6aSPeter Crosthwaite     /* The packet we will hand off to QEMU.
1127e9f186e5SPeter A. G. Crosthwaite      * Packets scattered across multiple descriptors are gathered to this
1128e9f186e5SPeter A. G. Crosthwaite      * one contiguous buffer first.
1129e9f186e5SPeter A. G. Crosthwaite      */
1130e9f186e5SPeter A. G. Crosthwaite     p = tx_packet;
1131e9f186e5SPeter A. G. Crosthwaite     total_bytes = 0;
1132e9f186e5SPeter A. G. Crosthwaite 
113367101725SAlistair Francis     for (q = s->num_priority_queues - 1; q >= 0; q--) {
1134e9f186e5SPeter A. G. Crosthwaite         /* read current descriptor */
1135357aa013SEdgar E. Iglesias         packet_desc_addr = gem_get_tx_desc_addr(s, q);
1136fa15286aSPeter Crosthwaite 
1137fa15286aSPeter Crosthwaite         DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr);
113884aec8efSEdgar E. Iglesias         address_space_read(&s->dma_as, packet_desc_addr,
113984aec8efSEdgar E. Iglesias                            MEMTXATTRS_UNSPECIFIED, (uint8_t *)desc,
1140e48fdd9dSEdgar E. Iglesias                            sizeof(uint32_t) * gem_get_desc_len(s, false));
1141e9f186e5SPeter A. G. Crosthwaite         /* Handle all descriptors owned by hardware */
1142e9f186e5SPeter A. G. Crosthwaite         while (tx_desc_get_used(desc) == 0) {
1143e9f186e5SPeter A. G. Crosthwaite 
1144e9f186e5SPeter A. G. Crosthwaite             /* Do nothing if transmit is not enabled. */
1145e9f186e5SPeter A. G. Crosthwaite             if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) {
1146e9f186e5SPeter A. G. Crosthwaite                 return;
1147e9f186e5SPeter A. G. Crosthwaite             }
114867101725SAlistair Francis             print_gem_tx_desc(desc, q);
1149e9f186e5SPeter A. G. Crosthwaite 
1150e9f186e5SPeter A. G. Crosthwaite             /* The real hardware would eat this (and possibly crash).
1151e9f186e5SPeter A. G. Crosthwaite              * For QEMU let's lend a helping hand.
1152e9f186e5SPeter A. G. Crosthwaite              */
1153e48fdd9dSEdgar E. Iglesias             if ((tx_desc_get_buffer(s, desc) == 0) ||
1154e9f186e5SPeter A. G. Crosthwaite                 (tx_desc_get_length(desc) == 0)) {
1155080251a4SPeter Crosthwaite                 DB_PRINT("Invalid TX descriptor @ 0x%x\n",
1156080251a4SPeter Crosthwaite                          (unsigned)packet_desc_addr);
1157e9f186e5SPeter A. G. Crosthwaite                 break;
1158e9f186e5SPeter A. G. Crosthwaite             }
1159e9f186e5SPeter A. G. Crosthwaite 
116077524d11SAlistair Francis             if (tx_desc_get_length(desc) > sizeof(tx_packet) -
116177524d11SAlistair Francis                                                (p - tx_packet)) {
116277524d11SAlistair Francis                 DB_PRINT("TX descriptor @ 0x%x too large: size 0x%x space " \
116377524d11SAlistair Francis                          "0x%x\n", (unsigned)packet_desc_addr,
1164d7f05365SMichael S. Tsirkin                          (unsigned)tx_desc_get_length(desc),
1165d7f05365SMichael S. Tsirkin                          sizeof(tx_packet) - (p - tx_packet));
1166d7f05365SMichael S. Tsirkin                 break;
1167d7f05365SMichael S. Tsirkin             }
1168d7f05365SMichael S. Tsirkin 
116977524d11SAlistair Francis             /* Gather this fragment of the packet from "dma memory" to our
117077524d11SAlistair Francis              * contig buffer.
1171e9f186e5SPeter A. G. Crosthwaite              */
117284aec8efSEdgar E. Iglesias             address_space_read(&s->dma_as, tx_desc_get_buffer(s, desc),
117384aec8efSEdgar E. Iglesias                                MEMTXATTRS_UNSPECIFIED,
117484aec8efSEdgar E. Iglesias                                p, tx_desc_get_length(desc));
1175e9f186e5SPeter A. G. Crosthwaite             p += tx_desc_get_length(desc);
1176e9f186e5SPeter A. G. Crosthwaite             total_bytes += tx_desc_get_length(desc);
1177e9f186e5SPeter A. G. Crosthwaite 
1178e9f186e5SPeter A. G. Crosthwaite             /* Last descriptor for this packet; hand the whole thing off */
1179e9f186e5SPeter A. G. Crosthwaite             if (tx_desc_get_last(desc)) {
11808568313fSEdgar E. Iglesias                 uint32_t desc_first[DESC_MAX_NUM_WORDS];
1181357aa013SEdgar E. Iglesias                 hwaddr desc_addr = gem_get_tx_desc_addr(s, q);
11826ab57a6bSPeter Crosthwaite 
1183e9f186e5SPeter A. G. Crosthwaite                 /* Modify the 1st descriptor of this packet to be owned by
1184e9f186e5SPeter A. G. Crosthwaite                  * the processor.
1185e9f186e5SPeter A. G. Crosthwaite                  */
1186357aa013SEdgar E. Iglesias                 address_space_read(&s->dma_as, desc_addr,
118784aec8efSEdgar E. Iglesias                                    MEMTXATTRS_UNSPECIFIED,
118877524d11SAlistair Francis                                    (uint8_t *)desc_first,
11896ab57a6bSPeter Crosthwaite                                    sizeof(desc_first));
11906ab57a6bSPeter Crosthwaite                 tx_desc_set_used(desc_first);
1191357aa013SEdgar E. Iglesias                 address_space_write(&s->dma_as, desc_addr,
119284aec8efSEdgar E. Iglesias                                   MEMTXATTRS_UNSPECIFIED,
119377524d11SAlistair Francis                                   (uint8_t *)desc_first,
11946ab57a6bSPeter Crosthwaite                                    sizeof(desc_first));
11953048ed6aSPeter Crosthwaite                 /* Advance the hardware current descriptor past this packet */
1196e9f186e5SPeter A. G. Crosthwaite                 if (tx_desc_get_wrap(desc)) {
11972bf57f73SAlistair Francis                     s->tx_desc_addr[q] = s->regs[GEM_TXQBASE];
1198e9f186e5SPeter A. G. Crosthwaite                 } else {
1199e48fdd9dSEdgar E. Iglesias                     s->tx_desc_addr[q] = packet_desc_addr +
1200e48fdd9dSEdgar E. Iglesias                                          4 * gem_get_desc_len(s, false);
1201e9f186e5SPeter A. G. Crosthwaite                 }
12022bf57f73SAlistair Francis                 DB_PRINT("TX descriptor next: 0x%08x\n", s->tx_desc_addr[q]);
1203e9f186e5SPeter A. G. Crosthwaite 
1204e9f186e5SPeter A. G. Crosthwaite                 s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_TXCMPL;
1205ae80a354SPeter Crosthwaite                 s->regs[GEM_ISR] |= GEM_INT_TXCMPL & ~(s->regs[GEM_IMR]);
1206e9f186e5SPeter A. G. Crosthwaite 
120767101725SAlistair Francis                 /* Update queue interrupt status */
120867101725SAlistair Francis                 if (s->num_priority_queues > 1) {
120967101725SAlistair Francis                     s->regs[GEM_INT_Q1_STATUS + q] |=
121067101725SAlistair Francis                             GEM_INT_TXCMPL & ~(s->regs[GEM_INT_Q1_MASK + q]);
121167101725SAlistair Francis                 }
121267101725SAlistair Francis 
1213e9f186e5SPeter A. G. Crosthwaite                 /* Handle interrupt consequences */
1214e9f186e5SPeter A. G. Crosthwaite                 gem_update_int_status(s);
1215e9f186e5SPeter A. G. Crosthwaite 
1216e9f186e5SPeter A. G. Crosthwaite                 /* Is checksum offload enabled? */
1217e9f186e5SPeter A. G. Crosthwaite                 if (s->regs[GEM_DMACFG] & GEM_DMACFG_TXCSUM_OFFL) {
1218e9f186e5SPeter A. G. Crosthwaite                     net_checksum_calculate(tx_packet, total_bytes);
1219e9f186e5SPeter A. G. Crosthwaite                 }
1220e9f186e5SPeter A. G. Crosthwaite 
1221e9f186e5SPeter A. G. Crosthwaite                 /* Update MAC statistics */
1222e9f186e5SPeter A. G. Crosthwaite                 gem_transmit_updatestats(s, tx_packet, total_bytes);
1223e9f186e5SPeter A. G. Crosthwaite 
1224e9f186e5SPeter A. G. Crosthwaite                 /* Send the packet somewhere */
122577524d11SAlistair Francis                 if (s->phy_loop || (s->regs[GEM_NWCTRL] &
122677524d11SAlistair Francis                                     GEM_NWCTRL_LOCALLOOP)) {
122777524d11SAlistair Francis                     gem_receive(qemu_get_queue(s->nic), tx_packet,
122877524d11SAlistair Francis                                 total_bytes);
1229e9f186e5SPeter A. G. Crosthwaite                 } else {
1230b356f76dSJason Wang                     qemu_send_packet(qemu_get_queue(s->nic), tx_packet,
1231b356f76dSJason Wang                                      total_bytes);
1232e9f186e5SPeter A. G. Crosthwaite                 }
1233e9f186e5SPeter A. G. Crosthwaite 
1234e9f186e5SPeter A. G. Crosthwaite                 /* Prepare for next packet */
1235e9f186e5SPeter A. G. Crosthwaite                 p = tx_packet;
1236e9f186e5SPeter A. G. Crosthwaite                 total_bytes = 0;
1237e9f186e5SPeter A. G. Crosthwaite             }
1238e9f186e5SPeter A. G. Crosthwaite 
1239e9f186e5SPeter A. G. Crosthwaite             /* read next descriptor */
1240e9f186e5SPeter A. G. Crosthwaite             if (tx_desc_get_wrap(desc)) {
1241cbdab58dSAlistair Francis                 tx_desc_set_last(desc);
1242e9f186e5SPeter A. G. Crosthwaite                 packet_desc_addr = s->regs[GEM_TXQBASE];
1243e9f186e5SPeter A. G. Crosthwaite             } else {
1244e48fdd9dSEdgar E. Iglesias                 packet_desc_addr += 4 * gem_get_desc_len(s, false);
1245e9f186e5SPeter A. G. Crosthwaite             }
1246fa15286aSPeter Crosthwaite             DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr);
124784aec8efSEdgar E. Iglesias             address_space_read(&s->dma_as, packet_desc_addr,
124884aec8efSEdgar E. Iglesias                               MEMTXATTRS_UNSPECIFIED, (uint8_t *)desc,
1249e48fdd9dSEdgar E. Iglesias                               sizeof(uint32_t) * gem_get_desc_len(s, false));
1250e9f186e5SPeter A. G. Crosthwaite         }
1251e9f186e5SPeter A. G. Crosthwaite 
1252e9f186e5SPeter A. G. Crosthwaite         if (tx_desc_get_used(desc)) {
1253e9f186e5SPeter A. G. Crosthwaite             s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_USED;
1254ae80a354SPeter Crosthwaite             s->regs[GEM_ISR] |= GEM_INT_TXUSED & ~(s->regs[GEM_IMR]);
1255e9f186e5SPeter A. G. Crosthwaite             gem_update_int_status(s);
1256e9f186e5SPeter A. G. Crosthwaite         }
1257e9f186e5SPeter A. G. Crosthwaite     }
125867101725SAlistair Francis }
1259e9f186e5SPeter A. G. Crosthwaite 
1260448f19e2SPeter Crosthwaite static void gem_phy_reset(CadenceGEMState *s)
1261e9f186e5SPeter A. G. Crosthwaite {
1262e9f186e5SPeter A. G. Crosthwaite     memset(&s->phy_regs[0], 0, sizeof(s->phy_regs));
1263e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_CONTROL] = 0x1140;
1264e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_STATUS] = 0x7969;
1265e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_PHYID1] = 0x0141;
1266e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_PHYID2] = 0x0CC2;
1267e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_ANEGADV] = 0x01E1;
1268e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_LINKPABIL] = 0xCDE1;
1269e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_ANEGEXP] = 0x000F;
1270e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_NEXTP] = 0x2001;
1271e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_LINKPNEXTP] = 0x40E6;
1272e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_100BTCTRL] = 0x0300;
1273e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_1000BTSTAT] = 0x7C00;
1274e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_EXTSTAT] = 0x3000;
1275e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_PHYSPCFC_CTL] = 0x0078;
12767777b7a0SAlistair Francis     s->phy_regs[PHY_REG_PHYSPCFC_ST] = 0x7C00;
1277e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL] = 0x0C60;
1278e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_LED] = 0x4100;
1279e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL2] = 0x000A;
1280e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_EXT_PHYSPCFC_ST] = 0x848B;
1281e9f186e5SPeter A. G. Crosthwaite 
1282e9f186e5SPeter A. G. Crosthwaite     phy_update_link(s);
1283e9f186e5SPeter A. G. Crosthwaite }
1284e9f186e5SPeter A. G. Crosthwaite 
1285e9f186e5SPeter A. G. Crosthwaite static void gem_reset(DeviceState *d)
1286e9f186e5SPeter A. G. Crosthwaite {
128764eb9301SPeter Crosthwaite     int i;
1288448f19e2SPeter Crosthwaite     CadenceGEMState *s = CADENCE_GEM(d);
1289afb4c51fSSebastian Huber     const uint8_t *a;
1290726a2a95SEdgar E. Iglesias     uint32_t queues_mask = 0;
1291e9f186e5SPeter A. G. Crosthwaite 
1292e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("\n");
1293e9f186e5SPeter A. G. Crosthwaite 
1294e9f186e5SPeter A. G. Crosthwaite     /* Set post reset register values */
1295e9f186e5SPeter A. G. Crosthwaite     memset(&s->regs[0], 0, sizeof(s->regs));
1296e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_NWCFG] = 0x00080000;
1297e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_NWSTATUS] = 0x00000006;
1298e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_DMACFG] = 0x00020784;
1299e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_IMR] = 0x07ffffff;
1300e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_TXPAUSE] = 0x0000ffff;
1301e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_TXPARTIALSF] = 0x000003ff;
1302e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_RXPARTIALSF] = 0x000003ff;
1303a5517666SAlistair Francis     s->regs[GEM_MODID] = s->revision;
1304e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_DESCONF] = 0x02500111;
1305e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_DESCONF2] = 0x2ab13fff;
1306b2d43091SEdgar E. Iglesias     s->regs[GEM_DESCONF5] = 0x002f2045;
1307e2c0c4eeSEdgar E. Iglesias     s->regs[GEM_DESCONF6] = GEM_DESCONF6_64B_MASK;
1308726a2a95SEdgar E. Iglesias 
1309726a2a95SEdgar E. Iglesias     if (s->num_priority_queues > 1) {
1310726a2a95SEdgar E. Iglesias         queues_mask = MAKE_64BIT_MASK(1, s->num_priority_queues - 1);
1311726a2a95SEdgar E. Iglesias         s->regs[GEM_DESCONF6] |= queues_mask;
1312726a2a95SEdgar E. Iglesias     }
1313e9f186e5SPeter A. G. Crosthwaite 
1314afb4c51fSSebastian Huber     /* Set MAC address */
1315afb4c51fSSebastian Huber     a = &s->conf.macaddr.a[0];
1316afb4c51fSSebastian Huber     s->regs[GEM_SPADDR1LO] = a[0] | (a[1] << 8) | (a[2] << 16) | (a[3] << 24);
1317afb4c51fSSebastian Huber     s->regs[GEM_SPADDR1HI] = a[4] | (a[5] << 8);
1318afb4c51fSSebastian Huber 
131964eb9301SPeter Crosthwaite     for (i = 0; i < 4; i++) {
132064eb9301SPeter Crosthwaite         s->sar_active[i] = false;
132164eb9301SPeter Crosthwaite     }
132264eb9301SPeter Crosthwaite 
1323e9f186e5SPeter A. G. Crosthwaite     gem_phy_reset(s);
1324e9f186e5SPeter A. G. Crosthwaite 
1325e9f186e5SPeter A. G. Crosthwaite     gem_update_int_status(s);
1326e9f186e5SPeter A. G. Crosthwaite }
1327e9f186e5SPeter A. G. Crosthwaite 
1328448f19e2SPeter Crosthwaite static uint16_t gem_phy_read(CadenceGEMState *s, unsigned reg_num)
1329e9f186e5SPeter A. G. Crosthwaite {
1330e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("reg: %d value: 0x%04x\n", reg_num, s->phy_regs[reg_num]);
1331e9f186e5SPeter A. G. Crosthwaite     return s->phy_regs[reg_num];
1332e9f186e5SPeter A. G. Crosthwaite }
1333e9f186e5SPeter A. G. Crosthwaite 
1334448f19e2SPeter Crosthwaite static void gem_phy_write(CadenceGEMState *s, unsigned reg_num, uint16_t val)
1335e9f186e5SPeter A. G. Crosthwaite {
1336e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("reg: %d value: 0x%04x\n", reg_num, val);
1337e9f186e5SPeter A. G. Crosthwaite 
1338e9f186e5SPeter A. G. Crosthwaite     switch (reg_num) {
1339e9f186e5SPeter A. G. Crosthwaite     case PHY_REG_CONTROL:
1340e9f186e5SPeter A. G. Crosthwaite         if (val & PHY_REG_CONTROL_RST) {
1341e9f186e5SPeter A. G. Crosthwaite             /* Phy reset */
1342e9f186e5SPeter A. G. Crosthwaite             gem_phy_reset(s);
1343e9f186e5SPeter A. G. Crosthwaite             val &= ~(PHY_REG_CONTROL_RST | PHY_REG_CONTROL_LOOP);
1344e9f186e5SPeter A. G. Crosthwaite             s->phy_loop = 0;
1345e9f186e5SPeter A. G. Crosthwaite         }
1346e9f186e5SPeter A. G. Crosthwaite         if (val & PHY_REG_CONTROL_ANEG) {
1347e9f186e5SPeter A. G. Crosthwaite             /* Complete autonegotiation immediately */
1348e9f186e5SPeter A. G. Crosthwaite             val &= ~PHY_REG_CONTROL_ANEG;
1349e9f186e5SPeter A. G. Crosthwaite             s->phy_regs[PHY_REG_STATUS] |= PHY_REG_STATUS_ANEGCMPL;
1350e9f186e5SPeter A. G. Crosthwaite         }
1351e9f186e5SPeter A. G. Crosthwaite         if (val & PHY_REG_CONTROL_LOOP) {
1352e9f186e5SPeter A. G. Crosthwaite             DB_PRINT("PHY placed in loopback\n");
1353e9f186e5SPeter A. G. Crosthwaite             s->phy_loop = 1;
1354e9f186e5SPeter A. G. Crosthwaite         } else {
1355e9f186e5SPeter A. G. Crosthwaite             s->phy_loop = 0;
1356e9f186e5SPeter A. G. Crosthwaite         }
1357e9f186e5SPeter A. G. Crosthwaite         break;
1358e9f186e5SPeter A. G. Crosthwaite     }
1359e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[reg_num] = val;
1360e9f186e5SPeter A. G. Crosthwaite }
1361e9f186e5SPeter A. G. Crosthwaite 
1362e9f186e5SPeter A. G. Crosthwaite /*
1363e9f186e5SPeter A. G. Crosthwaite  * gem_read32:
1364e9f186e5SPeter A. G. Crosthwaite  * Read a GEM register.
1365e9f186e5SPeter A. G. Crosthwaite  */
1366a8170e5eSAvi Kivity static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size)
1367e9f186e5SPeter A. G. Crosthwaite {
1368448f19e2SPeter Crosthwaite     CadenceGEMState *s;
1369e9f186e5SPeter A. G. Crosthwaite     uint32_t retval;
1370448f19e2SPeter Crosthwaite     s = (CadenceGEMState *)opaque;
1371e9f186e5SPeter A. G. Crosthwaite 
1372e9f186e5SPeter A. G. Crosthwaite     offset >>= 2;
1373e9f186e5SPeter A. G. Crosthwaite     retval = s->regs[offset];
1374e9f186e5SPeter A. G. Crosthwaite 
1375080251a4SPeter Crosthwaite     DB_PRINT("offset: 0x%04x read: 0x%08x\n", (unsigned)offset*4, retval);
1376e9f186e5SPeter A. G. Crosthwaite 
1377e9f186e5SPeter A. G. Crosthwaite     switch (offset) {
1378e9f186e5SPeter A. G. Crosthwaite     case GEM_ISR:
137967101725SAlistair Francis         DB_PRINT("lowering irqs on ISR read\n");
1380596b6f51SAlistair Francis         /* The interrupts get updated at the end of the function. */
1381e9f186e5SPeter A. G. Crosthwaite         break;
1382e9f186e5SPeter A. G. Crosthwaite     case GEM_PHYMNTNC:
1383e9f186e5SPeter A. G. Crosthwaite         if (retval & GEM_PHYMNTNC_OP_R) {
1384e9f186e5SPeter A. G. Crosthwaite             uint32_t phy_addr, reg_num;
1385e9f186e5SPeter A. G. Crosthwaite 
1386e9f186e5SPeter A. G. Crosthwaite             phy_addr = (retval & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT;
138755389373SPeter Crosthwaite             if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) {
1388e9f186e5SPeter A. G. Crosthwaite                 reg_num = (retval & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT;
1389e9f186e5SPeter A. G. Crosthwaite                 retval &= 0xFFFF0000;
1390e9f186e5SPeter A. G. Crosthwaite                 retval |= gem_phy_read(s, reg_num);
1391e9f186e5SPeter A. G. Crosthwaite             } else {
1392e9f186e5SPeter A. G. Crosthwaite                 retval |= 0xFFFF; /* No device at this address */
1393e9f186e5SPeter A. G. Crosthwaite             }
1394e9f186e5SPeter A. G. Crosthwaite         }
1395e9f186e5SPeter A. G. Crosthwaite         break;
1396e9f186e5SPeter A. G. Crosthwaite     }
1397e9f186e5SPeter A. G. Crosthwaite 
1398e9f186e5SPeter A. G. Crosthwaite     /* Squash read to clear bits */
1399e9f186e5SPeter A. G. Crosthwaite     s->regs[offset] &= ~(s->regs_rtc[offset]);
1400e9f186e5SPeter A. G. Crosthwaite 
1401e9f186e5SPeter A. G. Crosthwaite     /* Do not provide write only bits */
1402e9f186e5SPeter A. G. Crosthwaite     retval &= ~(s->regs_wo[offset]);
1403e9f186e5SPeter A. G. Crosthwaite 
1404e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("0x%08x\n", retval);
140567101725SAlistair Francis     gem_update_int_status(s);
1406e9f186e5SPeter A. G. Crosthwaite     return retval;
1407e9f186e5SPeter A. G. Crosthwaite }
1408e9f186e5SPeter A. G. Crosthwaite 
1409e9f186e5SPeter A. G. Crosthwaite /*
1410e9f186e5SPeter A. G. Crosthwaite  * gem_write32:
1411e9f186e5SPeter A. G. Crosthwaite  * Write a GEM register.
1412e9f186e5SPeter A. G. Crosthwaite  */
1413a8170e5eSAvi Kivity static void gem_write(void *opaque, hwaddr offset, uint64_t val,
1414e9f186e5SPeter A. G. Crosthwaite         unsigned size)
1415e9f186e5SPeter A. G. Crosthwaite {
1416448f19e2SPeter Crosthwaite     CadenceGEMState *s = (CadenceGEMState *)opaque;
1417e9f186e5SPeter A. G. Crosthwaite     uint32_t readonly;
141867101725SAlistair Francis     int i;
1419e9f186e5SPeter A. G. Crosthwaite 
1420080251a4SPeter Crosthwaite     DB_PRINT("offset: 0x%04x write: 0x%08x ", (unsigned)offset, (unsigned)val);
1421e9f186e5SPeter A. G. Crosthwaite     offset >>= 2;
1422e9f186e5SPeter A. G. Crosthwaite 
1423e9f186e5SPeter A. G. Crosthwaite     /* Squash bits which are read only in write value */
1424e9f186e5SPeter A. G. Crosthwaite     val &= ~(s->regs_ro[offset]);
1425e2314fdaSPeter Crosthwaite     /* Preserve (only) bits which are read only and wtc in register */
1426e2314fdaSPeter Crosthwaite     readonly = s->regs[offset] & (s->regs_ro[offset] | s->regs_w1c[offset]);
1427e9f186e5SPeter A. G. Crosthwaite 
1428e9f186e5SPeter A. G. Crosthwaite     /* Copy register write to backing store */
1429e2314fdaSPeter Crosthwaite     s->regs[offset] = (val & ~s->regs_w1c[offset]) | readonly;
1430e2314fdaSPeter Crosthwaite 
1431e2314fdaSPeter Crosthwaite     /* do w1c */
1432e2314fdaSPeter Crosthwaite     s->regs[offset] &= ~(s->regs_w1c[offset] & val);
1433e9f186e5SPeter A. G. Crosthwaite 
1434e9f186e5SPeter A. G. Crosthwaite     /* Handle register write side effects */
1435e9f186e5SPeter A. G. Crosthwaite     switch (offset) {
1436e9f186e5SPeter A. G. Crosthwaite     case GEM_NWCTRL:
143706c2fe95SPeter Crosthwaite         if (val & GEM_NWCTRL_RXENA) {
143867101725SAlistair Francis             for (i = 0; i < s->num_priority_queues; ++i) {
143967101725SAlistair Francis                 gem_get_rx_desc(s, i);
144067101725SAlistair Francis             }
144106c2fe95SPeter Crosthwaite         }
1442e9f186e5SPeter A. G. Crosthwaite         if (val & GEM_NWCTRL_TXSTART) {
1443e9f186e5SPeter A. G. Crosthwaite             gem_transmit(s);
1444e9f186e5SPeter A. G. Crosthwaite         }
1445e9f186e5SPeter A. G. Crosthwaite         if (!(val & GEM_NWCTRL_TXENA)) {
1446e9f186e5SPeter A. G. Crosthwaite             /* Reset to start of Q when transmit disabled. */
144767101725SAlistair Francis             for (i = 0; i < s->num_priority_queues; i++) {
144867101725SAlistair Francis                 s->tx_desc_addr[i] = s->regs[GEM_TXQBASE];
144967101725SAlistair Francis             }
1450e9f186e5SPeter A. G. Crosthwaite         }
14518202aa53SPeter Crosthwaite         if (gem_can_receive(qemu_get_queue(s->nic))) {
1452e3f9d31cSPeter Crosthwaite             qemu_flush_queued_packets(qemu_get_queue(s->nic));
1453e3f9d31cSPeter Crosthwaite         }
1454e9f186e5SPeter A. G. Crosthwaite         break;
1455e9f186e5SPeter A. G. Crosthwaite 
1456e9f186e5SPeter A. G. Crosthwaite     case GEM_TXSTATUS:
1457e9f186e5SPeter A. G. Crosthwaite         gem_update_int_status(s);
1458e9f186e5SPeter A. G. Crosthwaite         break;
1459e9f186e5SPeter A. G. Crosthwaite     case GEM_RXQBASE:
14602bf57f73SAlistair Francis         s->rx_desc_addr[0] = val;
1461e9f186e5SPeter A. G. Crosthwaite         break;
146279b2ac8fSAlistair Francis     case GEM_RECEIVE_Q1_PTR ... GEM_RECEIVE_Q7_PTR:
146367101725SAlistair Francis         s->rx_desc_addr[offset - GEM_RECEIVE_Q1_PTR + 1] = val;
146467101725SAlistair Francis         break;
1465e9f186e5SPeter A. G. Crosthwaite     case GEM_TXQBASE:
14662bf57f73SAlistair Francis         s->tx_desc_addr[0] = val;
1467e9f186e5SPeter A. G. Crosthwaite         break;
146879b2ac8fSAlistair Francis     case GEM_TRANSMIT_Q1_PTR ... GEM_TRANSMIT_Q7_PTR:
146967101725SAlistair Francis         s->tx_desc_addr[offset - GEM_TRANSMIT_Q1_PTR + 1] = val;
147067101725SAlistair Francis         break;
1471e9f186e5SPeter A. G. Crosthwaite     case GEM_RXSTATUS:
1472e9f186e5SPeter A. G. Crosthwaite         gem_update_int_status(s);
1473e9f186e5SPeter A. G. Crosthwaite         break;
1474e9f186e5SPeter A. G. Crosthwaite     case GEM_IER:
1475e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_IMR] &= ~val;
1476e9f186e5SPeter A. G. Crosthwaite         gem_update_int_status(s);
1477e9f186e5SPeter A. G. Crosthwaite         break;
147867101725SAlistair Francis     case GEM_INT_Q1_ENABLE ... GEM_INT_Q7_ENABLE:
147967101725SAlistair Francis         s->regs[GEM_INT_Q1_MASK + offset - GEM_INT_Q1_ENABLE] &= ~val;
148067101725SAlistair Francis         gem_update_int_status(s);
148167101725SAlistair Francis         break;
1482e9f186e5SPeter A. G. Crosthwaite     case GEM_IDR:
1483e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_IMR] |= val;
1484e9f186e5SPeter A. G. Crosthwaite         gem_update_int_status(s);
1485e9f186e5SPeter A. G. Crosthwaite         break;
148667101725SAlistair Francis     case GEM_INT_Q1_DISABLE ... GEM_INT_Q7_DISABLE:
148767101725SAlistair Francis         s->regs[GEM_INT_Q1_MASK + offset - GEM_INT_Q1_DISABLE] |= val;
148867101725SAlistair Francis         gem_update_int_status(s);
148967101725SAlistair Francis         break;
149064eb9301SPeter Crosthwaite     case GEM_SPADDR1LO:
149164eb9301SPeter Crosthwaite     case GEM_SPADDR2LO:
149264eb9301SPeter Crosthwaite     case GEM_SPADDR3LO:
149364eb9301SPeter Crosthwaite     case GEM_SPADDR4LO:
149464eb9301SPeter Crosthwaite         s->sar_active[(offset - GEM_SPADDR1LO) / 2] = false;
149564eb9301SPeter Crosthwaite         break;
149664eb9301SPeter Crosthwaite     case GEM_SPADDR1HI:
149764eb9301SPeter Crosthwaite     case GEM_SPADDR2HI:
149864eb9301SPeter Crosthwaite     case GEM_SPADDR3HI:
149964eb9301SPeter Crosthwaite     case GEM_SPADDR4HI:
150064eb9301SPeter Crosthwaite         s->sar_active[(offset - GEM_SPADDR1HI) / 2] = true;
150164eb9301SPeter Crosthwaite         break;
1502e9f186e5SPeter A. G. Crosthwaite     case GEM_PHYMNTNC:
1503e9f186e5SPeter A. G. Crosthwaite         if (val & GEM_PHYMNTNC_OP_W) {
1504e9f186e5SPeter A. G. Crosthwaite             uint32_t phy_addr, reg_num;
1505e9f186e5SPeter A. G. Crosthwaite 
1506e9f186e5SPeter A. G. Crosthwaite             phy_addr = (val & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT;
150755389373SPeter Crosthwaite             if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) {
1508e9f186e5SPeter A. G. Crosthwaite                 reg_num = (val & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT;
1509e9f186e5SPeter A. G. Crosthwaite                 gem_phy_write(s, reg_num, val);
1510e9f186e5SPeter A. G. Crosthwaite             }
1511e9f186e5SPeter A. G. Crosthwaite         }
1512e9f186e5SPeter A. G. Crosthwaite         break;
1513e9f186e5SPeter A. G. Crosthwaite     }
1514e9f186e5SPeter A. G. Crosthwaite 
1515e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("newval: 0x%08x\n", s->regs[offset]);
1516e9f186e5SPeter A. G. Crosthwaite }
1517e9f186e5SPeter A. G. Crosthwaite 
1518e9f186e5SPeter A. G. Crosthwaite static const MemoryRegionOps gem_ops = {
1519e9f186e5SPeter A. G. Crosthwaite     .read = gem_read,
1520e9f186e5SPeter A. G. Crosthwaite     .write = gem_write,
1521e9f186e5SPeter A. G. Crosthwaite     .endianness = DEVICE_LITTLE_ENDIAN,
1522e9f186e5SPeter A. G. Crosthwaite };
1523e9f186e5SPeter A. G. Crosthwaite 
15244e68f7a0SStefan Hajnoczi static void gem_set_link(NetClientState *nc)
1525e9f186e5SPeter A. G. Crosthwaite {
152667101725SAlistair Francis     CadenceGEMState *s = qemu_get_nic_opaque(nc);
152767101725SAlistair Francis 
1528e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("\n");
152967101725SAlistair Francis     phy_update_link(s);
153067101725SAlistair Francis     gem_update_int_status(s);
1531e9f186e5SPeter A. G. Crosthwaite }
1532e9f186e5SPeter A. G. Crosthwaite 
1533e9f186e5SPeter A. G. Crosthwaite static NetClientInfo net_gem_info = {
1534f394b2e2SEric Blake     .type = NET_CLIENT_DRIVER_NIC,
1535e9f186e5SPeter A. G. Crosthwaite     .size = sizeof(NICState),
1536e9f186e5SPeter A. G. Crosthwaite     .can_receive = gem_can_receive,
1537e9f186e5SPeter A. G. Crosthwaite     .receive = gem_receive,
1538e9f186e5SPeter A. G. Crosthwaite     .link_status_changed = gem_set_link,
1539e9f186e5SPeter A. G. Crosthwaite };
1540e9f186e5SPeter A. G. Crosthwaite 
1541bcb39a65SAlistair Francis static void gem_realize(DeviceState *dev, Error **errp)
1542e9f186e5SPeter A. G. Crosthwaite {
1543448f19e2SPeter Crosthwaite     CadenceGEMState *s = CADENCE_GEM(dev);
154467101725SAlistair Francis     int i;
1545e9f186e5SPeter A. G. Crosthwaite 
154684aec8efSEdgar E. Iglesias     address_space_init(&s->dma_as,
154784aec8efSEdgar E. Iglesias                        s->dma_mr ? s->dma_mr : get_system_memory(), "dma");
154884aec8efSEdgar E. Iglesias 
15492bf57f73SAlistair Francis     if (s->num_priority_queues == 0 ||
15502bf57f73SAlistair Francis         s->num_priority_queues > MAX_PRIORITY_QUEUES) {
15512bf57f73SAlistair Francis         error_setg(errp, "Invalid num-priority-queues value: %" PRIx8,
15522bf57f73SAlistair Francis                    s->num_priority_queues);
15532bf57f73SAlistair Francis         return;
1554e8e49943SAlistair Francis     } else if (s->num_type1_screeners > MAX_TYPE1_SCREENERS) {
1555e8e49943SAlistair Francis         error_setg(errp, "Invalid num-type1-screeners value: %" PRIx8,
1556e8e49943SAlistair Francis                    s->num_type1_screeners);
1557e8e49943SAlistair Francis         return;
1558e8e49943SAlistair Francis     } else if (s->num_type2_screeners > MAX_TYPE2_SCREENERS) {
1559e8e49943SAlistair Francis         error_setg(errp, "Invalid num-type2-screeners value: %" PRIx8,
1560e8e49943SAlistair Francis                    s->num_type2_screeners);
1561e8e49943SAlistair Francis         return;
15622bf57f73SAlistair Francis     }
15632bf57f73SAlistair Francis 
156467101725SAlistair Francis     for (i = 0; i < s->num_priority_queues; ++i) {
156567101725SAlistair Francis         sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[i]);
156667101725SAlistair Francis     }
1567bcb39a65SAlistair Francis 
1568bcb39a65SAlistair Francis     qemu_macaddr_default_if_unset(&s->conf.macaddr);
1569bcb39a65SAlistair Francis 
1570bcb39a65SAlistair Francis     s->nic = qemu_new_nic(&net_gem_info, &s->conf,
1571bcb39a65SAlistair Francis                           object_get_typename(OBJECT(dev)), dev->id, s);
1572bcb39a65SAlistair Francis }
1573bcb39a65SAlistair Francis 
1574bcb39a65SAlistair Francis static void gem_init(Object *obj)
1575bcb39a65SAlistair Francis {
1576bcb39a65SAlistair Francis     CadenceGEMState *s = CADENCE_GEM(obj);
1577bcb39a65SAlistair Francis     DeviceState *dev = DEVICE(obj);
1578bcb39a65SAlistair Francis 
1579e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("\n");
1580e9f186e5SPeter A. G. Crosthwaite 
1581e9f186e5SPeter A. G. Crosthwaite     gem_init_register_masks(s);
1582eedfac6fSPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &gem_ops, s,
1583eedfac6fSPaolo Bonzini                           "enet", sizeof(s->regs));
1584e9f186e5SPeter A. G. Crosthwaite 
1585bcb39a65SAlistair Francis     sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem);
158684aec8efSEdgar E. Iglesias 
158784aec8efSEdgar E. Iglesias     object_property_add_link(obj, "dma", TYPE_MEMORY_REGION,
158884aec8efSEdgar E. Iglesias                              (Object **)&s->dma_mr,
158984aec8efSEdgar E. Iglesias                              qdev_prop_allow_set_link_before_realize,
159084aec8efSEdgar E. Iglesias                              OBJ_PROP_LINK_STRONG,
159184aec8efSEdgar E. Iglesias                              &error_abort);
1592e9f186e5SPeter A. G. Crosthwaite }
1593e9f186e5SPeter A. G. Crosthwaite 
1594e9f186e5SPeter A. G. Crosthwaite static const VMStateDescription vmstate_cadence_gem = {
1595e9f186e5SPeter A. G. Crosthwaite     .name = "cadence_gem",
1596e8e49943SAlistair Francis     .version_id = 4,
1597e8e49943SAlistair Francis     .minimum_version_id = 4,
1598e9f186e5SPeter A. G. Crosthwaite     .fields = (VMStateField[]) {
1599448f19e2SPeter Crosthwaite         VMSTATE_UINT32_ARRAY(regs, CadenceGEMState, CADENCE_GEM_MAXREG),
1600448f19e2SPeter Crosthwaite         VMSTATE_UINT16_ARRAY(phy_regs, CadenceGEMState, 32),
1601448f19e2SPeter Crosthwaite         VMSTATE_UINT8(phy_loop, CadenceGEMState),
16022bf57f73SAlistair Francis         VMSTATE_UINT32_ARRAY(rx_desc_addr, CadenceGEMState,
16032bf57f73SAlistair Francis                              MAX_PRIORITY_QUEUES),
16042bf57f73SAlistair Francis         VMSTATE_UINT32_ARRAY(tx_desc_addr, CadenceGEMState,
16052bf57f73SAlistair Francis                              MAX_PRIORITY_QUEUES),
1606448f19e2SPeter Crosthwaite         VMSTATE_BOOL_ARRAY(sar_active, CadenceGEMState, 4),
160717cf2c76SPeter Crosthwaite         VMSTATE_END_OF_LIST(),
1608e9f186e5SPeter A. G. Crosthwaite     }
1609e9f186e5SPeter A. G. Crosthwaite };
1610e9f186e5SPeter A. G. Crosthwaite 
1611e9f186e5SPeter A. G. Crosthwaite static Property gem_properties[] = {
1612448f19e2SPeter Crosthwaite     DEFINE_NIC_PROPERTIES(CadenceGEMState, conf),
1613a5517666SAlistair Francis     DEFINE_PROP_UINT32("revision", CadenceGEMState, revision,
1614a5517666SAlistair Francis                        GEM_MODID_VALUE),
16152bf57f73SAlistair Francis     DEFINE_PROP_UINT8("num-priority-queues", CadenceGEMState,
16162bf57f73SAlistair Francis                       num_priority_queues, 1),
1617e8e49943SAlistair Francis     DEFINE_PROP_UINT8("num-type1-screeners", CadenceGEMState,
1618e8e49943SAlistair Francis                       num_type1_screeners, 4),
1619e8e49943SAlistair Francis     DEFINE_PROP_UINT8("num-type2-screeners", CadenceGEMState,
1620e8e49943SAlistair Francis                       num_type2_screeners, 4),
1621e9f186e5SPeter A. G. Crosthwaite     DEFINE_PROP_END_OF_LIST(),
1622e9f186e5SPeter A. G. Crosthwaite };
1623e9f186e5SPeter A. G. Crosthwaite 
1624e9f186e5SPeter A. G. Crosthwaite static void gem_class_init(ObjectClass *klass, void *data)
1625e9f186e5SPeter A. G. Crosthwaite {
1626e9f186e5SPeter A. G. Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
1627e9f186e5SPeter A. G. Crosthwaite 
1628bcb39a65SAlistair Francis     dc->realize = gem_realize;
1629e9f186e5SPeter A. G. Crosthwaite     dc->props = gem_properties;
1630e9f186e5SPeter A. G. Crosthwaite     dc->vmsd = &vmstate_cadence_gem;
1631e9f186e5SPeter A. G. Crosthwaite     dc->reset = gem_reset;
1632e9f186e5SPeter A. G. Crosthwaite }
1633e9f186e5SPeter A. G. Crosthwaite 
16348c43a6f0SAndreas Färber static const TypeInfo gem_info = {
1635318643beSAndreas Färber     .name  = TYPE_CADENCE_GEM,
1636e9f186e5SPeter A. G. Crosthwaite     .parent = TYPE_SYS_BUS_DEVICE,
1637448f19e2SPeter Crosthwaite     .instance_size  = sizeof(CadenceGEMState),
1638bcb39a65SAlistair Francis     .instance_init = gem_init,
1639318643beSAndreas Färber     .class_init = gem_class_init,
1640e9f186e5SPeter A. G. Crosthwaite };
1641e9f186e5SPeter A. G. Crosthwaite 
1642e9f186e5SPeter A. G. Crosthwaite static void gem_register_types(void)
1643e9f186e5SPeter A. G. Crosthwaite {
1644e9f186e5SPeter A. G. Crosthwaite     type_register_static(&gem_info);
1645e9f186e5SPeter A. G. Crosthwaite }
1646e9f186e5SPeter A. G. Crosthwaite 
1647e9f186e5SPeter A. G. Crosthwaite type_init(gem_register_types)
1648