1e9f186e5SPeter A. G. Crosthwaite /* 2116d5546SPeter Crosthwaite * QEMU Cadence GEM emulation 3e9f186e5SPeter A. G. Crosthwaite * 4e9f186e5SPeter A. G. Crosthwaite * Copyright (c) 2011 Xilinx, Inc. 5e9f186e5SPeter A. G. Crosthwaite * 6e9f186e5SPeter A. G. Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy 7e9f186e5SPeter A. G. Crosthwaite * of this software and associated documentation files (the "Software"), to deal 8e9f186e5SPeter A. G. Crosthwaite * in the Software without restriction, including without limitation the rights 9e9f186e5SPeter A. G. Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10e9f186e5SPeter A. G. Crosthwaite * copies of the Software, and to permit persons to whom the Software is 11e9f186e5SPeter A. G. Crosthwaite * furnished to do so, subject to the following conditions: 12e9f186e5SPeter A. G. Crosthwaite * 13e9f186e5SPeter A. G. Crosthwaite * The above copyright notice and this permission notice shall be included in 14e9f186e5SPeter A. G. Crosthwaite * all copies or substantial portions of the Software. 15e9f186e5SPeter A. G. Crosthwaite * 16e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17e9f186e5SPeter A. G. Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18e9f186e5SPeter A. G. Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19e9f186e5SPeter A. G. Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20e9f186e5SPeter A. G. Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21e9f186e5SPeter A. G. Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE. 23e9f186e5SPeter A. G. Crosthwaite */ 24e9f186e5SPeter A. G. Crosthwaite 258ef94f0bSPeter Maydell #include "qemu/osdep.h" 26e9f186e5SPeter A. G. Crosthwaite #include <zlib.h> /* For crc32 */ 27e9f186e5SPeter A. G. Crosthwaite 2864552b6bSMarkus Armbruster #include "hw/irq.h" 29f49856d4SPeter Crosthwaite #include "hw/net/cadence_gem.h" 30a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 31d6454270SMarkus Armbruster #include "migration/vmstate.h" 322bf57f73SAlistair Francis #include "qapi/error.h" 33e8e49943SAlistair Francis #include "qemu/log.h" 340b8fa32fSMarkus Armbruster #include "qemu/module.h" 3584aec8efSEdgar E. Iglesias #include "sysemu/dma.h" 36e9f186e5SPeter A. G. Crosthwaite #include "net/checksum.h" 37e9f186e5SPeter A. G. Crosthwaite 386fe7661dSSai Pavan Boddu #define CADENCE_GEM_ERR_DEBUG 0 39e9f186e5SPeter A. G. Crosthwaite #define DB_PRINT(...) do {\ 406fe7661dSSai Pavan Boddu if (CADENCE_GEM_ERR_DEBUG) { \ 416fe7661dSSai Pavan Boddu qemu_log(": %s: ", __func__); \ 426fe7661dSSai Pavan Boddu qemu_log(__VA_ARGS__); \ 436fe7661dSSai Pavan Boddu } \ 442562755eSEric Blake } while (0) 45e9f186e5SPeter A. G. Crosthwaite 46e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL (0x00000000 / 4) /* Network Control reg */ 47e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG (0x00000004 / 4) /* Network Config reg */ 48e9f186e5SPeter A. G. Crosthwaite #define GEM_NWSTATUS (0x00000008 / 4) /* Network Status reg */ 49e9f186e5SPeter A. G. Crosthwaite #define GEM_USERIO (0x0000000C / 4) /* User IO reg */ 50e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG (0x00000010 / 4) /* DMA Control reg */ 51e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS (0x00000014 / 4) /* TX Status reg */ 52e9f186e5SPeter A. G. Crosthwaite #define GEM_RXQBASE (0x00000018 / 4) /* RX Q Base address reg */ 53e9f186e5SPeter A. G. Crosthwaite #define GEM_TXQBASE (0x0000001C / 4) /* TX Q Base address reg */ 54e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS (0x00000020 / 4) /* RX Status reg */ 55e9f186e5SPeter A. G. Crosthwaite #define GEM_ISR (0x00000024 / 4) /* Interrupt Status reg */ 56e9f186e5SPeter A. G. Crosthwaite #define GEM_IER (0x00000028 / 4) /* Interrupt Enable reg */ 57e9f186e5SPeter A. G. Crosthwaite #define GEM_IDR (0x0000002C / 4) /* Interrupt Disable reg */ 58e9f186e5SPeter A. G. Crosthwaite #define GEM_IMR (0x00000030 / 4) /* Interrupt Mask reg */ 593048ed6aSPeter Crosthwaite #define GEM_PHYMNTNC (0x00000034 / 4) /* Phy Maintenance reg */ 60e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPAUSE (0x00000038 / 4) /* RX Pause Time reg */ 61e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPAUSE (0x0000003C / 4) /* TX Pause Time reg */ 62e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPARTIALSF (0x00000040 / 4) /* TX Partial Store and Forward */ 63e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPARTIALSF (0x00000044 / 4) /* RX Partial Store and Forward */ 64e9f186e5SPeter A. G. Crosthwaite #define GEM_HASHLO (0x00000080 / 4) /* Hash Low address reg */ 65e9f186e5SPeter A. G. Crosthwaite #define GEM_HASHHI (0x00000084 / 4) /* Hash High address reg */ 66e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR1LO (0x00000088 / 4) /* Specific addr 1 low reg */ 67e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR1HI (0x0000008C / 4) /* Specific addr 1 high reg */ 68e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR2LO (0x00000090 / 4) /* Specific addr 2 low reg */ 69e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR2HI (0x00000094 / 4) /* Specific addr 2 high reg */ 70e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR3LO (0x00000098 / 4) /* Specific addr 3 low reg */ 71e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR3HI (0x0000009C / 4) /* Specific addr 3 high reg */ 72e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR4LO (0x000000A0 / 4) /* Specific addr 4 low reg */ 73e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR4HI (0x000000A4 / 4) /* Specific addr 4 high reg */ 74e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH1 (0x000000A8 / 4) /* Type ID1 Match reg */ 75e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH2 (0x000000AC / 4) /* Type ID2 Match reg */ 76e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH3 (0x000000B0 / 4) /* Type ID3 Match reg */ 77e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH4 (0x000000B4 / 4) /* Type ID4 Match reg */ 78e9f186e5SPeter A. G. Crosthwaite #define GEM_WOLAN (0x000000B8 / 4) /* Wake on LAN reg */ 79e9f186e5SPeter A. G. Crosthwaite #define GEM_IPGSTRETCH (0x000000BC / 4) /* IPG Stretch reg */ 80e9f186e5SPeter A. G. Crosthwaite #define GEM_SVLAN (0x000000C0 / 4) /* Stacked VLAN reg */ 81e9f186e5SPeter A. G. Crosthwaite #define GEM_MODID (0x000000FC / 4) /* Module ID reg */ 82e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTTXLO (0x00000100 / 4) /* Octects transmitted Low reg */ 83e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTTXHI (0x00000104 / 4) /* Octects transmitted High reg */ 84e9f186e5SPeter A. G. Crosthwaite #define GEM_TXCNT (0x00000108 / 4) /* Error-free Frames transmitted */ 85e9f186e5SPeter A. G. Crosthwaite #define GEM_TXBCNT (0x0000010C / 4) /* Error-free Broadcast Frames */ 86e9f186e5SPeter A. G. Crosthwaite #define GEM_TXMCNT (0x00000110 / 4) /* Error-free Multicast Frame */ 87e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPAUSECNT (0x00000114 / 4) /* Pause Frames Transmitted */ 88e9f186e5SPeter A. G. Crosthwaite #define GEM_TX64CNT (0x00000118 / 4) /* Error-free 64 TX */ 89e9f186e5SPeter A. G. Crosthwaite #define GEM_TX65CNT (0x0000011C / 4) /* Error-free 65-127 TX */ 90e9f186e5SPeter A. G. Crosthwaite #define GEM_TX128CNT (0x00000120 / 4) /* Error-free 128-255 TX */ 91e9f186e5SPeter A. G. Crosthwaite #define GEM_TX256CNT (0x00000124 / 4) /* Error-free 256-511 */ 92e9f186e5SPeter A. G. Crosthwaite #define GEM_TX512CNT (0x00000128 / 4) /* Error-free 512-1023 TX */ 93e9f186e5SPeter A. G. Crosthwaite #define GEM_TX1024CNT (0x0000012C / 4) /* Error-free 1024-1518 TX */ 94e9f186e5SPeter A. G. Crosthwaite #define GEM_TX1519CNT (0x00000130 / 4) /* Error-free larger than 1519 TX */ 95e9f186e5SPeter A. G. Crosthwaite #define GEM_TXURUNCNT (0x00000134 / 4) /* TX under run error counter */ 96e9f186e5SPeter A. G. Crosthwaite #define GEM_SINGLECOLLCNT (0x00000138 / 4) /* Single Collision Frames */ 97e9f186e5SPeter A. G. Crosthwaite #define GEM_MULTCOLLCNT (0x0000013C / 4) /* Multiple Collision Frames */ 98e9f186e5SPeter A. G. Crosthwaite #define GEM_EXCESSCOLLCNT (0x00000140 / 4) /* Excessive Collision Frames */ 99e9f186e5SPeter A. G. Crosthwaite #define GEM_LATECOLLCNT (0x00000144 / 4) /* Late Collision Frames */ 100e9f186e5SPeter A. G. Crosthwaite #define GEM_DEFERTXCNT (0x00000148 / 4) /* Deferred Transmission Frames */ 101e9f186e5SPeter A. G. Crosthwaite #define GEM_CSENSECNT (0x0000014C / 4) /* Carrier Sense Error Counter */ 102e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTRXLO (0x00000150 / 4) /* Octects Received register Low */ 103e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTRXHI (0x00000154 / 4) /* Octects Received register High */ 104e9f186e5SPeter A. G. Crosthwaite #define GEM_RXCNT (0x00000158 / 4) /* Error-free Frames Received */ 105e9f186e5SPeter A. G. Crosthwaite #define GEM_RXBROADCNT (0x0000015C / 4) /* Error-free Broadcast Frames RX */ 106e9f186e5SPeter A. G. Crosthwaite #define GEM_RXMULTICNT (0x00000160 / 4) /* Error-free Multicast Frames RX */ 107e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPAUSECNT (0x00000164 / 4) /* Pause Frames Received Counter */ 108e9f186e5SPeter A. G. Crosthwaite #define GEM_RX64CNT (0x00000168 / 4) /* Error-free 64 byte Frames RX */ 109e9f186e5SPeter A. G. Crosthwaite #define GEM_RX65CNT (0x0000016C / 4) /* Error-free 65-127B Frames RX */ 110e9f186e5SPeter A. G. Crosthwaite #define GEM_RX128CNT (0x00000170 / 4) /* Error-free 128-255B Frames RX */ 111e9f186e5SPeter A. G. Crosthwaite #define GEM_RX256CNT (0x00000174 / 4) /* Error-free 256-512B Frames RX */ 112e9f186e5SPeter A. G. Crosthwaite #define GEM_RX512CNT (0x00000178 / 4) /* Error-free 512-1023B Frames RX */ 113e9f186e5SPeter A. G. Crosthwaite #define GEM_RX1024CNT (0x0000017C / 4) /* Error-free 1024-1518B Frames RX */ 114e9f186e5SPeter A. G. Crosthwaite #define GEM_RX1519CNT (0x00000180 / 4) /* Error-free 1519-max Frames RX */ 115e9f186e5SPeter A. G. Crosthwaite #define GEM_RXUNDERCNT (0x00000184 / 4) /* Undersize Frames Received */ 116e9f186e5SPeter A. G. Crosthwaite #define GEM_RXOVERCNT (0x00000188 / 4) /* Oversize Frames Received */ 117e9f186e5SPeter A. G. Crosthwaite #define GEM_RXJABCNT (0x0000018C / 4) /* Jabbers Received Counter */ 118e9f186e5SPeter A. G. Crosthwaite #define GEM_RXFCSCNT (0x00000190 / 4) /* Frame Check seq. Error Counter */ 119e9f186e5SPeter A. G. Crosthwaite #define GEM_RXLENERRCNT (0x00000194 / 4) /* Length Field Error Counter */ 120e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSYMERRCNT (0x00000198 / 4) /* Symbol Error Counter */ 121e9f186e5SPeter A. G. Crosthwaite #define GEM_RXALIGNERRCNT (0x0000019C / 4) /* Alignment Error Counter */ 122e9f186e5SPeter A. G. Crosthwaite #define GEM_RXRSCERRCNT (0x000001A0 / 4) /* Receive Resource Error Counter */ 123e9f186e5SPeter A. G. Crosthwaite #define GEM_RXORUNCNT (0x000001A4 / 4) /* Receive Overrun Counter */ 124*88dba7edSSai Pavan Boddu #define GEM_RXIPCSERRCNT (0x000001A8 / 4) /* IP header Checksum Err Counter */ 125e9f186e5SPeter A. G. Crosthwaite #define GEM_RXTCPCCNT (0x000001AC / 4) /* TCP Checksum Error Counter */ 126e9f186e5SPeter A. G. Crosthwaite #define GEM_RXUDPCCNT (0x000001B0 / 4) /* UDP Checksum Error Counter */ 127e9f186e5SPeter A. G. Crosthwaite 128e9f186e5SPeter A. G. Crosthwaite #define GEM_1588S (0x000001D0 / 4) /* 1588 Timer Seconds */ 129e9f186e5SPeter A. G. Crosthwaite #define GEM_1588NS (0x000001D4 / 4) /* 1588 Timer Nanoseconds */ 130e9f186e5SPeter A. G. Crosthwaite #define GEM_1588ADJ (0x000001D8 / 4) /* 1588 Timer Adjust */ 131e9f186e5SPeter A. G. Crosthwaite #define GEM_1588INC (0x000001DC / 4) /* 1588 Timer Increment */ 132e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPETXS (0x000001E0 / 4) /* PTP Event Frame Transmitted (s) */ 133*88dba7edSSai Pavan Boddu #define GEM_PTPETXNS (0x000001E4 / 4) /* 134*88dba7edSSai Pavan Boddu * PTP Event Frame Transmitted (ns) 135*88dba7edSSai Pavan Boddu */ 136e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPERXS (0x000001E8 / 4) /* PTP Event Frame Received (s) */ 137e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPERXNS (0x000001EC / 4) /* PTP Event Frame Received (ns) */ 138e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPTXS (0x000001E0 / 4) /* PTP Peer Frame Transmitted (s) */ 139e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPTXNS (0x000001E4 / 4) /* PTP Peer Frame Transmitted (ns) */ 140e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPRXS (0x000001E8 / 4) /* PTP Peer Frame Received (s) */ 141e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPRXNS (0x000001EC / 4) /* PTP Peer Frame Received (ns) */ 142e9f186e5SPeter A. G. Crosthwaite 143e9f186e5SPeter A. G. Crosthwaite /* Design Configuration Registers */ 144e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF (0x00000280 / 4) 145e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF2 (0x00000284 / 4) 146e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF3 (0x00000288 / 4) 147e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF4 (0x0000028C / 4) 148e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF5 (0x00000290 / 4) 149e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF6 (0x00000294 / 4) 150e2c0c4eeSEdgar E. Iglesias #define GEM_DESCONF6_64B_MASK (1U << 23) 151e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF7 (0x00000298 / 4) 152e9f186e5SPeter A. G. Crosthwaite 15367101725SAlistair Francis #define GEM_INT_Q1_STATUS (0x00000400 / 4) 15467101725SAlistair Francis #define GEM_INT_Q1_MASK (0x00000640 / 4) 15567101725SAlistair Francis 15667101725SAlistair Francis #define GEM_TRANSMIT_Q1_PTR (0x00000440 / 4) 15779b2ac8fSAlistair Francis #define GEM_TRANSMIT_Q7_PTR (GEM_TRANSMIT_Q1_PTR + 6) 15867101725SAlistair Francis 15967101725SAlistair Francis #define GEM_RECEIVE_Q1_PTR (0x00000480 / 4) 16079b2ac8fSAlistair Francis #define GEM_RECEIVE_Q7_PTR (GEM_RECEIVE_Q1_PTR + 6) 16167101725SAlistair Francis 162357aa013SEdgar E. Iglesias #define GEM_TBQPH (0x000004C8 / 4) 163357aa013SEdgar E. Iglesias #define GEM_RBQPH (0x000004D4 / 4) 164357aa013SEdgar E. Iglesias 16567101725SAlistair Francis #define GEM_INT_Q1_ENABLE (0x00000600 / 4) 16667101725SAlistair Francis #define GEM_INT_Q7_ENABLE (GEM_INT_Q1_ENABLE + 6) 16767101725SAlistair Francis 16867101725SAlistair Francis #define GEM_INT_Q1_DISABLE (0x00000620 / 4) 16967101725SAlistair Francis #define GEM_INT_Q7_DISABLE (GEM_INT_Q1_DISABLE + 6) 17067101725SAlistair Francis 17167101725SAlistair Francis #define GEM_INT_Q1_MASK (0x00000640 / 4) 17267101725SAlistair Francis #define GEM_INT_Q7_MASK (GEM_INT_Q1_MASK + 6) 17367101725SAlistair Francis 174e8e49943SAlistair Francis #define GEM_SCREENING_TYPE1_REGISTER_0 (0x00000500 / 4) 175e8e49943SAlistair Francis 176e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_ENABLE (1 << 29) 177e8e49943SAlistair Francis #define GEM_ST1R_DSTC_ENABLE (1 << 28) 178e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_SHIFT (12) 179e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_WIDTH (27 - GEM_ST1R_UDP_PORT_MATCH_SHIFT + 1) 180e8e49943SAlistair Francis #define GEM_ST1R_DSTC_MATCH_SHIFT (4) 181e8e49943SAlistair Francis #define GEM_ST1R_DSTC_MATCH_WIDTH (11 - GEM_ST1R_DSTC_MATCH_SHIFT + 1) 182e8e49943SAlistair Francis #define GEM_ST1R_QUEUE_SHIFT (0) 183e8e49943SAlistair Francis #define GEM_ST1R_QUEUE_WIDTH (3 - GEM_ST1R_QUEUE_SHIFT + 1) 184e8e49943SAlistair Francis 185e8e49943SAlistair Francis #define GEM_SCREENING_TYPE2_REGISTER_0 (0x00000540 / 4) 186e8e49943SAlistair Francis 187e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_A_ENABLE (1 << 18) 188e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_A_SHIFT (13) 189e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_WIDTH (17 - GEM_ST2R_COMPARE_A_SHIFT + 1) 190e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_ENABLE (1 << 12) 191e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_INDEX_SHIFT (9) 192e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_INDEX_WIDTH (11 - GEM_ST2R_ETHERTYPE_INDEX_SHIFT \ 193e8e49943SAlistair Francis + 1) 194e8e49943SAlistair Francis #define GEM_ST2R_QUEUE_SHIFT (0) 195e8e49943SAlistair Francis #define GEM_ST2R_QUEUE_WIDTH (3 - GEM_ST2R_QUEUE_SHIFT + 1) 196e8e49943SAlistair Francis 197e8e49943SAlistair Francis #define GEM_SCREENING_TYPE2_ETHERTYPE_REG_0 (0x000006e0 / 4) 198e8e49943SAlistair Francis #define GEM_TYPE2_COMPARE_0_WORD_0 (0x00000700 / 4) 199e8e49943SAlistair Francis 200e8e49943SAlistair Francis #define GEM_T2CW1_COMPARE_OFFSET_SHIFT (7) 201e8e49943SAlistair Francis #define GEM_T2CW1_COMPARE_OFFSET_WIDTH (8 - GEM_T2CW1_COMPARE_OFFSET_SHIFT + 1) 202e8e49943SAlistair Francis #define GEM_T2CW1_OFFSET_VALUE_SHIFT (0) 203e8e49943SAlistair Francis #define GEM_T2CW1_OFFSET_VALUE_WIDTH (6 - GEM_T2CW1_OFFSET_VALUE_SHIFT + 1) 204e8e49943SAlistair Francis 205e9f186e5SPeter A. G. Crosthwaite /*****************************************/ 206e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXSTART 0x00000200 /* Transmit Enable */ 207e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXENA 0x00000008 /* Transmit Enable */ 208e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_RXENA 0x00000004 /* Receive Enable */ 209e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_LOCALLOOP 0x00000002 /* Local Loopback */ 210e9f186e5SPeter A. G. Crosthwaite 211e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_STRIP_FCS 0x00020000 /* Strip FCS field */ 2123048ed6aSPeter Crosthwaite #define GEM_NWCFG_LERR_DISC 0x00010000 /* Discard RX frames with len err */ 213e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_M 0x0000C000 /* Receive buffer offset mask */ 214e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_S 14 /* Receive buffer offset shift */ 215e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_UCAST_HASH 0x00000080 /* accept unicast if hash match */ 216e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_MCAST_HASH 0x00000040 /* accept multicast if hash match */ 217e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BCAST_REJ 0x00000020 /* Reject broadcast packets */ 218e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_PROMISC 0x00000010 /* Accept all packets */ 219e9f186e5SPeter A. G. Crosthwaite 220e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_ADDR_64B (1U << 30) 221e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_TX_BD_EXT (1U << 29) 222e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_RX_BD_EXT (1U << 28) 2232801339fSSai Pavan Boddu #define GEM_DMACFG_RBUFSZ_M 0x00FF0000 /* DMA RX Buffer Size mask */ 224e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_S 16 /* DMA RX Buffer Size shift */ 225e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_MUL 64 /* DMA RX Buffer Size multiplier */ 226e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_TXCSUM_OFFL 0x00000800 /* Transmit checksum offload */ 227e9f186e5SPeter A. G. Crosthwaite 228e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_TXCMPL 0x00000020 /* Transmit Complete */ 229e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_USED 0x00000001 /* sw owned descriptor encountered */ 230e9f186e5SPeter A. G. Crosthwaite 231e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_FRMRCVD 0x00000002 /* Frame received */ 232e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_NOBUF 0x00000001 /* Buffer unavailable */ 233e9f186e5SPeter A. G. Crosthwaite 234e9f186e5SPeter A. G. Crosthwaite /* GEM_ISR GEM_IER GEM_IDR GEM_IMR */ 235e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXCMPL 0x00000080 /* Transmit Complete */ 236e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXUSED 0x00000008 237e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXUSED 0x00000004 238e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXCMPL 0x00000002 239e9f186e5SPeter A. G. Crosthwaite 240e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_R 0x20000000 /* read operation */ 241e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_W 0x10000000 /* write operation */ 242e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR 0x0F800000 /* Address bits */ 243e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR_SHFT 23 244e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG 0x007C0000 /* register bits */ 245e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG_SHIFT 18 246e9f186e5SPeter A. G. Crosthwaite 247e9f186e5SPeter A. G. Crosthwaite /* Marvell PHY definitions */ 248e9f186e5SPeter A. G. Crosthwaite #define BOARD_PHY_ADDRESS 23 /* PHY address we will emulate a device at */ 249e9f186e5SPeter A. G. Crosthwaite 250e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL 0 251e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS 1 252e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID1 2 253e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID2 3 254e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGADV 4 255e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPABIL 5 256e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGEXP 6 257e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_NEXTP 7 258e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPNEXTP 8 259e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_100BTCTRL 9 260e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_1000BTSTAT 10 261e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXTSTAT 15 262e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_CTL 16 263e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_ST 17 264e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_EN 18 265e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST 19 266e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL 20 267e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_RXERR 21 268e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EACD 22 269e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED 24 270e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED_OVRD 25 271e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL2 26 272e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_ST 27 273e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CABLE_DIAG 28 274e9f186e5SPeter A. G. Crosthwaite 275e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_RST 0x8000 276e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_LOOP 0x4000 277e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_ANEG 0x1000 2786623d214SLinus Ziegert #define PHY_REG_CONTROL_ANRESTART 0x0200 279e9f186e5SPeter A. G. Crosthwaite 280e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_LINK 0x0004 281e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_ANEGCMPL 0x0020 282e9f186e5SPeter A. G. Crosthwaite 283e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ANEGCMPL 0x0800 284e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_LINKC 0x0400 285e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ENERGY 0x0010 286e9f186e5SPeter A. G. Crosthwaite 287e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 28863af1e0cSPeter Crosthwaite #define GEM_RX_REJECT (-1) 28963af1e0cSPeter Crosthwaite #define GEM_RX_PROMISCUOUS_ACCEPT (-2) 29063af1e0cSPeter Crosthwaite #define GEM_RX_BROADCAST_ACCEPT (-3) 29163af1e0cSPeter Crosthwaite #define GEM_RX_MULTICAST_HASH_ACCEPT (-4) 29263af1e0cSPeter Crosthwaite #define GEM_RX_UNICAST_HASH_ACCEPT (-5) 29363af1e0cSPeter Crosthwaite 29463af1e0cSPeter Crosthwaite #define GEM_RX_SAR_ACCEPT 0 295e9f186e5SPeter A. G. Crosthwaite 296e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 297e9f186e5SPeter A. G. Crosthwaite 298e9f186e5SPeter A. G. Crosthwaite #define DESC_1_USED 0x80000000 299e9f186e5SPeter A. G. Crosthwaite #define DESC_1_LENGTH 0x00001FFF 300e9f186e5SPeter A. G. Crosthwaite 301e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_WRAP 0x40000000 302e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_LAST 0x00008000 303e9f186e5SPeter A. G. Crosthwaite 304e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_WRAP 0x00000002 305e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_OWNERSHIP 0x00000001 306e9f186e5SPeter A. G. Crosthwaite 30763af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_SHIFT 25 30863af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_LENGTH 2 309a03f7429SPeter Crosthwaite #define R_DESC_1_RX_SAR_MATCH (1 << 27) 31063af1e0cSPeter Crosthwaite #define R_DESC_1_RX_UNICAST_HASH (1 << 29) 31163af1e0cSPeter Crosthwaite #define R_DESC_1_RX_MULTICAST_HASH (1 << 30) 31263af1e0cSPeter Crosthwaite #define R_DESC_1_RX_BROADCAST (1 << 31) 31363af1e0cSPeter Crosthwaite 314e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_SOF 0x00004000 315e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_EOF 0x00008000 316e9f186e5SPeter A. G. Crosthwaite 317a5517666SAlistair Francis #define GEM_MODID_VALUE 0x00020118 318a5517666SAlistair Francis 319e48fdd9dSEdgar E. Iglesias static inline uint64_t tx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc) 320e9f186e5SPeter A. G. Crosthwaite { 321e48fdd9dSEdgar E. Iglesias uint64_t ret = desc[0]; 322e48fdd9dSEdgar E. Iglesias 323e48fdd9dSEdgar E. Iglesias if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { 324e48fdd9dSEdgar E. Iglesias ret |= (uint64_t)desc[2] << 32; 325e48fdd9dSEdgar E. Iglesias } 326e48fdd9dSEdgar E. Iglesias return ret; 327e9f186e5SPeter A. G. Crosthwaite } 328e9f186e5SPeter A. G. Crosthwaite 329f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_used(uint32_t *desc) 330e9f186e5SPeter A. G. Crosthwaite { 331e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_USED) ? 1 : 0; 332e9f186e5SPeter A. G. Crosthwaite } 333e9f186e5SPeter A. G. Crosthwaite 334f0236182SEdgar E. Iglesias static inline void tx_desc_set_used(uint32_t *desc) 335e9f186e5SPeter A. G. Crosthwaite { 336e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_USED; 337e9f186e5SPeter A. G. Crosthwaite } 338e9f186e5SPeter A. G. Crosthwaite 339f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_wrap(uint32_t *desc) 340e9f186e5SPeter A. G. Crosthwaite { 341e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_WRAP) ? 1 : 0; 342e9f186e5SPeter A. G. Crosthwaite } 343e9f186e5SPeter A. G. Crosthwaite 344f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_last(uint32_t *desc) 345e9f186e5SPeter A. G. Crosthwaite { 346e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_LAST) ? 1 : 0; 347e9f186e5SPeter A. G. Crosthwaite } 348e9f186e5SPeter A. G. Crosthwaite 349f0236182SEdgar E. Iglesias static inline void tx_desc_set_last(uint32_t *desc) 350cbdab58dSAlistair Francis { 351cbdab58dSAlistair Francis desc[1] |= DESC_1_TX_LAST; 352cbdab58dSAlistair Francis } 353cbdab58dSAlistair Francis 354f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_length(uint32_t *desc) 355e9f186e5SPeter A. G. Crosthwaite { 356e9f186e5SPeter A. G. Crosthwaite return desc[1] & DESC_1_LENGTH; 357e9f186e5SPeter A. G. Crosthwaite } 358e9f186e5SPeter A. G. Crosthwaite 359f0236182SEdgar E. Iglesias static inline void print_gem_tx_desc(uint32_t *desc, uint8_t queue) 360e9f186e5SPeter A. G. Crosthwaite { 36167101725SAlistair Francis DB_PRINT("TXDESC (queue %" PRId8 "):\n", queue); 362e9f186e5SPeter A. G. Crosthwaite DB_PRINT("bufaddr: 0x%08x\n", *desc); 363e9f186e5SPeter A. G. Crosthwaite DB_PRINT("used_hw: %d\n", tx_desc_get_used(desc)); 364e9f186e5SPeter A. G. Crosthwaite DB_PRINT("wrap: %d\n", tx_desc_get_wrap(desc)); 365e9f186e5SPeter A. G. Crosthwaite DB_PRINT("last: %d\n", tx_desc_get_last(desc)); 366e9f186e5SPeter A. G. Crosthwaite DB_PRINT("length: %d\n", tx_desc_get_length(desc)); 367e9f186e5SPeter A. G. Crosthwaite } 368e9f186e5SPeter A. G. Crosthwaite 369e48fdd9dSEdgar E. Iglesias static inline uint64_t rx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc) 370e9f186e5SPeter A. G. Crosthwaite { 371e48fdd9dSEdgar E. Iglesias uint64_t ret = desc[0] & ~0x3UL; 372e48fdd9dSEdgar E. Iglesias 373e48fdd9dSEdgar E. Iglesias if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { 374e48fdd9dSEdgar E. Iglesias ret |= (uint64_t)desc[2] << 32; 375e48fdd9dSEdgar E. Iglesias } 376e48fdd9dSEdgar E. Iglesias return ret; 377e48fdd9dSEdgar E. Iglesias } 378e48fdd9dSEdgar E. Iglesias 379e48fdd9dSEdgar E. Iglesias static inline int gem_get_desc_len(CadenceGEMState *s, bool rx_n_tx) 380e48fdd9dSEdgar E. Iglesias { 381e48fdd9dSEdgar E. Iglesias int ret = 2; 382e48fdd9dSEdgar E. Iglesias 383e48fdd9dSEdgar E. Iglesias if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { 384e48fdd9dSEdgar E. Iglesias ret += 2; 385e48fdd9dSEdgar E. Iglesias } 386e48fdd9dSEdgar E. Iglesias if (s->regs[GEM_DMACFG] & (rx_n_tx ? GEM_DMACFG_RX_BD_EXT 387e48fdd9dSEdgar E. Iglesias : GEM_DMACFG_TX_BD_EXT)) { 388e48fdd9dSEdgar E. Iglesias ret += 2; 389e48fdd9dSEdgar E. Iglesias } 390e48fdd9dSEdgar E. Iglesias 391e48fdd9dSEdgar E. Iglesias assert(ret <= DESC_MAX_NUM_WORDS); 392e48fdd9dSEdgar E. Iglesias return ret; 393e9f186e5SPeter A. G. Crosthwaite } 394e9f186e5SPeter A. G. Crosthwaite 395f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_wrap(uint32_t *desc) 396e9f186e5SPeter A. G. Crosthwaite { 397e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_WRAP ? 1 : 0; 398e9f186e5SPeter A. G. Crosthwaite } 399e9f186e5SPeter A. G. Crosthwaite 400f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_ownership(uint32_t *desc) 401e9f186e5SPeter A. G. Crosthwaite { 402e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_OWNERSHIP ? 1 : 0; 403e9f186e5SPeter A. G. Crosthwaite } 404e9f186e5SPeter A. G. Crosthwaite 405f0236182SEdgar E. Iglesias static inline void rx_desc_set_ownership(uint32_t *desc) 406e9f186e5SPeter A. G. Crosthwaite { 407e9f186e5SPeter A. G. Crosthwaite desc[0] |= DESC_0_RX_OWNERSHIP; 408e9f186e5SPeter A. G. Crosthwaite } 409e9f186e5SPeter A. G. Crosthwaite 410f0236182SEdgar E. Iglesias static inline void rx_desc_set_sof(uint32_t *desc) 411e9f186e5SPeter A. G. Crosthwaite { 412e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_SOF; 413e9f186e5SPeter A. G. Crosthwaite } 414e9f186e5SPeter A. G. Crosthwaite 41559ab136aSRamon Fried static inline void rx_desc_clear_control(uint32_t *desc) 41659ab136aSRamon Fried { 41759ab136aSRamon Fried desc[1] = 0; 41859ab136aSRamon Fried } 41959ab136aSRamon Fried 420f0236182SEdgar E. Iglesias static inline void rx_desc_set_eof(uint32_t *desc) 421e9f186e5SPeter A. G. Crosthwaite { 422e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_EOF; 423e9f186e5SPeter A. G. Crosthwaite } 424e9f186e5SPeter A. G. Crosthwaite 425f0236182SEdgar E. Iglesias static inline void rx_desc_set_length(uint32_t *desc, unsigned len) 426e9f186e5SPeter A. G. Crosthwaite { 427e9f186e5SPeter A. G. Crosthwaite desc[1] &= ~DESC_1_LENGTH; 428e9f186e5SPeter A. G. Crosthwaite desc[1] |= len; 429e9f186e5SPeter A. G. Crosthwaite } 430e9f186e5SPeter A. G. Crosthwaite 431f0236182SEdgar E. Iglesias static inline void rx_desc_set_broadcast(uint32_t *desc) 43263af1e0cSPeter Crosthwaite { 43363af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_BROADCAST; 43463af1e0cSPeter Crosthwaite } 43563af1e0cSPeter Crosthwaite 436f0236182SEdgar E. Iglesias static inline void rx_desc_set_unicast_hash(uint32_t *desc) 43763af1e0cSPeter Crosthwaite { 43863af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_UNICAST_HASH; 43963af1e0cSPeter Crosthwaite } 44063af1e0cSPeter Crosthwaite 441f0236182SEdgar E. Iglesias static inline void rx_desc_set_multicast_hash(uint32_t *desc) 44263af1e0cSPeter Crosthwaite { 44363af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_MULTICAST_HASH; 44463af1e0cSPeter Crosthwaite } 44563af1e0cSPeter Crosthwaite 446f0236182SEdgar E. Iglesias static inline void rx_desc_set_sar(uint32_t *desc, int sar_idx) 44763af1e0cSPeter Crosthwaite { 44863af1e0cSPeter Crosthwaite desc[1] = deposit32(desc[1], R_DESC_1_RX_SAR_SHIFT, R_DESC_1_RX_SAR_LENGTH, 44963af1e0cSPeter Crosthwaite sar_idx); 450a03f7429SPeter Crosthwaite desc[1] |= R_DESC_1_RX_SAR_MATCH; 45163af1e0cSPeter Crosthwaite } 45263af1e0cSPeter Crosthwaite 453e9f186e5SPeter A. G. Crosthwaite /* The broadcast MAC address: 0xFFFFFFFFFFFF */ 4546a0a70b0SStefan Weil static const uint8_t broadcast_addr[] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF }; 455e9f186e5SPeter A. G. Crosthwaite 45668dbee3bSSai Pavan Boddu static void gem_set_isr(CadenceGEMState *s, int q, uint32_t flag) 45768dbee3bSSai Pavan Boddu { 45868dbee3bSSai Pavan Boddu if (q == 0) { 45968dbee3bSSai Pavan Boddu s->regs[GEM_ISR] |= flag & ~(s->regs[GEM_IMR]); 46068dbee3bSSai Pavan Boddu } else { 46168dbee3bSSai Pavan Boddu s->regs[GEM_INT_Q1_STATUS + q - 1] |= flag & 46268dbee3bSSai Pavan Boddu ~(s->regs[GEM_INT_Q1_MASK + q - 1]); 46368dbee3bSSai Pavan Boddu } 46468dbee3bSSai Pavan Boddu } 46568dbee3bSSai Pavan Boddu 466e9f186e5SPeter A. G. Crosthwaite /* 467e9f186e5SPeter A. G. Crosthwaite * gem_init_register_masks: 468e9f186e5SPeter A. G. Crosthwaite * One time initialization. 469e9f186e5SPeter A. G. Crosthwaite * Set masks to identify which register bits have magical clear properties 470e9f186e5SPeter A. G. Crosthwaite */ 471448f19e2SPeter Crosthwaite static void gem_init_register_masks(CadenceGEMState *s) 472e9f186e5SPeter A. G. Crosthwaite { 4734c70e32fSSai Pavan Boddu unsigned int i; 474e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are read only */ 475e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_ro[0], 0, sizeof(s->regs_ro)); 476e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_NWCTRL] = 0xFFF80000; 477e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_NWSTATUS] = 0xFFFFFFFF; 478e48fdd9dSEdgar E. Iglesias s->regs_ro[GEM_DMACFG] = 0x8E00F000; 479e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_TXSTATUS] = 0xFFFFFE08; 480e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_RXQBASE] = 0x00000003; 481e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_TXQBASE] = 0x00000003; 482e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_RXSTATUS] = 0xFFFFFFF0; 483e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_ISR] = 0xFFFFFFFF; 484e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_IMR] = 0xFFFFFFFF; 485e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_MODID] = 0xFFFFFFFF; 4864c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) { 4874c70e32fSSai Pavan Boddu s->regs_ro[GEM_INT_Q1_STATUS + i] = 0xFFFFFFFF; 4884c70e32fSSai Pavan Boddu s->regs_ro[GEM_INT_Q1_ENABLE + i] = 0xFFFFF319; 4894c70e32fSSai Pavan Boddu s->regs_ro[GEM_INT_Q1_DISABLE + i] = 0xFFFFF319; 4904c70e32fSSai Pavan Boddu s->regs_ro[GEM_INT_Q1_MASK + i] = 0xFFFFFFFF; 4914c70e32fSSai Pavan Boddu } 492e9f186e5SPeter A. G. Crosthwaite 493e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are clear on read */ 494e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_rtc[0], 0, sizeof(s->regs_rtc)); 495e9f186e5SPeter A. G. Crosthwaite s->regs_rtc[GEM_ISR] = 0xFFFFFFFF; 4964c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) { 4974c70e32fSSai Pavan Boddu s->regs_rtc[GEM_INT_Q1_STATUS + i] = 0x00000CE6; 4984c70e32fSSai Pavan Boddu } 499e9f186e5SPeter A. G. Crosthwaite 500e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write 1 to clear */ 501e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_w1c[0], 0, sizeof(s->regs_w1c)); 502e9f186e5SPeter A. G. Crosthwaite s->regs_w1c[GEM_TXSTATUS] = 0x000001F7; 503e9f186e5SPeter A. G. Crosthwaite s->regs_w1c[GEM_RXSTATUS] = 0x0000000F; 504e9f186e5SPeter A. G. Crosthwaite 505e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write only */ 506e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_wo[0], 0, sizeof(s->regs_wo)); 507e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_NWCTRL] = 0x00073E60; 508e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_IER] = 0x07FFFFFF; 509e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_IDR] = 0x07FFFFFF; 5104c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) { 5114c70e32fSSai Pavan Boddu s->regs_wo[GEM_INT_Q1_ENABLE + i] = 0x00000CE6; 5124c70e32fSSai Pavan Boddu s->regs_wo[GEM_INT_Q1_DISABLE + i] = 0x00000CE6; 5134c70e32fSSai Pavan Boddu } 514e9f186e5SPeter A. G. Crosthwaite } 515e9f186e5SPeter A. G. Crosthwaite 516e9f186e5SPeter A. G. Crosthwaite /* 517e9f186e5SPeter A. G. Crosthwaite * phy_update_link: 518e9f186e5SPeter A. G. Crosthwaite * Make the emulated PHY link state match the QEMU "interface" state. 519e9f186e5SPeter A. G. Crosthwaite */ 520448f19e2SPeter Crosthwaite static void phy_update_link(CadenceGEMState *s) 521e9f186e5SPeter A. G. Crosthwaite { 522b356f76dSJason Wang DB_PRINT("down %d\n", qemu_get_queue(s->nic)->link_down); 523e9f186e5SPeter A. G. Crosthwaite 524e9f186e5SPeter A. G. Crosthwaite /* Autonegotiation status mirrors link status. */ 525b356f76dSJason Wang if (qemu_get_queue(s->nic)->link_down) { 526e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] &= ~(PHY_REG_STATUS_ANEGCMPL | 527e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 528e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= PHY_REG_INT_ST_LINKC; 529e9f186e5SPeter A. G. Crosthwaite } else { 530e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= (PHY_REG_STATUS_ANEGCMPL | 531e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 532e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= (PHY_REG_INT_ST_LINKC | 533e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ANEGCMPL | 534e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ENERGY); 535e9f186e5SPeter A. G. Crosthwaite } 536e9f186e5SPeter A. G. Crosthwaite } 537e9f186e5SPeter A. G. Crosthwaite 538b8c4b67eSPhilippe Mathieu-Daudé static bool gem_can_receive(NetClientState *nc) 539e9f186e5SPeter A. G. Crosthwaite { 540448f19e2SPeter Crosthwaite CadenceGEMState *s; 54167101725SAlistair Francis int i; 542e9f186e5SPeter A. G. Crosthwaite 543cc1f0f45SJason Wang s = qemu_get_nic_opaque(nc); 544e9f186e5SPeter A. G. Crosthwaite 545e9f186e5SPeter A. G. Crosthwaite /* Do nothing if receive is not enabled. */ 546e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_RXENA)) { 5473ae5725fSPeter Crosthwaite if (s->can_rx_state != 1) { 5483ae5725fSPeter Crosthwaite s->can_rx_state = 1; 5493ae5725fSPeter Crosthwaite DB_PRINT("can't receive - no enable\n"); 5503ae5725fSPeter Crosthwaite } 551b8c4b67eSPhilippe Mathieu-Daudé return false; 552e9f186e5SPeter A. G. Crosthwaite } 553e9f186e5SPeter A. G. Crosthwaite 55467101725SAlistair Francis for (i = 0; i < s->num_priority_queues; i++) { 555dacc0566SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[i]) != 1) { 556dacc0566SAlistair Francis break; 557dacc0566SAlistair Francis } 558dacc0566SAlistair Francis }; 559dacc0566SAlistair Francis 560dacc0566SAlistair Francis if (i == s->num_priority_queues) { 5618202aa53SPeter Crosthwaite if (s->can_rx_state != 2) { 5628202aa53SPeter Crosthwaite s->can_rx_state = 2; 563dacc0566SAlistair Francis DB_PRINT("can't receive - all the buffer descriptors are busy\n"); 5648202aa53SPeter Crosthwaite } 565b8c4b67eSPhilippe Mathieu-Daudé return false; 5668202aa53SPeter Crosthwaite } 5678202aa53SPeter Crosthwaite 5683ae5725fSPeter Crosthwaite if (s->can_rx_state != 0) { 5693ae5725fSPeter Crosthwaite s->can_rx_state = 0; 57067101725SAlistair Francis DB_PRINT("can receive\n"); 5713ae5725fSPeter Crosthwaite } 572b8c4b67eSPhilippe Mathieu-Daudé return true; 573e9f186e5SPeter A. G. Crosthwaite } 574e9f186e5SPeter A. G. Crosthwaite 575e9f186e5SPeter A. G. Crosthwaite /* 576e9f186e5SPeter A. G. Crosthwaite * gem_update_int_status: 577e9f186e5SPeter A. G. Crosthwaite * Raise or lower interrupt based on current status. 578e9f186e5SPeter A. G. Crosthwaite */ 579448f19e2SPeter Crosthwaite static void gem_update_int_status(CadenceGEMState *s) 580e9f186e5SPeter A. G. Crosthwaite { 58167101725SAlistair Francis int i; 58267101725SAlistair Francis 58386a29d4cSSai Pavan Boddu qemu_set_irq(s->irq[0], !!s->regs[GEM_ISR]); 584596b6f51SAlistair Francis 58586a29d4cSSai Pavan Boddu for (i = 1; i < s->num_priority_queues; ++i) { 58686a29d4cSSai Pavan Boddu qemu_set_irq(s->irq[i], !!s->regs[GEM_INT_Q1_STATUS + i - 1]); 587e9f186e5SPeter A. G. Crosthwaite } 588e9f186e5SPeter A. G. Crosthwaite } 589e9f186e5SPeter A. G. Crosthwaite 590e9f186e5SPeter A. G. Crosthwaite /* 591e9f186e5SPeter A. G. Crosthwaite * gem_receive_updatestats: 592e9f186e5SPeter A. G. Crosthwaite * Increment receive statistics. 593e9f186e5SPeter A. G. Crosthwaite */ 594448f19e2SPeter Crosthwaite static void gem_receive_updatestats(CadenceGEMState *s, const uint8_t *packet, 595e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 596e9f186e5SPeter A. G. Crosthwaite { 597e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 598e9f186e5SPeter A. G. Crosthwaite 599e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) received */ 600e9f186e5SPeter A. G. Crosthwaite octets = ((uint64_t)(s->regs[GEM_OCTRXLO]) << 32) | 601e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXHI]; 602e9f186e5SPeter A. G. Crosthwaite octets += bytes; 603e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXLO] = octets >> 32; 604e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXHI] = octets; 605e9f186e5SPeter A. G. Crosthwaite 606e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames received */ 607e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXCNT]++; 608e9f186e5SPeter A. G. Crosthwaite 609e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 610e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 611e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXBROADCNT]++; 612e9f186e5SPeter A. G. Crosthwaite } 613e9f186e5SPeter A. G. Crosthwaite 614e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 615e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 616e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXMULTICNT]++; 617e9f186e5SPeter A. G. Crosthwaite } 618e9f186e5SPeter A. G. Crosthwaite 619e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 620e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX64CNT]++; 621e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 622e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX65CNT]++; 623e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 624e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX128CNT]++; 625e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 626e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX256CNT]++; 627e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 628e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX512CNT]++; 629e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 630e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX1024CNT]++; 631e9f186e5SPeter A. G. Crosthwaite } else { 632e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX1519CNT]++; 633e9f186e5SPeter A. G. Crosthwaite } 634e9f186e5SPeter A. G. Crosthwaite } 635e9f186e5SPeter A. G. Crosthwaite 636e9f186e5SPeter A. G. Crosthwaite /* 637e9f186e5SPeter A. G. Crosthwaite * Get the MAC Address bit from the specified position 638e9f186e5SPeter A. G. Crosthwaite */ 639e9f186e5SPeter A. G. Crosthwaite static unsigned get_bit(const uint8_t *mac, unsigned bit) 640e9f186e5SPeter A. G. Crosthwaite { 641e9f186e5SPeter A. G. Crosthwaite unsigned byte; 642e9f186e5SPeter A. G. Crosthwaite 643e9f186e5SPeter A. G. Crosthwaite byte = mac[bit / 8]; 644e9f186e5SPeter A. G. Crosthwaite byte >>= (bit & 0x7); 645e9f186e5SPeter A. G. Crosthwaite byte &= 1; 646e9f186e5SPeter A. G. Crosthwaite 647e9f186e5SPeter A. G. Crosthwaite return byte; 648e9f186e5SPeter A. G. Crosthwaite } 649e9f186e5SPeter A. G. Crosthwaite 650e9f186e5SPeter A. G. Crosthwaite /* 651e9f186e5SPeter A. G. Crosthwaite * Calculate a GEM MAC Address hash index 652e9f186e5SPeter A. G. Crosthwaite */ 653e9f186e5SPeter A. G. Crosthwaite static unsigned calc_mac_hash(const uint8_t *mac) 654e9f186e5SPeter A. G. Crosthwaite { 655e9f186e5SPeter A. G. Crosthwaite int index_bit, mac_bit; 656e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 657e9f186e5SPeter A. G. Crosthwaite 658e9f186e5SPeter A. G. Crosthwaite hash_index = 0; 659e9f186e5SPeter A. G. Crosthwaite mac_bit = 5; 660e9f186e5SPeter A. G. Crosthwaite for (index_bit = 5; index_bit >= 0; index_bit--) { 661e9f186e5SPeter A. G. Crosthwaite hash_index |= (get_bit(mac, mac_bit) ^ 662e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 6) ^ 663e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 12) ^ 664e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 18) ^ 665e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 24) ^ 666e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 30) ^ 667e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 36) ^ 668e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 42)) << index_bit; 669e9f186e5SPeter A. G. Crosthwaite mac_bit--; 670e9f186e5SPeter A. G. Crosthwaite } 671e9f186e5SPeter A. G. Crosthwaite 672e9f186e5SPeter A. G. Crosthwaite return hash_index; 673e9f186e5SPeter A. G. Crosthwaite } 674e9f186e5SPeter A. G. Crosthwaite 675e9f186e5SPeter A. G. Crosthwaite /* 676e9f186e5SPeter A. G. Crosthwaite * gem_mac_address_filter: 677e9f186e5SPeter A. G. Crosthwaite * Accept or reject this destination address? 678e9f186e5SPeter A. G. Crosthwaite * Returns: 679e9f186e5SPeter A. G. Crosthwaite * GEM_RX_REJECT: reject 68063af1e0cSPeter Crosthwaite * >= 0: Specific address accept (which matched SAR is returned) 68163af1e0cSPeter Crosthwaite * others for various other modes of accept: 68263af1e0cSPeter Crosthwaite * GEM_RM_PROMISCUOUS_ACCEPT, GEM_RX_BROADCAST_ACCEPT, 68363af1e0cSPeter Crosthwaite * GEM_RX_MULTICAST_HASH_ACCEPT or GEM_RX_UNICAST_HASH_ACCEPT 684e9f186e5SPeter A. G. Crosthwaite */ 685448f19e2SPeter Crosthwaite static int gem_mac_address_filter(CadenceGEMState *s, const uint8_t *packet) 686e9f186e5SPeter A. G. Crosthwaite { 687e9f186e5SPeter A. G. Crosthwaite uint8_t *gem_spaddr; 688e9f186e5SPeter A. G. Crosthwaite int i; 689e9f186e5SPeter A. G. Crosthwaite 690e9f186e5SPeter A. G. Crosthwaite /* Promiscuous mode? */ 691e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_PROMISC) { 69263af1e0cSPeter Crosthwaite return GEM_RX_PROMISCUOUS_ACCEPT; 693e9f186e5SPeter A. G. Crosthwaite } 694e9f186e5SPeter A. G. Crosthwaite 695e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 696e9f186e5SPeter A. G. Crosthwaite /* Reject broadcast packets? */ 697e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_BCAST_REJ) { 698e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 699e9f186e5SPeter A. G. Crosthwaite } 70063af1e0cSPeter Crosthwaite return GEM_RX_BROADCAST_ACCEPT; 701e9f186e5SPeter A. G. Crosthwaite } 702e9f186e5SPeter A. G. Crosthwaite 703e9f186e5SPeter A. G. Crosthwaite /* Accept packets -w- hash match? */ 704e9f186e5SPeter A. G. Crosthwaite if ((packet[0] == 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_MCAST_HASH)) || 705e9f186e5SPeter A. G. Crosthwaite (packet[0] != 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_UCAST_HASH))) { 706e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 707e9f186e5SPeter A. G. Crosthwaite 708e9f186e5SPeter A. G. Crosthwaite hash_index = calc_mac_hash(packet); 709e9f186e5SPeter A. G. Crosthwaite if (hash_index < 32) { 710e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_HASHLO] & (1<<hash_index)) { 71163af1e0cSPeter Crosthwaite return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT : 71263af1e0cSPeter Crosthwaite GEM_RX_UNICAST_HASH_ACCEPT; 713e9f186e5SPeter A. G. Crosthwaite } 714e9f186e5SPeter A. G. Crosthwaite } else { 715e9f186e5SPeter A. G. Crosthwaite hash_index -= 32; 716e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_HASHHI] & (1<<hash_index)) { 71763af1e0cSPeter Crosthwaite return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT : 71863af1e0cSPeter Crosthwaite GEM_RX_UNICAST_HASH_ACCEPT; 719e9f186e5SPeter A. G. Crosthwaite } 720e9f186e5SPeter A. G. Crosthwaite } 721e9f186e5SPeter A. G. Crosthwaite } 722e9f186e5SPeter A. G. Crosthwaite 723e9f186e5SPeter A. G. Crosthwaite /* Check all 4 specific addresses */ 724e9f186e5SPeter A. G. Crosthwaite gem_spaddr = (uint8_t *)&(s->regs[GEM_SPADDR1LO]); 72563af1e0cSPeter Crosthwaite for (i = 3; i >= 0; i--) { 72664eb9301SPeter Crosthwaite if (s->sar_active[i] && !memcmp(packet, gem_spaddr + 8 * i, 6)) { 72763af1e0cSPeter Crosthwaite return GEM_RX_SAR_ACCEPT + i; 728e9f186e5SPeter A. G. Crosthwaite } 729e9f186e5SPeter A. G. Crosthwaite } 730e9f186e5SPeter A. G. Crosthwaite 731e9f186e5SPeter A. G. Crosthwaite /* No address match; reject the packet */ 732e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 733e9f186e5SPeter A. G. Crosthwaite } 734e9f186e5SPeter A. G. Crosthwaite 735e8e49943SAlistair Francis /* Figure out which queue the received data should be sent to */ 736e8e49943SAlistair Francis static int get_queue_from_screen(CadenceGEMState *s, uint8_t *rxbuf_ptr, 737e8e49943SAlistair Francis unsigned rxbufsize) 738e8e49943SAlistair Francis { 739e8e49943SAlistair Francis uint32_t reg; 740e8e49943SAlistair Francis bool matched, mismatched; 741e8e49943SAlistair Francis int i, j; 742e8e49943SAlistair Francis 743e8e49943SAlistair Francis for (i = 0; i < s->num_type1_screeners; i++) { 744e8e49943SAlistair Francis reg = s->regs[GEM_SCREENING_TYPE1_REGISTER_0 + i]; 745e8e49943SAlistair Francis matched = false; 746e8e49943SAlistair Francis mismatched = false; 747e8e49943SAlistair Francis 748e8e49943SAlistair Francis /* Screening is based on UDP Port */ 749e8e49943SAlistair Francis if (reg & GEM_ST1R_UDP_PORT_MATCH_ENABLE) { 750e8e49943SAlistair Francis uint16_t udp_port = rxbuf_ptr[14 + 22] << 8 | rxbuf_ptr[14 + 23]; 751e8e49943SAlistair Francis if (udp_port == extract32(reg, GEM_ST1R_UDP_PORT_MATCH_SHIFT, 752e8e49943SAlistair Francis GEM_ST1R_UDP_PORT_MATCH_WIDTH)) { 753e8e49943SAlistair Francis matched = true; 754e8e49943SAlistair Francis } else { 755e8e49943SAlistair Francis mismatched = true; 756e8e49943SAlistair Francis } 757e8e49943SAlistair Francis } 758e8e49943SAlistair Francis 759e8e49943SAlistair Francis /* Screening is based on DS/TC */ 760e8e49943SAlistair Francis if (reg & GEM_ST1R_DSTC_ENABLE) { 761e8e49943SAlistair Francis uint8_t dscp = rxbuf_ptr[14 + 1]; 762e8e49943SAlistair Francis if (dscp == extract32(reg, GEM_ST1R_DSTC_MATCH_SHIFT, 763e8e49943SAlistair Francis GEM_ST1R_DSTC_MATCH_WIDTH)) { 764e8e49943SAlistair Francis matched = true; 765e8e49943SAlistair Francis } else { 766e8e49943SAlistair Francis mismatched = true; 767e8e49943SAlistair Francis } 768e8e49943SAlistair Francis } 769e8e49943SAlistair Francis 770e8e49943SAlistair Francis if (matched && !mismatched) { 771e8e49943SAlistair Francis return extract32(reg, GEM_ST1R_QUEUE_SHIFT, GEM_ST1R_QUEUE_WIDTH); 772e8e49943SAlistair Francis } 773e8e49943SAlistair Francis } 774e8e49943SAlistair Francis 775e8e49943SAlistair Francis for (i = 0; i < s->num_type2_screeners; i++) { 776e8e49943SAlistair Francis reg = s->regs[GEM_SCREENING_TYPE2_REGISTER_0 + i]; 777e8e49943SAlistair Francis matched = false; 778e8e49943SAlistair Francis mismatched = false; 779e8e49943SAlistair Francis 780e8e49943SAlistair Francis if (reg & GEM_ST2R_ETHERTYPE_ENABLE) { 781e8e49943SAlistair Francis uint16_t type = rxbuf_ptr[12] << 8 | rxbuf_ptr[13]; 782e8e49943SAlistair Francis int et_idx = extract32(reg, GEM_ST2R_ETHERTYPE_INDEX_SHIFT, 783e8e49943SAlistair Francis GEM_ST2R_ETHERTYPE_INDEX_WIDTH); 784e8e49943SAlistair Francis 785e8e49943SAlistair Francis if (et_idx > s->num_type2_screeners) { 786e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range ethertype " 787e8e49943SAlistair Francis "register index: %d\n", et_idx); 788e8e49943SAlistair Francis } 789e8e49943SAlistair Francis if (type == s->regs[GEM_SCREENING_TYPE2_ETHERTYPE_REG_0 + 790e8e49943SAlistair Francis et_idx]) { 791e8e49943SAlistair Francis matched = true; 792e8e49943SAlistair Francis } else { 793e8e49943SAlistair Francis mismatched = true; 794e8e49943SAlistair Francis } 795e8e49943SAlistair Francis } 796e8e49943SAlistair Francis 797e8e49943SAlistair Francis /* Compare A, B, C */ 798e8e49943SAlistair Francis for (j = 0; j < 3; j++) { 799e8e49943SAlistair Francis uint32_t cr0, cr1, mask; 800e8e49943SAlistair Francis uint16_t rx_cmp; 801e8e49943SAlistair Francis int offset; 802e8e49943SAlistair Francis int cr_idx = extract32(reg, GEM_ST2R_COMPARE_A_SHIFT + j * 6, 803e8e49943SAlistair Francis GEM_ST2R_COMPARE_WIDTH); 804e8e49943SAlistair Francis 805e8e49943SAlistair Francis if (!(reg & (GEM_ST2R_COMPARE_A_ENABLE << (j * 6)))) { 806e8e49943SAlistair Francis continue; 807e8e49943SAlistair Francis } 808e8e49943SAlistair Francis if (cr_idx > s->num_type2_screeners) { 809e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range compare " 810e8e49943SAlistair Francis "register index: %d\n", cr_idx); 811e8e49943SAlistair Francis } 812e8e49943SAlistair Francis 813e8e49943SAlistair Francis cr0 = s->regs[GEM_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2]; 814e8e49943SAlistair Francis cr1 = s->regs[GEM_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2 + 1]; 815e8e49943SAlistair Francis offset = extract32(cr1, GEM_T2CW1_OFFSET_VALUE_SHIFT, 816e8e49943SAlistair Francis GEM_T2CW1_OFFSET_VALUE_WIDTH); 817e8e49943SAlistair Francis 818e8e49943SAlistair Francis switch (extract32(cr1, GEM_T2CW1_COMPARE_OFFSET_SHIFT, 819e8e49943SAlistair Francis GEM_T2CW1_COMPARE_OFFSET_WIDTH)) { 820e8e49943SAlistair Francis case 3: /* Skip UDP header */ 821e8e49943SAlistair Francis qemu_log_mask(LOG_UNIMP, "TCP compare offsets" 822e8e49943SAlistair Francis "unimplemented - assuming UDP\n"); 823e8e49943SAlistair Francis offset += 8; 824e8e49943SAlistair Francis /* Fallthrough */ 825e8e49943SAlistair Francis case 2: /* skip the IP header */ 826e8e49943SAlistair Francis offset += 20; 827e8e49943SAlistair Francis /* Fallthrough */ 828e8e49943SAlistair Francis case 1: /* Count from after the ethertype */ 829e8e49943SAlistair Francis offset += 14; 830e8e49943SAlistair Francis break; 831e8e49943SAlistair Francis case 0: 832e8e49943SAlistair Francis /* Offset from start of frame */ 833e8e49943SAlistair Francis break; 834e8e49943SAlistair Francis } 835e8e49943SAlistair Francis 836e8e49943SAlistair Francis rx_cmp = rxbuf_ptr[offset] << 8 | rxbuf_ptr[offset]; 837e8e49943SAlistair Francis mask = extract32(cr0, 0, 16); 838e8e49943SAlistair Francis 839e8e49943SAlistair Francis if ((rx_cmp & mask) == (extract32(cr0, 16, 16) & mask)) { 840e8e49943SAlistair Francis matched = true; 841e8e49943SAlistair Francis } else { 842e8e49943SAlistair Francis mismatched = true; 843e8e49943SAlistair Francis } 844e8e49943SAlistair Francis } 845e8e49943SAlistair Francis 846e8e49943SAlistair Francis if (matched && !mismatched) { 847e8e49943SAlistair Francis return extract32(reg, GEM_ST2R_QUEUE_SHIFT, GEM_ST2R_QUEUE_WIDTH); 848e8e49943SAlistair Francis } 849e8e49943SAlistair Francis } 850e8e49943SAlistair Francis 851e8e49943SAlistair Francis /* We made it here, assume it's queue 0 */ 852e8e49943SAlistair Francis return 0; 853e8e49943SAlistair Francis } 854e8e49943SAlistair Francis 85596ea126aSSai Pavan Boddu static uint32_t gem_get_queue_base_addr(CadenceGEMState *s, bool tx, int q) 85696ea126aSSai Pavan Boddu { 85796ea126aSSai Pavan Boddu uint32_t base_addr = 0; 85896ea126aSSai Pavan Boddu 85996ea126aSSai Pavan Boddu switch (q) { 86096ea126aSSai Pavan Boddu case 0: 86196ea126aSSai Pavan Boddu base_addr = s->regs[tx ? GEM_TXQBASE : GEM_RXQBASE]; 86296ea126aSSai Pavan Boddu break; 86396ea126aSSai Pavan Boddu case 1 ... (MAX_PRIORITY_QUEUES - 1): 86496ea126aSSai Pavan Boddu base_addr = s->regs[(tx ? GEM_TRANSMIT_Q1_PTR : 86596ea126aSSai Pavan Boddu GEM_RECEIVE_Q1_PTR) + q - 1]; 86696ea126aSSai Pavan Boddu break; 86796ea126aSSai Pavan Boddu default: 86896ea126aSSai Pavan Boddu g_assert_not_reached(); 86996ea126aSSai Pavan Boddu }; 87096ea126aSSai Pavan Boddu 87196ea126aSSai Pavan Boddu return base_addr; 87296ea126aSSai Pavan Boddu } 87396ea126aSSai Pavan Boddu 87496ea126aSSai Pavan Boddu static inline uint32_t gem_get_tx_queue_base_addr(CadenceGEMState *s, int q) 87596ea126aSSai Pavan Boddu { 87696ea126aSSai Pavan Boddu return gem_get_queue_base_addr(s, true, q); 87796ea126aSSai Pavan Boddu } 87896ea126aSSai Pavan Boddu 87996ea126aSSai Pavan Boddu static inline uint32_t gem_get_rx_queue_base_addr(CadenceGEMState *s, int q) 88096ea126aSSai Pavan Boddu { 88196ea126aSSai Pavan Boddu return gem_get_queue_base_addr(s, false, q); 88296ea126aSSai Pavan Boddu } 88396ea126aSSai Pavan Boddu 884357aa013SEdgar E. Iglesias static hwaddr gem_get_desc_addr(CadenceGEMState *s, bool tx, int q) 885357aa013SEdgar E. Iglesias { 886357aa013SEdgar E. Iglesias hwaddr desc_addr = 0; 887357aa013SEdgar E. Iglesias 888357aa013SEdgar E. Iglesias if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { 889357aa013SEdgar E. Iglesias desc_addr = s->regs[tx ? GEM_TBQPH : GEM_RBQPH]; 890357aa013SEdgar E. Iglesias } 891357aa013SEdgar E. Iglesias desc_addr <<= 32; 892357aa013SEdgar E. Iglesias desc_addr |= tx ? s->tx_desc_addr[q] : s->rx_desc_addr[q]; 893357aa013SEdgar E. Iglesias return desc_addr; 894357aa013SEdgar E. Iglesias } 895357aa013SEdgar E. Iglesias 896357aa013SEdgar E. Iglesias static hwaddr gem_get_tx_desc_addr(CadenceGEMState *s, int q) 897357aa013SEdgar E. Iglesias { 898357aa013SEdgar E. Iglesias return gem_get_desc_addr(s, true, q); 899357aa013SEdgar E. Iglesias } 900357aa013SEdgar E. Iglesias 901357aa013SEdgar E. Iglesias static hwaddr gem_get_rx_desc_addr(CadenceGEMState *s, int q) 902357aa013SEdgar E. Iglesias { 903357aa013SEdgar E. Iglesias return gem_get_desc_addr(s, false, q); 904357aa013SEdgar E. Iglesias } 905357aa013SEdgar E. Iglesias 90667101725SAlistair Francis static void gem_get_rx_desc(CadenceGEMState *s, int q) 90706c2fe95SPeter Crosthwaite { 908357aa013SEdgar E. Iglesias hwaddr desc_addr = gem_get_rx_desc_addr(s, q); 909357aa013SEdgar E. Iglesias 910357aa013SEdgar E. Iglesias DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", desc_addr); 911357aa013SEdgar E. Iglesias 91206c2fe95SPeter Crosthwaite /* read current descriptor */ 913357aa013SEdgar E. Iglesias address_space_read(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED, 914b7cbebf2SPhilippe Mathieu-Daudé s->rx_desc[q], 915e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, true)); 91606c2fe95SPeter Crosthwaite 91706c2fe95SPeter Crosthwaite /* Descriptor owned by software ? */ 91867101725SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[q]) == 1) { 919357aa013SEdgar E. Iglesias DB_PRINT("descriptor 0x%" HWADDR_PRIx " owned by sw.\n", desc_addr); 92006c2fe95SPeter Crosthwaite s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_NOBUF; 92168dbee3bSSai Pavan Boddu gem_set_isr(s, q, GEM_INT_RXUSED); 92206c2fe95SPeter Crosthwaite /* Handle interrupt consequences */ 92306c2fe95SPeter Crosthwaite gem_update_int_status(s); 92406c2fe95SPeter Crosthwaite } 92506c2fe95SPeter Crosthwaite } 92606c2fe95SPeter Crosthwaite 927e9f186e5SPeter A. G. Crosthwaite /* 928e9f186e5SPeter A. G. Crosthwaite * gem_receive: 929e9f186e5SPeter A. G. Crosthwaite * Fit a packet handed to us by QEMU into the receive descriptor ring. 930e9f186e5SPeter A. G. Crosthwaite */ 9314e68f7a0SStefan Hajnoczi static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) 932e9f186e5SPeter A. G. Crosthwaite { 93324d62fd5SSai Pavan Boddu CadenceGEMState *s = qemu_get_nic_opaque(nc); 934e9f186e5SPeter A. G. Crosthwaite unsigned rxbufsize, bytes_to_copy; 935e9f186e5SPeter A. G. Crosthwaite unsigned rxbuf_offset; 936e9f186e5SPeter A. G. Crosthwaite uint8_t *rxbuf_ptr; 9373b2c97f9SEdgar E. Iglesias bool first_desc = true; 93863af1e0cSPeter Crosthwaite int maf; 9392bf57f73SAlistair Francis int q = 0; 940e9f186e5SPeter A. G. Crosthwaite 941e9f186e5SPeter A. G. Crosthwaite /* Is this destination MAC address "for us" ? */ 94263af1e0cSPeter Crosthwaite maf = gem_mac_address_filter(s, buf); 94363af1e0cSPeter Crosthwaite if (maf == GEM_RX_REJECT) { 944e9f186e5SPeter A. G. Crosthwaite return -1; 945e9f186e5SPeter A. G. Crosthwaite } 946e9f186e5SPeter A. G. Crosthwaite 947e9f186e5SPeter A. G. Crosthwaite /* Discard packets with receive length error enabled ? */ 948e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_LERR_DISC) { 949e9f186e5SPeter A. G. Crosthwaite unsigned type_len; 950e9f186e5SPeter A. G. Crosthwaite 951e9f186e5SPeter A. G. Crosthwaite /* Fish the ethertype / length field out of the RX packet */ 952e9f186e5SPeter A. G. Crosthwaite type_len = buf[12] << 8 | buf[13]; 953e9f186e5SPeter A. G. Crosthwaite /* It is a length field, not an ethertype */ 954e9f186e5SPeter A. G. Crosthwaite if (type_len < 0x600) { 955e9f186e5SPeter A. G. Crosthwaite if (size < type_len) { 956e9f186e5SPeter A. G. Crosthwaite /* discard */ 957e9f186e5SPeter A. G. Crosthwaite return -1; 958e9f186e5SPeter A. G. Crosthwaite } 959e9f186e5SPeter A. G. Crosthwaite } 960e9f186e5SPeter A. G. Crosthwaite } 961e9f186e5SPeter A. G. Crosthwaite 962e9f186e5SPeter A. G. Crosthwaite /* 963e9f186e5SPeter A. G. Crosthwaite * Determine configured receive buffer offset (probably 0) 964e9f186e5SPeter A. G. Crosthwaite */ 965e9f186e5SPeter A. G. Crosthwaite rxbuf_offset = (s->regs[GEM_NWCFG] & GEM_NWCFG_BUFF_OFST_M) >> 966e9f186e5SPeter A. G. Crosthwaite GEM_NWCFG_BUFF_OFST_S; 967e9f186e5SPeter A. G. Crosthwaite 968e9f186e5SPeter A. G. Crosthwaite /* The configure size of each receive buffer. Determines how many 969e9f186e5SPeter A. G. Crosthwaite * buffers needed to hold this packet. 970e9f186e5SPeter A. G. Crosthwaite */ 971e9f186e5SPeter A. G. Crosthwaite rxbufsize = ((s->regs[GEM_DMACFG] & GEM_DMACFG_RBUFSZ_M) >> 972e9f186e5SPeter A. G. Crosthwaite GEM_DMACFG_RBUFSZ_S) * GEM_DMACFG_RBUFSZ_MUL; 973e9f186e5SPeter A. G. Crosthwaite bytes_to_copy = size; 974e9f186e5SPeter A. G. Crosthwaite 975f265ae8cSAlistair Francis /* Hardware allows a zero value here but warns against it. To avoid QEMU 976f265ae8cSAlistair Francis * indefinite loops we enforce a minimum value here 977f265ae8cSAlistair Francis */ 978f265ae8cSAlistair Francis if (rxbufsize < GEM_DMACFG_RBUFSZ_MUL) { 979f265ae8cSAlistair Francis rxbufsize = GEM_DMACFG_RBUFSZ_MUL; 980f265ae8cSAlistair Francis } 981f265ae8cSAlistair Francis 982191946c5SPeter Crosthwaite /* Pad to minimum length. Assume FCS field is stripped, logic 983191946c5SPeter Crosthwaite * below will increment it to the real minimum of 64 when 984191946c5SPeter Crosthwaite * not FCS stripping 985191946c5SPeter Crosthwaite */ 986191946c5SPeter Crosthwaite if (size < 60) { 987191946c5SPeter Crosthwaite size = 60; 988191946c5SPeter Crosthwaite } 989191946c5SPeter Crosthwaite 990e9f186e5SPeter A. G. Crosthwaite /* Strip of FCS field ? (usually yes) */ 991e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_STRIP_FCS) { 992e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr = (void *)buf; 993e9f186e5SPeter A. G. Crosthwaite } else { 994e9f186e5SPeter A. G. Crosthwaite unsigned crc_val; 995e9f186e5SPeter A. G. Crosthwaite 99624d62fd5SSai Pavan Boddu if (size > MAX_FRAME_SIZE - sizeof(crc_val)) { 99724d62fd5SSai Pavan Boddu size = MAX_FRAME_SIZE - sizeof(crc_val); 998244381ecSPrasad J Pandit } 999244381ecSPrasad J Pandit bytes_to_copy = size; 1000e9f186e5SPeter A. G. Crosthwaite /* The application wants the FCS field, which QEMU does not provide. 10013048ed6aSPeter Crosthwaite * We must try and calculate one. 1002e9f186e5SPeter A. G. Crosthwaite */ 1003e9f186e5SPeter A. G. Crosthwaite 100424d62fd5SSai Pavan Boddu memcpy(s->rx_packet, buf, size); 100524d62fd5SSai Pavan Boddu memset(s->rx_packet + size, 0, MAX_FRAME_SIZE - size); 100624d62fd5SSai Pavan Boddu rxbuf_ptr = s->rx_packet; 100724d62fd5SSai Pavan Boddu crc_val = cpu_to_le32(crc32(0, s->rx_packet, MAX(size, 60))); 100824d62fd5SSai Pavan Boddu memcpy(s->rx_packet + size, &crc_val, sizeof(crc_val)); 1009e9f186e5SPeter A. G. Crosthwaite 1010e9f186e5SPeter A. G. Crosthwaite bytes_to_copy += 4; 1011e9f186e5SPeter A. G. Crosthwaite size += 4; 1012e9f186e5SPeter A. G. Crosthwaite } 1013e9f186e5SPeter A. G. Crosthwaite 10146fe7661dSSai Pavan Boddu DB_PRINT("config bufsize: %u packet size: %zd\n", rxbufsize, size); 1015e9f186e5SPeter A. G. Crosthwaite 1016b12227afSStefan Weil /* Find which queue we are targeting */ 1017e8e49943SAlistair Francis q = get_queue_from_screen(s, rxbuf_ptr, rxbufsize); 1018e8e49943SAlistair Francis 10197cfd65e4SPeter Crosthwaite while (bytes_to_copy) { 1020357aa013SEdgar E. Iglesias hwaddr desc_addr; 1021357aa013SEdgar E. Iglesias 102206c2fe95SPeter Crosthwaite /* Do nothing if receive is not enabled. */ 102306c2fe95SPeter Crosthwaite if (!gem_can_receive(nc)) { 1024e9f186e5SPeter A. G. Crosthwaite return -1; 1025e9f186e5SPeter A. G. Crosthwaite } 1026e9f186e5SPeter A. G. Crosthwaite 10276fe7661dSSai Pavan Boddu DB_PRINT("copy %" PRIu32 " bytes to 0x%" PRIx64 "\n", 1028dda8f185SBin Meng MIN(bytes_to_copy, rxbufsize), 1029dda8f185SBin Meng rx_desc_get_buffer(s, s->rx_desc[q])); 1030e9f186e5SPeter A. G. Crosthwaite 1031e9f186e5SPeter A. G. Crosthwaite /* Copy packet data to emulated DMA buffer */ 103284aec8efSEdgar E. Iglesias address_space_write(&s->dma_as, rx_desc_get_buffer(s, s->rx_desc[q]) + 10332bf57f73SAlistair Francis rxbuf_offset, 103484aec8efSEdgar E. Iglesias MEMTXATTRS_UNSPECIFIED, rxbuf_ptr, 1035e48fdd9dSEdgar E. Iglesias MIN(bytes_to_copy, rxbufsize)); 1036e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr += MIN(bytes_to_copy, rxbufsize); 103730570698SPeter Crosthwaite bytes_to_copy -= MIN(bytes_to_copy, rxbufsize); 10383b2c97f9SEdgar E. Iglesias 103959ab136aSRamon Fried rx_desc_clear_control(s->rx_desc[q]); 104059ab136aSRamon Fried 10413b2c97f9SEdgar E. Iglesias /* Update the descriptor. */ 10423b2c97f9SEdgar E. Iglesias if (first_desc) { 10432bf57f73SAlistair Francis rx_desc_set_sof(s->rx_desc[q]); 10443b2c97f9SEdgar E. Iglesias first_desc = false; 10453b2c97f9SEdgar E. Iglesias } 10463b2c97f9SEdgar E. Iglesias if (bytes_to_copy == 0) { 10472bf57f73SAlistair Francis rx_desc_set_eof(s->rx_desc[q]); 10482bf57f73SAlistair Francis rx_desc_set_length(s->rx_desc[q], size); 10493b2c97f9SEdgar E. Iglesias } 10502bf57f73SAlistair Francis rx_desc_set_ownership(s->rx_desc[q]); 105163af1e0cSPeter Crosthwaite 105263af1e0cSPeter Crosthwaite switch (maf) { 105363af1e0cSPeter Crosthwaite case GEM_RX_PROMISCUOUS_ACCEPT: 105463af1e0cSPeter Crosthwaite break; 105563af1e0cSPeter Crosthwaite case GEM_RX_BROADCAST_ACCEPT: 10562bf57f73SAlistair Francis rx_desc_set_broadcast(s->rx_desc[q]); 105763af1e0cSPeter Crosthwaite break; 105863af1e0cSPeter Crosthwaite case GEM_RX_UNICAST_HASH_ACCEPT: 10592bf57f73SAlistair Francis rx_desc_set_unicast_hash(s->rx_desc[q]); 106063af1e0cSPeter Crosthwaite break; 106163af1e0cSPeter Crosthwaite case GEM_RX_MULTICAST_HASH_ACCEPT: 10622bf57f73SAlistair Francis rx_desc_set_multicast_hash(s->rx_desc[q]); 106363af1e0cSPeter Crosthwaite break; 106463af1e0cSPeter Crosthwaite case GEM_RX_REJECT: 106563af1e0cSPeter Crosthwaite abort(); 106663af1e0cSPeter Crosthwaite default: /* SAR */ 10672bf57f73SAlistair Francis rx_desc_set_sar(s->rx_desc[q], maf); 106863af1e0cSPeter Crosthwaite } 106963af1e0cSPeter Crosthwaite 10703b2c97f9SEdgar E. Iglesias /* Descriptor write-back. */ 1071357aa013SEdgar E. Iglesias desc_addr = gem_get_rx_desc_addr(s, q); 1072b7cbebf2SPhilippe Mathieu-Daudé address_space_write(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED, 1073b7cbebf2SPhilippe Mathieu-Daudé s->rx_desc[q], 1074e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, true)); 10753b2c97f9SEdgar E. Iglesias 1076e9f186e5SPeter A. G. Crosthwaite /* Next descriptor */ 10772bf57f73SAlistair Francis if (rx_desc_get_wrap(s->rx_desc[q])) { 1078288f1e3fSPeter Crosthwaite DB_PRINT("wrapping RX descriptor list\n"); 107996ea126aSSai Pavan Boddu s->rx_desc_addr[q] = gem_get_rx_queue_base_addr(s, q); 1080e9f186e5SPeter A. G. Crosthwaite } else { 1081288f1e3fSPeter Crosthwaite DB_PRINT("incrementing RX descriptor list\n"); 1082e48fdd9dSEdgar E. Iglesias s->rx_desc_addr[q] += 4 * gem_get_desc_len(s, true); 1083e9f186e5SPeter A. G. Crosthwaite } 108467101725SAlistair Francis 108567101725SAlistair Francis gem_get_rx_desc(s, q); 10867cfd65e4SPeter Crosthwaite } 1087e9f186e5SPeter A. G. Crosthwaite 1088e9f186e5SPeter A. G. Crosthwaite /* Count it */ 1089e9f186e5SPeter A. G. Crosthwaite gem_receive_updatestats(s, buf, size); 1090e9f186e5SPeter A. G. Crosthwaite 1091e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_FRMRCVD; 109268dbee3bSSai Pavan Boddu gem_set_isr(s, q, GEM_INT_RXCMPL); 1093e9f186e5SPeter A. G. Crosthwaite 1094e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 1095e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1096e9f186e5SPeter A. G. Crosthwaite 1097e9f186e5SPeter A. G. Crosthwaite return size; 1098e9f186e5SPeter A. G. Crosthwaite } 1099e9f186e5SPeter A. G. Crosthwaite 1100e9f186e5SPeter A. G. Crosthwaite /* 1101e9f186e5SPeter A. G. Crosthwaite * gem_transmit_updatestats: 1102e9f186e5SPeter A. G. Crosthwaite * Increment transmit statistics. 1103e9f186e5SPeter A. G. Crosthwaite */ 1104448f19e2SPeter Crosthwaite static void gem_transmit_updatestats(CadenceGEMState *s, const uint8_t *packet, 1105e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 1106e9f186e5SPeter A. G. Crosthwaite { 1107e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 1108e9f186e5SPeter A. G. Crosthwaite 1109e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) transmitted */ 1110e9f186e5SPeter A. G. Crosthwaite octets = ((uint64_t)(s->regs[GEM_OCTTXLO]) << 32) | 1111e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXHI]; 1112e9f186e5SPeter A. G. Crosthwaite octets += bytes; 1113e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXLO] = octets >> 32; 1114e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXHI] = octets; 1115e9f186e5SPeter A. G. Crosthwaite 1116e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames transmitted */ 1117e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXCNT]++; 1118e9f186e5SPeter A. G. Crosthwaite 1119e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 1120e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 1121e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXBCNT]++; 1122e9f186e5SPeter A. G. Crosthwaite } 1123e9f186e5SPeter A. G. Crosthwaite 1124e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 1125e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 1126e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXMCNT]++; 1127e9f186e5SPeter A. G. Crosthwaite } 1128e9f186e5SPeter A. G. Crosthwaite 1129e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 1130e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX64CNT]++; 1131e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 1132e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX65CNT]++; 1133e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 1134e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX128CNT]++; 1135e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 1136e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX256CNT]++; 1137e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 1138e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX512CNT]++; 1139e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 1140e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX1024CNT]++; 1141e9f186e5SPeter A. G. Crosthwaite } else { 1142e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX1519CNT]++; 1143e9f186e5SPeter A. G. Crosthwaite } 1144e9f186e5SPeter A. G. Crosthwaite } 1145e9f186e5SPeter A. G. Crosthwaite 1146e9f186e5SPeter A. G. Crosthwaite /* 1147e9f186e5SPeter A. G. Crosthwaite * gem_transmit: 1148e9f186e5SPeter A. G. Crosthwaite * Fish packets out of the descriptor ring and feed them to QEMU 1149e9f186e5SPeter A. G. Crosthwaite */ 1150448f19e2SPeter Crosthwaite static void gem_transmit(CadenceGEMState *s) 1151e9f186e5SPeter A. G. Crosthwaite { 11528568313fSEdgar E. Iglesias uint32_t desc[DESC_MAX_NUM_WORDS]; 1153a8170e5eSAvi Kivity hwaddr packet_desc_addr; 1154e9f186e5SPeter A. G. Crosthwaite uint8_t *p; 1155e9f186e5SPeter A. G. Crosthwaite unsigned total_bytes; 11562bf57f73SAlistair Francis int q = 0; 1157e9f186e5SPeter A. G. Crosthwaite 1158e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 1159e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) { 1160e9f186e5SPeter A. G. Crosthwaite return; 1161e9f186e5SPeter A. G. Crosthwaite } 1162e9f186e5SPeter A. G. Crosthwaite 1163e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1164e9f186e5SPeter A. G. Crosthwaite 11653048ed6aSPeter Crosthwaite /* The packet we will hand off to QEMU. 1166e9f186e5SPeter A. G. Crosthwaite * Packets scattered across multiple descriptors are gathered to this 1167e9f186e5SPeter A. G. Crosthwaite * one contiguous buffer first. 1168e9f186e5SPeter A. G. Crosthwaite */ 116924d62fd5SSai Pavan Boddu p = s->tx_packet; 1170e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 1171e9f186e5SPeter A. G. Crosthwaite 117267101725SAlistair Francis for (q = s->num_priority_queues - 1; q >= 0; q--) { 1173e9f186e5SPeter A. G. Crosthwaite /* read current descriptor */ 1174357aa013SEdgar E. Iglesias packet_desc_addr = gem_get_tx_desc_addr(s, q); 1175fa15286aSPeter Crosthwaite 1176fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 117784aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, packet_desc_addr, 1178b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc, 1179e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, false)); 1180e9f186e5SPeter A. G. Crosthwaite /* Handle all descriptors owned by hardware */ 1181e9f186e5SPeter A. G. Crosthwaite while (tx_desc_get_used(desc) == 0) { 1182e9f186e5SPeter A. G. Crosthwaite 1183e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 1184e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) { 1185e9f186e5SPeter A. G. Crosthwaite return; 1186e9f186e5SPeter A. G. Crosthwaite } 118767101725SAlistair Francis print_gem_tx_desc(desc, q); 1188e9f186e5SPeter A. G. Crosthwaite 1189e9f186e5SPeter A. G. Crosthwaite /* The real hardware would eat this (and possibly crash). 1190e9f186e5SPeter A. G. Crosthwaite * For QEMU let's lend a helping hand. 1191e9f186e5SPeter A. G. Crosthwaite */ 1192e48fdd9dSEdgar E. Iglesias if ((tx_desc_get_buffer(s, desc) == 0) || 1193e9f186e5SPeter A. G. Crosthwaite (tx_desc_get_length(desc) == 0)) { 11946fe7661dSSai Pavan Boddu DB_PRINT("Invalid TX descriptor @ 0x%" HWADDR_PRIx "\n", 11956fe7661dSSai Pavan Boddu packet_desc_addr); 1196e9f186e5SPeter A. G. Crosthwaite break; 1197e9f186e5SPeter A. G. Crosthwaite } 1198e9f186e5SPeter A. G. Crosthwaite 119924d62fd5SSai Pavan Boddu if (tx_desc_get_length(desc) > MAX_FRAME_SIZE - 120024d62fd5SSai Pavan Boddu (p - s->tx_packet)) { 1201dda8f185SBin Meng DB_PRINT("TX descriptor @ 0x%" HWADDR_PRIx \ 1202dda8f185SBin Meng " too large: size 0x%x space 0x%zx\n", 1203dda8f185SBin Meng packet_desc_addr, tx_desc_get_length(desc), 120424d62fd5SSai Pavan Boddu MAX_FRAME_SIZE - (p - s->tx_packet)); 1205d7f05365SMichael S. Tsirkin break; 1206d7f05365SMichael S. Tsirkin } 1207d7f05365SMichael S. Tsirkin 120877524d11SAlistair Francis /* Gather this fragment of the packet from "dma memory" to our 120977524d11SAlistair Francis * contig buffer. 1210e9f186e5SPeter A. G. Crosthwaite */ 121184aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, tx_desc_get_buffer(s, desc), 121284aec8efSEdgar E. Iglesias MEMTXATTRS_UNSPECIFIED, 121384aec8efSEdgar E. Iglesias p, tx_desc_get_length(desc)); 1214e9f186e5SPeter A. G. Crosthwaite p += tx_desc_get_length(desc); 1215e9f186e5SPeter A. G. Crosthwaite total_bytes += tx_desc_get_length(desc); 1216e9f186e5SPeter A. G. Crosthwaite 1217e9f186e5SPeter A. G. Crosthwaite /* Last descriptor for this packet; hand the whole thing off */ 1218e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_last(desc)) { 12198568313fSEdgar E. Iglesias uint32_t desc_first[DESC_MAX_NUM_WORDS]; 1220357aa013SEdgar E. Iglesias hwaddr desc_addr = gem_get_tx_desc_addr(s, q); 12216ab57a6bSPeter Crosthwaite 1222e9f186e5SPeter A. G. Crosthwaite /* Modify the 1st descriptor of this packet to be owned by 1223e9f186e5SPeter A. G. Crosthwaite * the processor. 1224e9f186e5SPeter A. G. Crosthwaite */ 1225357aa013SEdgar E. Iglesias address_space_read(&s->dma_as, desc_addr, 1226b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc_first, 12276ab57a6bSPeter Crosthwaite sizeof(desc_first)); 12286ab57a6bSPeter Crosthwaite tx_desc_set_used(desc_first); 1229357aa013SEdgar E. Iglesias address_space_write(&s->dma_as, desc_addr, 1230b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc_first, 12316ab57a6bSPeter Crosthwaite sizeof(desc_first)); 12323048ed6aSPeter Crosthwaite /* Advance the hardware current descriptor past this packet */ 1233e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 123496ea126aSSai Pavan Boddu s->tx_desc_addr[q] = gem_get_tx_queue_base_addr(s, q); 1235e9f186e5SPeter A. G. Crosthwaite } else { 1236e48fdd9dSEdgar E. Iglesias s->tx_desc_addr[q] = packet_desc_addr + 1237e48fdd9dSEdgar E. Iglesias 4 * gem_get_desc_len(s, false); 1238e9f186e5SPeter A. G. Crosthwaite } 12392bf57f73SAlistair Francis DB_PRINT("TX descriptor next: 0x%08x\n", s->tx_desc_addr[q]); 1240e9f186e5SPeter A. G. Crosthwaite 1241e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_TXCMPL; 124268dbee3bSSai Pavan Boddu gem_set_isr(s, q, GEM_INT_TXCMPL); 124367101725SAlistair Francis 1244e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 1245e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1246e9f186e5SPeter A. G. Crosthwaite 1247e9f186e5SPeter A. G. Crosthwaite /* Is checksum offload enabled? */ 1248e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_DMACFG] & GEM_DMACFG_TXCSUM_OFFL) { 124924d62fd5SSai Pavan Boddu net_checksum_calculate(s->tx_packet, total_bytes); 1250e9f186e5SPeter A. G. Crosthwaite } 1251e9f186e5SPeter A. G. Crosthwaite 1252e9f186e5SPeter A. G. Crosthwaite /* Update MAC statistics */ 125324d62fd5SSai Pavan Boddu gem_transmit_updatestats(s, s->tx_packet, total_bytes); 1254e9f186e5SPeter A. G. Crosthwaite 1255e9f186e5SPeter A. G. Crosthwaite /* Send the packet somewhere */ 125677524d11SAlistair Francis if (s->phy_loop || (s->regs[GEM_NWCTRL] & 125777524d11SAlistair Francis GEM_NWCTRL_LOCALLOOP)) { 125824d62fd5SSai Pavan Boddu gem_receive(qemu_get_queue(s->nic), s->tx_packet, 125977524d11SAlistair Francis total_bytes); 1260e9f186e5SPeter A. G. Crosthwaite } else { 126124d62fd5SSai Pavan Boddu qemu_send_packet(qemu_get_queue(s->nic), s->tx_packet, 1262b356f76dSJason Wang total_bytes); 1263e9f186e5SPeter A. G. Crosthwaite } 1264e9f186e5SPeter A. G. Crosthwaite 1265e9f186e5SPeter A. G. Crosthwaite /* Prepare for next packet */ 126624d62fd5SSai Pavan Boddu p = s->tx_packet; 1267e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 1268e9f186e5SPeter A. G. Crosthwaite } 1269e9f186e5SPeter A. G. Crosthwaite 1270e9f186e5SPeter A. G. Crosthwaite /* read next descriptor */ 1271e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 1272cbdab58dSAlistair Francis tx_desc_set_last(desc); 1273f1e7cb13SRamon Fried 1274f1e7cb13SRamon Fried if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { 1275f1e7cb13SRamon Fried packet_desc_addr = s->regs[GEM_TBQPH]; 1276f1e7cb13SRamon Fried packet_desc_addr <<= 32; 1277f1e7cb13SRamon Fried } else { 1278f1e7cb13SRamon Fried packet_desc_addr = 0; 1279f1e7cb13SRamon Fried } 128096ea126aSSai Pavan Boddu packet_desc_addr |= gem_get_tx_queue_base_addr(s, q); 1281e9f186e5SPeter A. G. Crosthwaite } else { 1282e48fdd9dSEdgar E. Iglesias packet_desc_addr += 4 * gem_get_desc_len(s, false); 1283e9f186e5SPeter A. G. Crosthwaite } 1284fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 128584aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, packet_desc_addr, 1286b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc, 1287e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, false)); 1288e9f186e5SPeter A. G. Crosthwaite } 1289e9f186e5SPeter A. G. Crosthwaite 1290e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_used(desc)) { 1291e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_USED; 129268dbee3bSSai Pavan Boddu /* IRQ TXUSED is defined only for queue 0 */ 129368dbee3bSSai Pavan Boddu if (q == 0) { 129468dbee3bSSai Pavan Boddu gem_set_isr(s, 0, GEM_INT_TXUSED); 129568dbee3bSSai Pavan Boddu } 1296e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1297e9f186e5SPeter A. G. Crosthwaite } 1298e9f186e5SPeter A. G. Crosthwaite } 129967101725SAlistair Francis } 1300e9f186e5SPeter A. G. Crosthwaite 1301448f19e2SPeter Crosthwaite static void gem_phy_reset(CadenceGEMState *s) 1302e9f186e5SPeter A. G. Crosthwaite { 1303e9f186e5SPeter A. G. Crosthwaite memset(&s->phy_regs[0], 0, sizeof(s->phy_regs)); 1304e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_CONTROL] = 0x1140; 1305e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] = 0x7969; 1306e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID1] = 0x0141; 1307e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID2] = 0x0CC2; 1308e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGADV] = 0x01E1; 1309e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPABIL] = 0xCDE1; 1310e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGEXP] = 0x000F; 1311e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_NEXTP] = 0x2001; 1312e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPNEXTP] = 0x40E6; 1313e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_100BTCTRL] = 0x0300; 1314e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_1000BTSTAT] = 0x7C00; 1315e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXTSTAT] = 0x3000; 1316e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYSPCFC_CTL] = 0x0078; 13177777b7a0SAlistair Francis s->phy_regs[PHY_REG_PHYSPCFC_ST] = 0x7C00; 1318e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL] = 0x0C60; 1319e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LED] = 0x4100; 1320e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL2] = 0x000A; 1321e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_ST] = 0x848B; 1322e9f186e5SPeter A. G. Crosthwaite 1323e9f186e5SPeter A. G. Crosthwaite phy_update_link(s); 1324e9f186e5SPeter A. G. Crosthwaite } 1325e9f186e5SPeter A. G. Crosthwaite 1326e9f186e5SPeter A. G. Crosthwaite static void gem_reset(DeviceState *d) 1327e9f186e5SPeter A. G. Crosthwaite { 132864eb9301SPeter Crosthwaite int i; 1329448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(d); 1330afb4c51fSSebastian Huber const uint8_t *a; 1331726a2a95SEdgar E. Iglesias uint32_t queues_mask = 0; 1332e9f186e5SPeter A. G. Crosthwaite 1333e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1334e9f186e5SPeter A. G. Crosthwaite 1335e9f186e5SPeter A. G. Crosthwaite /* Set post reset register values */ 1336e9f186e5SPeter A. G. Crosthwaite memset(&s->regs[0], 0, sizeof(s->regs)); 1337e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_NWCFG] = 0x00080000; 1338e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_NWSTATUS] = 0x00000006; 1339e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DMACFG] = 0x00020784; 1340e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] = 0x07ffffff; 1341e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXPAUSE] = 0x0000ffff; 1342e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXPARTIALSF] = 0x000003ff; 1343e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXPARTIALSF] = 0x000003ff; 1344a5517666SAlistair Francis s->regs[GEM_MODID] = s->revision; 1345e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF] = 0x02500111; 1346e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF2] = 0x2ab13fff; 1347b2d43091SEdgar E. Iglesias s->regs[GEM_DESCONF5] = 0x002f2045; 1348e2c0c4eeSEdgar E. Iglesias s->regs[GEM_DESCONF6] = GEM_DESCONF6_64B_MASK; 1349726a2a95SEdgar E. Iglesias 1350726a2a95SEdgar E. Iglesias if (s->num_priority_queues > 1) { 1351726a2a95SEdgar E. Iglesias queues_mask = MAKE_64BIT_MASK(1, s->num_priority_queues - 1); 1352726a2a95SEdgar E. Iglesias s->regs[GEM_DESCONF6] |= queues_mask; 1353726a2a95SEdgar E. Iglesias } 1354e9f186e5SPeter A. G. Crosthwaite 1355afb4c51fSSebastian Huber /* Set MAC address */ 1356afb4c51fSSebastian Huber a = &s->conf.macaddr.a[0]; 1357afb4c51fSSebastian Huber s->regs[GEM_SPADDR1LO] = a[0] | (a[1] << 8) | (a[2] << 16) | (a[3] << 24); 1358afb4c51fSSebastian Huber s->regs[GEM_SPADDR1HI] = a[4] | (a[5] << 8); 1359afb4c51fSSebastian Huber 136064eb9301SPeter Crosthwaite for (i = 0; i < 4; i++) { 136164eb9301SPeter Crosthwaite s->sar_active[i] = false; 136264eb9301SPeter Crosthwaite } 136364eb9301SPeter Crosthwaite 1364e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1365e9f186e5SPeter A. G. Crosthwaite 1366e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1367e9f186e5SPeter A. G. Crosthwaite } 1368e9f186e5SPeter A. G. Crosthwaite 1369448f19e2SPeter Crosthwaite static uint16_t gem_phy_read(CadenceGEMState *s, unsigned reg_num) 1370e9f186e5SPeter A. G. Crosthwaite { 1371e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, s->phy_regs[reg_num]); 1372e9f186e5SPeter A. G. Crosthwaite return s->phy_regs[reg_num]; 1373e9f186e5SPeter A. G. Crosthwaite } 1374e9f186e5SPeter A. G. Crosthwaite 1375448f19e2SPeter Crosthwaite static void gem_phy_write(CadenceGEMState *s, unsigned reg_num, uint16_t val) 1376e9f186e5SPeter A. G. Crosthwaite { 1377e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, val); 1378e9f186e5SPeter A. G. Crosthwaite 1379e9f186e5SPeter A. G. Crosthwaite switch (reg_num) { 1380e9f186e5SPeter A. G. Crosthwaite case PHY_REG_CONTROL: 1381e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_RST) { 1382e9f186e5SPeter A. G. Crosthwaite /* Phy reset */ 1383e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1384e9f186e5SPeter A. G. Crosthwaite val &= ~(PHY_REG_CONTROL_RST | PHY_REG_CONTROL_LOOP); 1385e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1386e9f186e5SPeter A. G. Crosthwaite } 1387e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_ANEG) { 1388e9f186e5SPeter A. G. Crosthwaite /* Complete autonegotiation immediately */ 13896623d214SLinus Ziegert val &= ~(PHY_REG_CONTROL_ANEG | PHY_REG_CONTROL_ANRESTART); 1390e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= PHY_REG_STATUS_ANEGCMPL; 1391e9f186e5SPeter A. G. Crosthwaite } 1392e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_LOOP) { 1393e9f186e5SPeter A. G. Crosthwaite DB_PRINT("PHY placed in loopback\n"); 1394e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 1; 1395e9f186e5SPeter A. G. Crosthwaite } else { 1396e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1397e9f186e5SPeter A. G. Crosthwaite } 1398e9f186e5SPeter A. G. Crosthwaite break; 1399e9f186e5SPeter A. G. Crosthwaite } 1400e9f186e5SPeter A. G. Crosthwaite s->phy_regs[reg_num] = val; 1401e9f186e5SPeter A. G. Crosthwaite } 1402e9f186e5SPeter A. G. Crosthwaite 1403e9f186e5SPeter A. G. Crosthwaite /* 1404e9f186e5SPeter A. G. Crosthwaite * gem_read32: 1405e9f186e5SPeter A. G. Crosthwaite * Read a GEM register. 1406e9f186e5SPeter A. G. Crosthwaite */ 1407a8170e5eSAvi Kivity static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size) 1408e9f186e5SPeter A. G. Crosthwaite { 1409448f19e2SPeter Crosthwaite CadenceGEMState *s; 1410e9f186e5SPeter A. G. Crosthwaite uint32_t retval; 1411448f19e2SPeter Crosthwaite s = (CadenceGEMState *)opaque; 1412e9f186e5SPeter A. G. Crosthwaite 1413e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1414e9f186e5SPeter A. G. Crosthwaite retval = s->regs[offset]; 1415e9f186e5SPeter A. G. Crosthwaite 1416080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x read: 0x%08x\n", (unsigned)offset*4, retval); 1417e9f186e5SPeter A. G. Crosthwaite 1418e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1419e9f186e5SPeter A. G. Crosthwaite case GEM_ISR: 142067101725SAlistair Francis DB_PRINT("lowering irqs on ISR read\n"); 1421596b6f51SAlistair Francis /* The interrupts get updated at the end of the function. */ 1422e9f186e5SPeter A. G. Crosthwaite break; 1423e9f186e5SPeter A. G. Crosthwaite case GEM_PHYMNTNC: 1424e9f186e5SPeter A. G. Crosthwaite if (retval & GEM_PHYMNTNC_OP_R) { 1425e9f186e5SPeter A. G. Crosthwaite uint32_t phy_addr, reg_num; 1426e9f186e5SPeter A. G. Crosthwaite 1427e9f186e5SPeter A. G. Crosthwaite phy_addr = (retval & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT; 142855389373SPeter Crosthwaite if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) { 1429e9f186e5SPeter A. G. Crosthwaite reg_num = (retval & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT; 1430e9f186e5SPeter A. G. Crosthwaite retval &= 0xFFFF0000; 1431e9f186e5SPeter A. G. Crosthwaite retval |= gem_phy_read(s, reg_num); 1432e9f186e5SPeter A. G. Crosthwaite } else { 1433e9f186e5SPeter A. G. Crosthwaite retval |= 0xFFFF; /* No device at this address */ 1434e9f186e5SPeter A. G. Crosthwaite } 1435e9f186e5SPeter A. G. Crosthwaite } 1436e9f186e5SPeter A. G. Crosthwaite break; 1437e9f186e5SPeter A. G. Crosthwaite } 1438e9f186e5SPeter A. G. Crosthwaite 1439e9f186e5SPeter A. G. Crosthwaite /* Squash read to clear bits */ 1440e9f186e5SPeter A. G. Crosthwaite s->regs[offset] &= ~(s->regs_rtc[offset]); 1441e9f186e5SPeter A. G. Crosthwaite 1442e9f186e5SPeter A. G. Crosthwaite /* Do not provide write only bits */ 1443e9f186e5SPeter A. G. Crosthwaite retval &= ~(s->regs_wo[offset]); 1444e9f186e5SPeter A. G. Crosthwaite 1445e9f186e5SPeter A. G. Crosthwaite DB_PRINT("0x%08x\n", retval); 144667101725SAlistair Francis gem_update_int_status(s); 1447e9f186e5SPeter A. G. Crosthwaite return retval; 1448e9f186e5SPeter A. G. Crosthwaite } 1449e9f186e5SPeter A. G. Crosthwaite 1450e9f186e5SPeter A. G. Crosthwaite /* 1451e9f186e5SPeter A. G. Crosthwaite * gem_write32: 1452e9f186e5SPeter A. G. Crosthwaite * Write a GEM register. 1453e9f186e5SPeter A. G. Crosthwaite */ 1454a8170e5eSAvi Kivity static void gem_write(void *opaque, hwaddr offset, uint64_t val, 1455e9f186e5SPeter A. G. Crosthwaite unsigned size) 1456e9f186e5SPeter A. G. Crosthwaite { 1457448f19e2SPeter Crosthwaite CadenceGEMState *s = (CadenceGEMState *)opaque; 1458e9f186e5SPeter A. G. Crosthwaite uint32_t readonly; 145967101725SAlistair Francis int i; 1460e9f186e5SPeter A. G. Crosthwaite 1461080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x write: 0x%08x ", (unsigned)offset, (unsigned)val); 1462e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1463e9f186e5SPeter A. G. Crosthwaite 1464e9f186e5SPeter A. G. Crosthwaite /* Squash bits which are read only in write value */ 1465e9f186e5SPeter A. G. Crosthwaite val &= ~(s->regs_ro[offset]); 1466e2314fdaSPeter Crosthwaite /* Preserve (only) bits which are read only and wtc in register */ 1467e2314fdaSPeter Crosthwaite readonly = s->regs[offset] & (s->regs_ro[offset] | s->regs_w1c[offset]); 1468e9f186e5SPeter A. G. Crosthwaite 1469e9f186e5SPeter A. G. Crosthwaite /* Copy register write to backing store */ 1470e2314fdaSPeter Crosthwaite s->regs[offset] = (val & ~s->regs_w1c[offset]) | readonly; 1471e2314fdaSPeter Crosthwaite 1472e2314fdaSPeter Crosthwaite /* do w1c */ 1473e2314fdaSPeter Crosthwaite s->regs[offset] &= ~(s->regs_w1c[offset] & val); 1474e9f186e5SPeter A. G. Crosthwaite 1475e9f186e5SPeter A. G. Crosthwaite /* Handle register write side effects */ 1476e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1477e9f186e5SPeter A. G. Crosthwaite case GEM_NWCTRL: 147806c2fe95SPeter Crosthwaite if (val & GEM_NWCTRL_RXENA) { 147967101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 148067101725SAlistair Francis gem_get_rx_desc(s, i); 148167101725SAlistair Francis } 148206c2fe95SPeter Crosthwaite } 1483e9f186e5SPeter A. G. Crosthwaite if (val & GEM_NWCTRL_TXSTART) { 1484e9f186e5SPeter A. G. Crosthwaite gem_transmit(s); 1485e9f186e5SPeter A. G. Crosthwaite } 1486e9f186e5SPeter A. G. Crosthwaite if (!(val & GEM_NWCTRL_TXENA)) { 1487e9f186e5SPeter A. G. Crosthwaite /* Reset to start of Q when transmit disabled. */ 148867101725SAlistair Francis for (i = 0; i < s->num_priority_queues; i++) { 148996ea126aSSai Pavan Boddu s->tx_desc_addr[i] = gem_get_tx_queue_base_addr(s, i); 149067101725SAlistair Francis } 1491e9f186e5SPeter A. G. Crosthwaite } 14928202aa53SPeter Crosthwaite if (gem_can_receive(qemu_get_queue(s->nic))) { 1493e3f9d31cSPeter Crosthwaite qemu_flush_queued_packets(qemu_get_queue(s->nic)); 1494e3f9d31cSPeter Crosthwaite } 1495e9f186e5SPeter A. G. Crosthwaite break; 1496e9f186e5SPeter A. G. Crosthwaite 1497e9f186e5SPeter A. G. Crosthwaite case GEM_TXSTATUS: 1498e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1499e9f186e5SPeter A. G. Crosthwaite break; 1500e9f186e5SPeter A. G. Crosthwaite case GEM_RXQBASE: 15012bf57f73SAlistair Francis s->rx_desc_addr[0] = val; 1502e9f186e5SPeter A. G. Crosthwaite break; 150379b2ac8fSAlistair Francis case GEM_RECEIVE_Q1_PTR ... GEM_RECEIVE_Q7_PTR: 150467101725SAlistair Francis s->rx_desc_addr[offset - GEM_RECEIVE_Q1_PTR + 1] = val; 150567101725SAlistair Francis break; 1506e9f186e5SPeter A. G. Crosthwaite case GEM_TXQBASE: 15072bf57f73SAlistair Francis s->tx_desc_addr[0] = val; 1508e9f186e5SPeter A. G. Crosthwaite break; 150979b2ac8fSAlistair Francis case GEM_TRANSMIT_Q1_PTR ... GEM_TRANSMIT_Q7_PTR: 151067101725SAlistair Francis s->tx_desc_addr[offset - GEM_TRANSMIT_Q1_PTR + 1] = val; 151167101725SAlistair Francis break; 1512e9f186e5SPeter A. G. Crosthwaite case GEM_RXSTATUS: 1513e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1514e9f186e5SPeter A. G. Crosthwaite break; 1515e9f186e5SPeter A. G. Crosthwaite case GEM_IER: 1516e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] &= ~val; 1517e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1518e9f186e5SPeter A. G. Crosthwaite break; 151967101725SAlistair Francis case GEM_INT_Q1_ENABLE ... GEM_INT_Q7_ENABLE: 152067101725SAlistair Francis s->regs[GEM_INT_Q1_MASK + offset - GEM_INT_Q1_ENABLE] &= ~val; 152167101725SAlistair Francis gem_update_int_status(s); 152267101725SAlistair Francis break; 1523e9f186e5SPeter A. G. Crosthwaite case GEM_IDR: 1524e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] |= val; 1525e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1526e9f186e5SPeter A. G. Crosthwaite break; 152767101725SAlistair Francis case GEM_INT_Q1_DISABLE ... GEM_INT_Q7_DISABLE: 152867101725SAlistair Francis s->regs[GEM_INT_Q1_MASK + offset - GEM_INT_Q1_DISABLE] |= val; 152967101725SAlistair Francis gem_update_int_status(s); 153067101725SAlistair Francis break; 153164eb9301SPeter Crosthwaite case GEM_SPADDR1LO: 153264eb9301SPeter Crosthwaite case GEM_SPADDR2LO: 153364eb9301SPeter Crosthwaite case GEM_SPADDR3LO: 153464eb9301SPeter Crosthwaite case GEM_SPADDR4LO: 153564eb9301SPeter Crosthwaite s->sar_active[(offset - GEM_SPADDR1LO) / 2] = false; 153664eb9301SPeter Crosthwaite break; 153764eb9301SPeter Crosthwaite case GEM_SPADDR1HI: 153864eb9301SPeter Crosthwaite case GEM_SPADDR2HI: 153964eb9301SPeter Crosthwaite case GEM_SPADDR3HI: 154064eb9301SPeter Crosthwaite case GEM_SPADDR4HI: 154164eb9301SPeter Crosthwaite s->sar_active[(offset - GEM_SPADDR1HI) / 2] = true; 154264eb9301SPeter Crosthwaite break; 1543e9f186e5SPeter A. G. Crosthwaite case GEM_PHYMNTNC: 1544e9f186e5SPeter A. G. Crosthwaite if (val & GEM_PHYMNTNC_OP_W) { 1545e9f186e5SPeter A. G. Crosthwaite uint32_t phy_addr, reg_num; 1546e9f186e5SPeter A. G. Crosthwaite 1547e9f186e5SPeter A. G. Crosthwaite phy_addr = (val & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT; 154855389373SPeter Crosthwaite if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) { 1549e9f186e5SPeter A. G. Crosthwaite reg_num = (val & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT; 1550e9f186e5SPeter A. G. Crosthwaite gem_phy_write(s, reg_num, val); 1551e9f186e5SPeter A. G. Crosthwaite } 1552e9f186e5SPeter A. G. Crosthwaite } 1553e9f186e5SPeter A. G. Crosthwaite break; 1554e9f186e5SPeter A. G. Crosthwaite } 1555e9f186e5SPeter A. G. Crosthwaite 1556e9f186e5SPeter A. G. Crosthwaite DB_PRINT("newval: 0x%08x\n", s->regs[offset]); 1557e9f186e5SPeter A. G. Crosthwaite } 1558e9f186e5SPeter A. G. Crosthwaite 1559e9f186e5SPeter A. G. Crosthwaite static const MemoryRegionOps gem_ops = { 1560e9f186e5SPeter A. G. Crosthwaite .read = gem_read, 1561e9f186e5SPeter A. G. Crosthwaite .write = gem_write, 1562e9f186e5SPeter A. G. Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 1563e9f186e5SPeter A. G. Crosthwaite }; 1564e9f186e5SPeter A. G. Crosthwaite 15654e68f7a0SStefan Hajnoczi static void gem_set_link(NetClientState *nc) 1566e9f186e5SPeter A. G. Crosthwaite { 156767101725SAlistair Francis CadenceGEMState *s = qemu_get_nic_opaque(nc); 156867101725SAlistair Francis 1569e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 157067101725SAlistair Francis phy_update_link(s); 157167101725SAlistair Francis gem_update_int_status(s); 1572e9f186e5SPeter A. G. Crosthwaite } 1573e9f186e5SPeter A. G. Crosthwaite 1574e9f186e5SPeter A. G. Crosthwaite static NetClientInfo net_gem_info = { 1575f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC, 1576e9f186e5SPeter A. G. Crosthwaite .size = sizeof(NICState), 1577e9f186e5SPeter A. G. Crosthwaite .can_receive = gem_can_receive, 1578e9f186e5SPeter A. G. Crosthwaite .receive = gem_receive, 1579e9f186e5SPeter A. G. Crosthwaite .link_status_changed = gem_set_link, 1580e9f186e5SPeter A. G. Crosthwaite }; 1581e9f186e5SPeter A. G. Crosthwaite 1582bcb39a65SAlistair Francis static void gem_realize(DeviceState *dev, Error **errp) 1583e9f186e5SPeter A. G. Crosthwaite { 1584448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(dev); 158567101725SAlistair Francis int i; 1586e9f186e5SPeter A. G. Crosthwaite 158784aec8efSEdgar E. Iglesias address_space_init(&s->dma_as, 158884aec8efSEdgar E. Iglesias s->dma_mr ? s->dma_mr : get_system_memory(), "dma"); 158984aec8efSEdgar E. Iglesias 15902bf57f73SAlistair Francis if (s->num_priority_queues == 0 || 15912bf57f73SAlistair Francis s->num_priority_queues > MAX_PRIORITY_QUEUES) { 15922bf57f73SAlistair Francis error_setg(errp, "Invalid num-priority-queues value: %" PRIx8, 15932bf57f73SAlistair Francis s->num_priority_queues); 15942bf57f73SAlistair Francis return; 1595e8e49943SAlistair Francis } else if (s->num_type1_screeners > MAX_TYPE1_SCREENERS) { 1596e8e49943SAlistair Francis error_setg(errp, "Invalid num-type1-screeners value: %" PRIx8, 1597e8e49943SAlistair Francis s->num_type1_screeners); 1598e8e49943SAlistair Francis return; 1599e8e49943SAlistair Francis } else if (s->num_type2_screeners > MAX_TYPE2_SCREENERS) { 1600e8e49943SAlistair Francis error_setg(errp, "Invalid num-type2-screeners value: %" PRIx8, 1601e8e49943SAlistair Francis s->num_type2_screeners); 1602e8e49943SAlistair Francis return; 16032bf57f73SAlistair Francis } 16042bf57f73SAlistair Francis 160567101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 160667101725SAlistair Francis sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[i]); 160767101725SAlistair Francis } 1608bcb39a65SAlistair Francis 1609bcb39a65SAlistair Francis qemu_macaddr_default_if_unset(&s->conf.macaddr); 1610bcb39a65SAlistair Francis 1611bcb39a65SAlistair Francis s->nic = qemu_new_nic(&net_gem_info, &s->conf, 1612bcb39a65SAlistair Francis object_get_typename(OBJECT(dev)), dev->id, s); 1613bcb39a65SAlistair Francis } 1614bcb39a65SAlistair Francis 1615bcb39a65SAlistair Francis static void gem_init(Object *obj) 1616bcb39a65SAlistair Francis { 1617bcb39a65SAlistair Francis CadenceGEMState *s = CADENCE_GEM(obj); 1618bcb39a65SAlistair Francis DeviceState *dev = DEVICE(obj); 1619bcb39a65SAlistair Francis 1620e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1621e9f186e5SPeter A. G. Crosthwaite 1622e9f186e5SPeter A. G. Crosthwaite gem_init_register_masks(s); 1623eedfac6fSPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &gem_ops, s, 1624eedfac6fSPaolo Bonzini "enet", sizeof(s->regs)); 1625e9f186e5SPeter A. G. Crosthwaite 1626bcb39a65SAlistair Francis sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); 162784aec8efSEdgar E. Iglesias 162884aec8efSEdgar E. Iglesias object_property_add_link(obj, "dma", TYPE_MEMORY_REGION, 162984aec8efSEdgar E. Iglesias (Object **)&s->dma_mr, 163084aec8efSEdgar E. Iglesias qdev_prop_allow_set_link_before_realize, 1631d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1632e9f186e5SPeter A. G. Crosthwaite } 1633e9f186e5SPeter A. G. Crosthwaite 1634e9f186e5SPeter A. G. Crosthwaite static const VMStateDescription vmstate_cadence_gem = { 1635e9f186e5SPeter A. G. Crosthwaite .name = "cadence_gem", 1636e8e49943SAlistair Francis .version_id = 4, 1637e8e49943SAlistair Francis .minimum_version_id = 4, 1638e9f186e5SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 1639448f19e2SPeter Crosthwaite VMSTATE_UINT32_ARRAY(regs, CadenceGEMState, CADENCE_GEM_MAXREG), 1640448f19e2SPeter Crosthwaite VMSTATE_UINT16_ARRAY(phy_regs, CadenceGEMState, 32), 1641448f19e2SPeter Crosthwaite VMSTATE_UINT8(phy_loop, CadenceGEMState), 16422bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(rx_desc_addr, CadenceGEMState, 16432bf57f73SAlistair Francis MAX_PRIORITY_QUEUES), 16442bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(tx_desc_addr, CadenceGEMState, 16452bf57f73SAlistair Francis MAX_PRIORITY_QUEUES), 1646448f19e2SPeter Crosthwaite VMSTATE_BOOL_ARRAY(sar_active, CadenceGEMState, 4), 164717cf2c76SPeter Crosthwaite VMSTATE_END_OF_LIST(), 1648e9f186e5SPeter A. G. Crosthwaite } 1649e9f186e5SPeter A. G. Crosthwaite }; 1650e9f186e5SPeter A. G. Crosthwaite 1651e9f186e5SPeter A. G. Crosthwaite static Property gem_properties[] = { 1652448f19e2SPeter Crosthwaite DEFINE_NIC_PROPERTIES(CadenceGEMState, conf), 1653a5517666SAlistair Francis DEFINE_PROP_UINT32("revision", CadenceGEMState, revision, 1654a5517666SAlistair Francis GEM_MODID_VALUE), 16552bf57f73SAlistair Francis DEFINE_PROP_UINT8("num-priority-queues", CadenceGEMState, 16562bf57f73SAlistair Francis num_priority_queues, 1), 1657e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type1-screeners", CadenceGEMState, 1658e8e49943SAlistair Francis num_type1_screeners, 4), 1659e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type2-screeners", CadenceGEMState, 1660e8e49943SAlistair Francis num_type2_screeners, 4), 1661e9f186e5SPeter A. G. Crosthwaite DEFINE_PROP_END_OF_LIST(), 1662e9f186e5SPeter A. G. Crosthwaite }; 1663e9f186e5SPeter A. G. Crosthwaite 1664e9f186e5SPeter A. G. Crosthwaite static void gem_class_init(ObjectClass *klass, void *data) 1665e9f186e5SPeter A. G. Crosthwaite { 1666e9f186e5SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 1667e9f186e5SPeter A. G. Crosthwaite 1668bcb39a65SAlistair Francis dc->realize = gem_realize; 16694f67d30bSMarc-André Lureau device_class_set_props(dc, gem_properties); 1670e9f186e5SPeter A. G. Crosthwaite dc->vmsd = &vmstate_cadence_gem; 1671e9f186e5SPeter A. G. Crosthwaite dc->reset = gem_reset; 1672e9f186e5SPeter A. G. Crosthwaite } 1673e9f186e5SPeter A. G. Crosthwaite 16748c43a6f0SAndreas Färber static const TypeInfo gem_info = { 1675318643beSAndreas Färber .name = TYPE_CADENCE_GEM, 1676e9f186e5SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 1677448f19e2SPeter Crosthwaite .instance_size = sizeof(CadenceGEMState), 1678bcb39a65SAlistair Francis .instance_init = gem_init, 1679318643beSAndreas Färber .class_init = gem_class_init, 1680e9f186e5SPeter A. G. Crosthwaite }; 1681e9f186e5SPeter A. G. Crosthwaite 1682e9f186e5SPeter A. G. Crosthwaite static void gem_register_types(void) 1683e9f186e5SPeter A. G. Crosthwaite { 1684e9f186e5SPeter A. G. Crosthwaite type_register_static(&gem_info); 1685e9f186e5SPeter A. G. Crosthwaite } 1686e9f186e5SPeter A. G. Crosthwaite 1687e9f186e5SPeter A. G. Crosthwaite type_init(gem_register_types) 1688