1e9f186e5SPeter A. G. Crosthwaite /* 2116d5546SPeter Crosthwaite * QEMU Cadence GEM emulation 3e9f186e5SPeter A. G. Crosthwaite * 4e9f186e5SPeter A. G. Crosthwaite * Copyright (c) 2011 Xilinx, Inc. 5e9f186e5SPeter A. G. Crosthwaite * 6e9f186e5SPeter A. G. Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy 7e9f186e5SPeter A. G. Crosthwaite * of this software and associated documentation files (the "Software"), to deal 8e9f186e5SPeter A. G. Crosthwaite * in the Software without restriction, including without limitation the rights 9e9f186e5SPeter A. G. Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10e9f186e5SPeter A. G. Crosthwaite * copies of the Software, and to permit persons to whom the Software is 11e9f186e5SPeter A. G. Crosthwaite * furnished to do so, subject to the following conditions: 12e9f186e5SPeter A. G. Crosthwaite * 13e9f186e5SPeter A. G. Crosthwaite * The above copyright notice and this permission notice shall be included in 14e9f186e5SPeter A. G. Crosthwaite * all copies or substantial portions of the Software. 15e9f186e5SPeter A. G. Crosthwaite * 16e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17e9f186e5SPeter A. G. Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18e9f186e5SPeter A. G. Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19e9f186e5SPeter A. G. Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20e9f186e5SPeter A. G. Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21e9f186e5SPeter A. G. Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE. 23e9f186e5SPeter A. G. Crosthwaite */ 24e9f186e5SPeter A. G. Crosthwaite 258ef94f0bSPeter Maydell #include "qemu/osdep.h" 26e9f186e5SPeter A. G. Crosthwaite #include <zlib.h> /* For crc32 */ 27e9f186e5SPeter A. G. Crosthwaite 2864552b6bSMarkus Armbruster #include "hw/irq.h" 29f49856d4SPeter Crosthwaite #include "hw/net/cadence_gem.h" 30a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 31c755c943SLuc Michel #include "hw/registerfields.h" 32d6454270SMarkus Armbruster #include "migration/vmstate.h" 332bf57f73SAlistair Francis #include "qapi/error.h" 34e8e49943SAlistair Francis #include "qemu/log.h" 350b8fa32fSMarkus Armbruster #include "qemu/module.h" 3684aec8efSEdgar E. Iglesias #include "sysemu/dma.h" 37e9f186e5SPeter A. G. Crosthwaite #include "net/checksum.h" 38fbc14a09STong Ho #include "net/eth.h" 39e9f186e5SPeter A. G. Crosthwaite 406fe7661dSSai Pavan Boddu #define CADENCE_GEM_ERR_DEBUG 0 41e9f186e5SPeter A. G. Crosthwaite #define DB_PRINT(...) do {\ 426fe7661dSSai Pavan Boddu if (CADENCE_GEM_ERR_DEBUG) { \ 436fe7661dSSai Pavan Boddu qemu_log(": %s: ", __func__); \ 446fe7661dSSai Pavan Boddu qemu_log(__VA_ARGS__); \ 456fe7661dSSai Pavan Boddu } \ 462562755eSEric Blake } while (0) 47e9f186e5SPeter A. G. Crosthwaite 48c755c943SLuc Michel REG32(NWCTRL, 0x0) /* Network Control reg */ 49bd8a922dSLuc Michel FIELD(NWCTRL, LOOPBACK , 0, 1) 50bd8a922dSLuc Michel FIELD(NWCTRL, LOOPBACK_LOCAL , 1, 1) 51bd8a922dSLuc Michel FIELD(NWCTRL, ENABLE_RECEIVE, 2, 1) 52bd8a922dSLuc Michel FIELD(NWCTRL, ENABLE_TRANSMIT, 3, 1) 53bd8a922dSLuc Michel FIELD(NWCTRL, MAN_PORT_EN , 4, 1) 54bd8a922dSLuc Michel FIELD(NWCTRL, CLEAR_ALL_STATS_REGS , 5, 1) 55bd8a922dSLuc Michel FIELD(NWCTRL, INC_ALL_STATS_REGS, 6, 1) 56bd8a922dSLuc Michel FIELD(NWCTRL, STATS_WRITE_EN, 7, 1) 57bd8a922dSLuc Michel FIELD(NWCTRL, BACK_PRESSURE, 8, 1) 58bd8a922dSLuc Michel FIELD(NWCTRL, TRANSMIT_START , 9, 1) 59bd8a922dSLuc Michel FIELD(NWCTRL, TRANSMIT_HALT, 10, 1) 60bd8a922dSLuc Michel FIELD(NWCTRL, TX_PAUSE_FRAME_RE, 11, 1) 61bd8a922dSLuc Michel FIELD(NWCTRL, TX_PAUSE_FRAME_ZE, 12, 1) 62bd8a922dSLuc Michel FIELD(NWCTRL, STATS_TAKE_SNAP, 13, 1) 63bd8a922dSLuc Michel FIELD(NWCTRL, STATS_READ_SNAP, 14, 1) 64bd8a922dSLuc Michel FIELD(NWCTRL, STORE_RX_TS, 15, 1) 65bd8a922dSLuc Michel FIELD(NWCTRL, PFC_ENABLE, 16, 1) 66bd8a922dSLuc Michel FIELD(NWCTRL, PFC_PRIO_BASED, 17, 1) 67bd8a922dSLuc Michel FIELD(NWCTRL, FLUSH_RX_PKT_PCLK , 18, 1) 68bd8a922dSLuc Michel FIELD(NWCTRL, TX_LPI_EN, 19, 1) 69bd8a922dSLuc Michel FIELD(NWCTRL, PTP_UNICAST_ENA, 20, 1) 70bd8a922dSLuc Michel FIELD(NWCTRL, ALT_SGMII_MODE, 21, 1) 71bd8a922dSLuc Michel FIELD(NWCTRL, STORE_UDP_OFFSET, 22, 1) 72bd8a922dSLuc Michel FIELD(NWCTRL, EXT_TSU_PORT_EN, 23, 1) 73bd8a922dSLuc Michel FIELD(NWCTRL, ONE_STEP_SYNC_MO, 24, 1) 74bd8a922dSLuc Michel FIELD(NWCTRL, PFC_CTRL , 25, 1) 75bd8a922dSLuc Michel FIELD(NWCTRL, EXT_RXQ_SEL_EN , 26, 1) 76bd8a922dSLuc Michel FIELD(NWCTRL, OSS_CORRECTION_FIELD, 27, 1) 77bd8a922dSLuc Michel FIELD(NWCTRL, SEL_MII_ON_RGMII, 28, 1) 78bd8a922dSLuc Michel FIELD(NWCTRL, TWO_PT_FIVE_GIG, 29, 1) 79bd8a922dSLuc Michel FIELD(NWCTRL, IFG_EATS_QAV_CREDIT, 30, 1) 80bd8a922dSLuc Michel 81c755c943SLuc Michel REG32(NWCFG, 0x4) /* Network Config reg */ 8287a49c3fSLuc Michel FIELD(NWCFG, SPEED, 0, 1) 8387a49c3fSLuc Michel FIELD(NWCFG, FULL_DUPLEX, 1, 1) 8487a49c3fSLuc Michel FIELD(NWCFG, DISCARD_NON_VLAN_FRAMES, 2, 1) 8587a49c3fSLuc Michel FIELD(NWCFG, JUMBO_FRAMES, 3, 1) 8687a49c3fSLuc Michel FIELD(NWCFG, PROMISC, 4, 1) 8787a49c3fSLuc Michel FIELD(NWCFG, NO_BROADCAST, 5, 1) 8887a49c3fSLuc Michel FIELD(NWCFG, MULTICAST_HASH_EN, 6, 1) 8987a49c3fSLuc Michel FIELD(NWCFG, UNICAST_HASH_EN, 7, 1) 9087a49c3fSLuc Michel FIELD(NWCFG, RECV_1536_BYTE_FRAMES, 8, 1) 9187a49c3fSLuc Michel FIELD(NWCFG, EXTERNAL_ADDR_MATCH_EN, 9, 1) 9287a49c3fSLuc Michel FIELD(NWCFG, GIGABIT_MODE_ENABLE, 10, 1) 9387a49c3fSLuc Michel FIELD(NWCFG, PCS_SELECT, 11, 1) 9487a49c3fSLuc Michel FIELD(NWCFG, RETRY_TEST, 12, 1) 9587a49c3fSLuc Michel FIELD(NWCFG, PAUSE_ENABLE, 13, 1) 9687a49c3fSLuc Michel FIELD(NWCFG, RECV_BUF_OFFSET, 14, 2) 9787a49c3fSLuc Michel FIELD(NWCFG, LEN_ERR_DISCARD, 16, 1) 9887a49c3fSLuc Michel FIELD(NWCFG, FCS_REMOVE, 17, 1) 9987a49c3fSLuc Michel FIELD(NWCFG, MDC_CLOCK_DIV, 18, 3) 10087a49c3fSLuc Michel FIELD(NWCFG, DATA_BUS_WIDTH, 21, 2) 10187a49c3fSLuc Michel FIELD(NWCFG, DISABLE_COPY_PAUSE_FRAMES, 23, 1) 10287a49c3fSLuc Michel FIELD(NWCFG, RECV_CSUM_OFFLOAD_EN, 24, 1) 10387a49c3fSLuc Michel FIELD(NWCFG, EN_HALF_DUPLEX_RX, 25, 1) 10487a49c3fSLuc Michel FIELD(NWCFG, IGNORE_RX_FCS, 26, 1) 10587a49c3fSLuc Michel FIELD(NWCFG, SGMII_MODE_ENABLE, 27, 1) 10687a49c3fSLuc Michel FIELD(NWCFG, IPG_STRETCH_ENABLE, 28, 1) 10787a49c3fSLuc Michel FIELD(NWCFG, NSP_ACCEPT, 29, 1) 10887a49c3fSLuc Michel FIELD(NWCFG, IGNORE_IPG_RX_ER, 30, 1) 10987a49c3fSLuc Michel FIELD(NWCFG, UNI_DIRECTION_ENABLE, 31, 1) 11087a49c3fSLuc Michel 111c755c943SLuc Michel REG32(NWSTATUS, 0x8) /* Network Status reg */ 112c755c943SLuc Michel REG32(USERIO, 0xc) /* User IO reg */ 11301f9175dSLuc Michel 114c755c943SLuc Michel REG32(DMACFG, 0x10) /* DMA Control reg */ 11501f9175dSLuc Michel FIELD(DMACFG, SEND_BCAST_TO_ALL_QS, 31, 1) 11601f9175dSLuc Michel FIELD(DMACFG, DMA_ADDR_BUS_WIDTH, 30, 1) 11701f9175dSLuc Michel FIELD(DMACFG, TX_BD_EXT_MODE_EN , 29, 1) 11801f9175dSLuc Michel FIELD(DMACFG, RX_BD_EXT_MODE_EN , 28, 1) 11901f9175dSLuc Michel FIELD(DMACFG, FORCE_MAX_AMBA_BURST_TX, 26, 1) 12001f9175dSLuc Michel FIELD(DMACFG, FORCE_MAX_AMBA_BURST_RX, 25, 1) 12101f9175dSLuc Michel FIELD(DMACFG, FORCE_DISCARD_ON_ERR, 24, 1) 12201f9175dSLuc Michel FIELD(DMACFG, RX_BUF_SIZE, 16, 8) 12301f9175dSLuc Michel FIELD(DMACFG, CRC_ERROR_REPORT, 13, 1) 12401f9175dSLuc Michel FIELD(DMACFG, INF_LAST_DBUF_SIZE_EN, 12, 1) 12501f9175dSLuc Michel FIELD(DMACFG, TX_PBUF_CSUM_OFFLOAD, 11, 1) 12601f9175dSLuc Michel FIELD(DMACFG, TX_PBUF_SIZE, 10, 1) 12701f9175dSLuc Michel FIELD(DMACFG, RX_PBUF_SIZE, 8, 2) 12801f9175dSLuc Michel FIELD(DMACFG, ENDIAN_SWAP_PACKET, 7, 1) 12901f9175dSLuc Michel FIELD(DMACFG, ENDIAN_SWAP_MGNT, 6, 1) 13001f9175dSLuc Michel FIELD(DMACFG, HDR_DATA_SPLIT_EN, 5, 1) 13101f9175dSLuc Michel FIELD(DMACFG, AMBA_BURST_LEN , 0, 5) 13201f9175dSLuc Michel #define GEM_DMACFG_RBUFSZ_MUL 64 /* DMA RX Buffer Size multiplier */ 13301f9175dSLuc Michel 134c755c943SLuc Michel REG32(TXSTATUS, 0x14) /* TX Status reg */ 135466da857SLuc Michel FIELD(TXSTATUS, TX_USED_BIT_READ_MIDFRAME, 12, 1) 136466da857SLuc Michel FIELD(TXSTATUS, TX_FRAME_TOO_LARGE, 11, 1) 137466da857SLuc Michel FIELD(TXSTATUS, TX_DMA_LOCKUP, 10, 1) 138466da857SLuc Michel FIELD(TXSTATUS, TX_MAC_LOCKUP, 9, 1) 139466da857SLuc Michel FIELD(TXSTATUS, RESP_NOT_OK, 8, 1) 140466da857SLuc Michel FIELD(TXSTATUS, LATE_COLLISION, 7, 1) 141466da857SLuc Michel FIELD(TXSTATUS, TRANSMIT_UNDER_RUN, 6, 1) 142466da857SLuc Michel FIELD(TXSTATUS, TRANSMIT_COMPLETE, 5, 1) 143466da857SLuc Michel FIELD(TXSTATUS, AMBA_ERROR, 4, 1) 144466da857SLuc Michel FIELD(TXSTATUS, TRANSMIT_GO, 3, 1) 145466da857SLuc Michel FIELD(TXSTATUS, RETRY_LIMIT, 2, 1) 146466da857SLuc Michel FIELD(TXSTATUS, COLLISION, 1, 1) 147466da857SLuc Michel FIELD(TXSTATUS, USED_BIT_READ, 0, 1) 148466da857SLuc Michel 149c755c943SLuc Michel REG32(RXQBASE, 0x18) /* RX Q Base address reg */ 150c755c943SLuc Michel REG32(TXQBASE, 0x1c) /* TX Q Base address reg */ 151c755c943SLuc Michel REG32(RXSTATUS, 0x20) /* RX Status reg */ 152466da857SLuc Michel FIELD(RXSTATUS, RX_DMA_LOCKUP, 5, 1) 153466da857SLuc Michel FIELD(RXSTATUS, RX_MAC_LOCKUP, 4, 1) 154466da857SLuc Michel FIELD(RXSTATUS, RESP_NOT_OK, 3, 1) 155466da857SLuc Michel FIELD(RXSTATUS, RECEIVE_OVERRUN, 2, 1) 156466da857SLuc Michel FIELD(RXSTATUS, FRAME_RECEIVED, 1, 1) 157466da857SLuc Michel FIELD(RXSTATUS, BUF_NOT_AVAILABLE, 0, 1) 158466da857SLuc Michel 159c755c943SLuc Michel REG32(ISR, 0x24) /* Interrupt Status reg */ 160987e8060SLuc Michel FIELD(ISR, TX_LOCKUP, 31, 1) 161987e8060SLuc Michel FIELD(ISR, RX_LOCKUP, 30, 1) 162987e8060SLuc Michel FIELD(ISR, TSU_TIMER, 29, 1) 163987e8060SLuc Michel FIELD(ISR, WOL, 28, 1) 164987e8060SLuc Michel FIELD(ISR, RECV_LPI, 27, 1) 165987e8060SLuc Michel FIELD(ISR, TSU_SEC_INCR, 26, 1) 166987e8060SLuc Michel FIELD(ISR, PTP_PDELAY_RESP_XMIT, 25, 1) 167987e8060SLuc Michel FIELD(ISR, PTP_PDELAY_REQ_XMIT, 24, 1) 168987e8060SLuc Michel FIELD(ISR, PTP_PDELAY_RESP_RECV, 23, 1) 169987e8060SLuc Michel FIELD(ISR, PTP_PDELAY_REQ_RECV, 22, 1) 170987e8060SLuc Michel FIELD(ISR, PTP_SYNC_XMIT, 21, 1) 171987e8060SLuc Michel FIELD(ISR, PTP_DELAY_REQ_XMIT, 20, 1) 172987e8060SLuc Michel FIELD(ISR, PTP_SYNC_RECV, 19, 1) 173987e8060SLuc Michel FIELD(ISR, PTP_DELAY_REQ_RECV, 18, 1) 174987e8060SLuc Michel FIELD(ISR, PCS_LP_PAGE_RECV, 17, 1) 175987e8060SLuc Michel FIELD(ISR, PCS_AN_COMPLETE, 16, 1) 176987e8060SLuc Michel FIELD(ISR, EXT_IRQ, 15, 1) 177987e8060SLuc Michel FIELD(ISR, PAUSE_FRAME_XMIT, 14, 1) 178987e8060SLuc Michel FIELD(ISR, PAUSE_TIME_ELAPSED, 13, 1) 179987e8060SLuc Michel FIELD(ISR, PAUSE_FRAME_RECV, 12, 1) 180987e8060SLuc Michel FIELD(ISR, RESP_NOT_OK, 11, 1) 181987e8060SLuc Michel FIELD(ISR, RECV_OVERRUN, 10, 1) 182987e8060SLuc Michel FIELD(ISR, LINK_CHANGE, 9, 1) 183987e8060SLuc Michel FIELD(ISR, USXGMII_INT, 8, 1) 184987e8060SLuc Michel FIELD(ISR, XMIT_COMPLETE, 7, 1) 185987e8060SLuc Michel FIELD(ISR, AMBA_ERROR, 6, 1) 186987e8060SLuc Michel FIELD(ISR, RETRY_EXCEEDED, 5, 1) 187987e8060SLuc Michel FIELD(ISR, XMIT_UNDER_RUN, 4, 1) 188987e8060SLuc Michel FIELD(ISR, TX_USED, 3, 1) 189987e8060SLuc Michel FIELD(ISR, RX_USED, 2, 1) 190987e8060SLuc Michel FIELD(ISR, RECV_COMPLETE, 1, 1) 191987e8060SLuc Michel FIELD(ISR, MGNT_FRAME_SENT, 0, 1) 192c755c943SLuc Michel REG32(IER, 0x28) /* Interrupt Enable reg */ 193c755c943SLuc Michel REG32(IDR, 0x2c) /* Interrupt Disable reg */ 194c755c943SLuc Michel REG32(IMR, 0x30) /* Interrupt Mask reg */ 195987e8060SLuc Michel 196c755c943SLuc Michel REG32(PHYMNTNC, 0x34) /* Phy Maintenance reg */ 1971b09eeb1SLuc Michel FIELD(PHYMNTNC, DATA, 0, 16) 1981b09eeb1SLuc Michel FIELD(PHYMNTNC, REG_ADDR, 18, 5) 1991b09eeb1SLuc Michel FIELD(PHYMNTNC, PHY_ADDR, 23, 5) 2001b09eeb1SLuc Michel FIELD(PHYMNTNC, OP, 28, 2) 2011b09eeb1SLuc Michel FIELD(PHYMNTNC, ST, 30, 2) 2021b09eeb1SLuc Michel #define MDIO_OP_READ 0x3 2031b09eeb1SLuc Michel #define MDIO_OP_WRITE 0x2 2041b09eeb1SLuc Michel 205c755c943SLuc Michel REG32(RXPAUSE, 0x38) /* RX Pause Time reg */ 206c755c943SLuc Michel REG32(TXPAUSE, 0x3c) /* TX Pause Time reg */ 207c755c943SLuc Michel REG32(TXPARTIALSF, 0x40) /* TX Partial Store and Forward */ 208c755c943SLuc Michel REG32(RXPARTIALSF, 0x44) /* RX Partial Store and Forward */ 209c755c943SLuc Michel REG32(JUMBO_MAX_LEN, 0x48) /* Max Jumbo Frame Size */ 210c755c943SLuc Michel REG32(HASHLO, 0x80) /* Hash Low address reg */ 211c755c943SLuc Michel REG32(HASHHI, 0x84) /* Hash High address reg */ 212c755c943SLuc Michel REG32(SPADDR1LO, 0x88) /* Specific addr 1 low reg */ 213c755c943SLuc Michel REG32(SPADDR1HI, 0x8c) /* Specific addr 1 high reg */ 214c755c943SLuc Michel REG32(SPADDR2LO, 0x90) /* Specific addr 2 low reg */ 215c755c943SLuc Michel REG32(SPADDR2HI, 0x94) /* Specific addr 2 high reg */ 216c755c943SLuc Michel REG32(SPADDR3LO, 0x98) /* Specific addr 3 low reg */ 217c755c943SLuc Michel REG32(SPADDR3HI, 0x9c) /* Specific addr 3 high reg */ 218c755c943SLuc Michel REG32(SPADDR4LO, 0xa0) /* Specific addr 4 low reg */ 219c755c943SLuc Michel REG32(SPADDR4HI, 0xa4) /* Specific addr 4 high reg */ 220c755c943SLuc Michel REG32(TIDMATCH1, 0xa8) /* Type ID1 Match reg */ 221c755c943SLuc Michel REG32(TIDMATCH2, 0xac) /* Type ID2 Match reg */ 222c755c943SLuc Michel REG32(TIDMATCH3, 0xb0) /* Type ID3 Match reg */ 223c755c943SLuc Michel REG32(TIDMATCH4, 0xb4) /* Type ID4 Match reg */ 224c755c943SLuc Michel REG32(WOLAN, 0xb8) /* Wake on LAN reg */ 225c755c943SLuc Michel REG32(IPGSTRETCH, 0xbc) /* IPG Stretch reg */ 226c755c943SLuc Michel REG32(SVLAN, 0xc0) /* Stacked VLAN reg */ 227c755c943SLuc Michel REG32(MODID, 0xfc) /* Module ID reg */ 228315ebbd7SMichael Tokarev REG32(OCTTXLO, 0x100) /* Octets transmitted Low reg */ 229315ebbd7SMichael Tokarev REG32(OCTTXHI, 0x104) /* Octets transmitted High reg */ 230c755c943SLuc Michel REG32(TXCNT, 0x108) /* Error-free Frames transmitted */ 231c755c943SLuc Michel REG32(TXBCNT, 0x10c) /* Error-free Broadcast Frames */ 232c755c943SLuc Michel REG32(TXMCNT, 0x110) /* Error-free Multicast Frame */ 233c755c943SLuc Michel REG32(TXPAUSECNT, 0x114) /* Pause Frames Transmitted */ 234c755c943SLuc Michel REG32(TX64CNT, 0x118) /* Error-free 64 TX */ 235c755c943SLuc Michel REG32(TX65CNT, 0x11c) /* Error-free 65-127 TX */ 236c755c943SLuc Michel REG32(TX128CNT, 0x120) /* Error-free 128-255 TX */ 237c755c943SLuc Michel REG32(TX256CNT, 0x124) /* Error-free 256-511 */ 238c755c943SLuc Michel REG32(TX512CNT, 0x128) /* Error-free 512-1023 TX */ 239c755c943SLuc Michel REG32(TX1024CNT, 0x12c) /* Error-free 1024-1518 TX */ 240c755c943SLuc Michel REG32(TX1519CNT, 0x130) /* Error-free larger than 1519 TX */ 241c755c943SLuc Michel REG32(TXURUNCNT, 0x134) /* TX under run error counter */ 242c755c943SLuc Michel REG32(SINGLECOLLCNT, 0x138) /* Single Collision Frames */ 243c755c943SLuc Michel REG32(MULTCOLLCNT, 0x13c) /* Multiple Collision Frames */ 244c755c943SLuc Michel REG32(EXCESSCOLLCNT, 0x140) /* Excessive Collision Frames */ 245c755c943SLuc Michel REG32(LATECOLLCNT, 0x144) /* Late Collision Frames */ 246c755c943SLuc Michel REG32(DEFERTXCNT, 0x148) /* Deferred Transmission Frames */ 247c755c943SLuc Michel REG32(CSENSECNT, 0x14c) /* Carrier Sense Error Counter */ 248315ebbd7SMichael Tokarev REG32(OCTRXLO, 0x150) /* Octets Received register Low */ 249315ebbd7SMichael Tokarev REG32(OCTRXHI, 0x154) /* Octets Received register High */ 250c755c943SLuc Michel REG32(RXCNT, 0x158) /* Error-free Frames Received */ 251c755c943SLuc Michel REG32(RXBROADCNT, 0x15c) /* Error-free Broadcast Frames RX */ 252c755c943SLuc Michel REG32(RXMULTICNT, 0x160) /* Error-free Multicast Frames RX */ 253c755c943SLuc Michel REG32(RXPAUSECNT, 0x164) /* Pause Frames Received Counter */ 254c755c943SLuc Michel REG32(RX64CNT, 0x168) /* Error-free 64 byte Frames RX */ 255c755c943SLuc Michel REG32(RX65CNT, 0x16c) /* Error-free 65-127B Frames RX */ 256c755c943SLuc Michel REG32(RX128CNT, 0x170) /* Error-free 128-255B Frames RX */ 257c755c943SLuc Michel REG32(RX256CNT, 0x174) /* Error-free 256-512B Frames RX */ 258c755c943SLuc Michel REG32(RX512CNT, 0x178) /* Error-free 512-1023B Frames RX */ 259c755c943SLuc Michel REG32(RX1024CNT, 0x17c) /* Error-free 1024-1518B Frames RX */ 260c755c943SLuc Michel REG32(RX1519CNT, 0x180) /* Error-free 1519-max Frames RX */ 261c755c943SLuc Michel REG32(RXUNDERCNT, 0x184) /* Undersize Frames Received */ 262c755c943SLuc Michel REG32(RXOVERCNT, 0x188) /* Oversize Frames Received */ 263c755c943SLuc Michel REG32(RXJABCNT, 0x18c) /* Jabbers Received Counter */ 264c755c943SLuc Michel REG32(RXFCSCNT, 0x190) /* Frame Check seq. Error Counter */ 265c755c943SLuc Michel REG32(RXLENERRCNT, 0x194) /* Length Field Error Counter */ 266c755c943SLuc Michel REG32(RXSYMERRCNT, 0x198) /* Symbol Error Counter */ 267c755c943SLuc Michel REG32(RXALIGNERRCNT, 0x19c) /* Alignment Error Counter */ 268c755c943SLuc Michel REG32(RXRSCERRCNT, 0x1a0) /* Receive Resource Error Counter */ 269c755c943SLuc Michel REG32(RXORUNCNT, 0x1a4) /* Receive Overrun Counter */ 270c755c943SLuc Michel REG32(RXIPCSERRCNT, 0x1a8) /* IP header Checksum Err Counter */ 271c755c943SLuc Michel REG32(RXTCPCCNT, 0x1ac) /* TCP Checksum Error Counter */ 272c755c943SLuc Michel REG32(RXUDPCCNT, 0x1b0) /* UDP Checksum Error Counter */ 273e9f186e5SPeter A. G. Crosthwaite 274c755c943SLuc Michel REG32(1588S, 0x1d0) /* 1588 Timer Seconds */ 275c755c943SLuc Michel REG32(1588NS, 0x1d4) /* 1588 Timer Nanoseconds */ 276c755c943SLuc Michel REG32(1588ADJ, 0x1d8) /* 1588 Timer Adjust */ 277c755c943SLuc Michel REG32(1588INC, 0x1dc) /* 1588 Timer Increment */ 278c755c943SLuc Michel REG32(PTPETXS, 0x1e0) /* PTP Event Frame Transmitted (s) */ 279c755c943SLuc Michel REG32(PTPETXNS, 0x1e4) /* PTP Event Frame Transmitted (ns) */ 280c755c943SLuc Michel REG32(PTPERXS, 0x1e8) /* PTP Event Frame Received (s) */ 281c755c943SLuc Michel REG32(PTPERXNS, 0x1ec) /* PTP Event Frame Received (ns) */ 282c755c943SLuc Michel REG32(PTPPTXS, 0x1e0) /* PTP Peer Frame Transmitted (s) */ 283c755c943SLuc Michel REG32(PTPPTXNS, 0x1e4) /* PTP Peer Frame Transmitted (ns) */ 284c755c943SLuc Michel REG32(PTPPRXS, 0x1e8) /* PTP Peer Frame Received (s) */ 285c755c943SLuc Michel REG32(PTPPRXNS, 0x1ec) /* PTP Peer Frame Received (ns) */ 286e9f186e5SPeter A. G. Crosthwaite 287e9f186e5SPeter A. G. Crosthwaite /* Design Configuration Registers */ 288c755c943SLuc Michel REG32(DESCONF, 0x280) 289c755c943SLuc Michel REG32(DESCONF2, 0x284) 290c755c943SLuc Michel REG32(DESCONF3, 0x288) 291c755c943SLuc Michel REG32(DESCONF4, 0x28c) 292c755c943SLuc Michel REG32(DESCONF5, 0x290) 293c755c943SLuc Michel REG32(DESCONF6, 0x294) 294ce077875SLuc Michel FIELD(DESCONF6, DMA_ADDR_64B, 23, 1) 295c755c943SLuc Michel REG32(DESCONF7, 0x298) 296e9f186e5SPeter A. G. Crosthwaite 297c755c943SLuc Michel REG32(INT_Q1_STATUS, 0x400) 298c755c943SLuc Michel REG32(INT_Q1_MASK, 0x640) 29967101725SAlistair Francis 300c755c943SLuc Michel REG32(TRANSMIT_Q1_PTR, 0x440) 301c755c943SLuc Michel REG32(TRANSMIT_Q7_PTR, 0x458) 30267101725SAlistair Francis 303c755c943SLuc Michel REG32(RECEIVE_Q1_PTR, 0x480) 304c755c943SLuc Michel REG32(RECEIVE_Q7_PTR, 0x498) 30567101725SAlistair Francis 306c755c943SLuc Michel REG32(TBQPH, 0x4c8) 307c755c943SLuc Michel REG32(RBQPH, 0x4d4) 308357aa013SEdgar E. Iglesias 309c755c943SLuc Michel REG32(INT_Q1_ENABLE, 0x600) 310c755c943SLuc Michel REG32(INT_Q7_ENABLE, 0x618) 31167101725SAlistair Francis 312c755c943SLuc Michel REG32(INT_Q1_DISABLE, 0x620) 313c755c943SLuc Michel REG32(INT_Q7_DISABLE, 0x638) 31467101725SAlistair Francis 315c755c943SLuc Michel REG32(SCREENING_TYPE1_REG0, 0x500) 316b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, QUEUE_NUM, 0, 4) 317b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, DSTC_MATCH, 4, 8) 318b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, UDP_PORT_MATCH, 12, 16) 319b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, DSTC_ENABLE, 28, 1) 320b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, UDP_PORT_MATCH_EN, 29, 1) 321b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, DROP_ON_MATCH, 30, 1) 322e8e49943SAlistair Francis 323c755c943SLuc Michel REG32(SCREENING_TYPE2_REG0, 0x540) 324b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, QUEUE_NUM, 0, 4) 325b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, VLAN_PRIORITY, 4, 3) 326b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, VLAN_ENABLE, 8, 1) 327b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, ETHERTYPE_REG_INDEX, 9, 3) 328b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, ETHERTYPE_ENABLE, 12, 1) 329b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_A, 13, 5) 330b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_A_ENABLE, 18, 1) 331b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_B, 19, 5) 332b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_B_ENABLE, 24, 1) 333b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_C, 25, 5) 334b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_C_ENABLE, 30, 1) 335b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, DROP_ON_MATCH, 31, 1) 336e8e49943SAlistair Francis 337c755c943SLuc Michel REG32(SCREENING_TYPE2_ETHERTYPE_REG0, 0x6e0) 338e8e49943SAlistair Francis 339b46b526cSLuc Michel REG32(TYPE2_COMPARE_0_WORD_0, 0x700) 340b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_0, MASK_VALUE, 0, 16) 341b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_0, COMPARE_VALUE, 16, 16) 342b46b526cSLuc Michel 343b46b526cSLuc Michel REG32(TYPE2_COMPARE_0_WORD_1, 0x704) 344b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_1, OFFSET_VALUE, 0, 7) 345b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_1, COMPARE_OFFSET, 7, 2) 346b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_1, DISABLE_MASK, 9, 1) 347b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_1, COMPARE_VLAN_ID, 10, 1) 348e8e49943SAlistair Francis 349e9f186e5SPeter A. G. Crosthwaite /*****************************************/ 350e9f186e5SPeter A. G. Crosthwaite 351e9f186e5SPeter A. G. Crosthwaite 352e9f186e5SPeter A. G. Crosthwaite 353e9f186e5SPeter A. G. Crosthwaite /* Marvell PHY definitions */ 354dfc38879SBin Meng #define BOARD_PHY_ADDRESS 0 /* PHY address we will emulate a device at */ 355e9f186e5SPeter A. G. Crosthwaite 356e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL 0 357e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS 1 358e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID1 2 359e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID2 3 360e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGADV 4 361e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPABIL 5 362e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGEXP 6 363e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_NEXTP 7 364e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPNEXTP 8 365e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_100BTCTRL 9 366e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_1000BTSTAT 10 367e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXTSTAT 15 368e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_CTL 16 369e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_ST 17 370e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_EN 18 371e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST 19 372e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL 20 373e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_RXERR 21 374e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EACD 22 375e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED 24 376e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED_OVRD 25 377e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL2 26 378e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_ST 27 379e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CABLE_DIAG 28 380e9f186e5SPeter A. G. Crosthwaite 381e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_RST 0x8000 382e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_LOOP 0x4000 383e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_ANEG 0x1000 3846623d214SLinus Ziegert #define PHY_REG_CONTROL_ANRESTART 0x0200 385e9f186e5SPeter A. G. Crosthwaite 386e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_LINK 0x0004 387e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_ANEGCMPL 0x0020 388e9f186e5SPeter A. G. Crosthwaite 389e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ANEGCMPL 0x0800 390e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_LINKC 0x0400 391e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ENERGY 0x0010 392e9f186e5SPeter A. G. Crosthwaite 393e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 39463af1e0cSPeter Crosthwaite #define GEM_RX_REJECT (-1) 39563af1e0cSPeter Crosthwaite #define GEM_RX_PROMISCUOUS_ACCEPT (-2) 39663af1e0cSPeter Crosthwaite #define GEM_RX_BROADCAST_ACCEPT (-3) 39763af1e0cSPeter Crosthwaite #define GEM_RX_MULTICAST_HASH_ACCEPT (-4) 39863af1e0cSPeter Crosthwaite #define GEM_RX_UNICAST_HASH_ACCEPT (-5) 39963af1e0cSPeter Crosthwaite 40063af1e0cSPeter Crosthwaite #define GEM_RX_SAR_ACCEPT 0 401e9f186e5SPeter A. G. Crosthwaite 402e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 403e9f186e5SPeter A. G. Crosthwaite 404e9f186e5SPeter A. G. Crosthwaite #define DESC_1_USED 0x80000000 405e9f186e5SPeter A. G. Crosthwaite #define DESC_1_LENGTH 0x00001FFF 406e9f186e5SPeter A. G. Crosthwaite 407e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_WRAP 0x40000000 408e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_LAST 0x00008000 409e9f186e5SPeter A. G. Crosthwaite 410e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_WRAP 0x00000002 411e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_OWNERSHIP 0x00000001 412e9f186e5SPeter A. G. Crosthwaite 41363af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_SHIFT 25 41463af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_LENGTH 2 415a03f7429SPeter Crosthwaite #define R_DESC_1_RX_SAR_MATCH (1 << 27) 41663af1e0cSPeter Crosthwaite #define R_DESC_1_RX_UNICAST_HASH (1 << 29) 41763af1e0cSPeter Crosthwaite #define R_DESC_1_RX_MULTICAST_HASH (1 << 30) 41863af1e0cSPeter Crosthwaite #define R_DESC_1_RX_BROADCAST (1 << 31) 41963af1e0cSPeter Crosthwaite 420e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_SOF 0x00004000 421e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_EOF 0x00008000 422e9f186e5SPeter A. G. Crosthwaite 423a5517666SAlistair Francis #define GEM_MODID_VALUE 0x00020118 424a5517666SAlistair Francis 425e48fdd9dSEdgar E. Iglesias static inline uint64_t tx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc) 426e9f186e5SPeter A. G. Crosthwaite { 427e48fdd9dSEdgar E. Iglesias uint64_t ret = desc[0]; 428e48fdd9dSEdgar E. Iglesias 42901f9175dSLuc Michel if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) { 430e48fdd9dSEdgar E. Iglesias ret |= (uint64_t)desc[2] << 32; 431e48fdd9dSEdgar E. Iglesias } 432e48fdd9dSEdgar E. Iglesias return ret; 433e9f186e5SPeter A. G. Crosthwaite } 434e9f186e5SPeter A. G. Crosthwaite 435f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_used(uint32_t *desc) 436e9f186e5SPeter A. G. Crosthwaite { 437e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_USED) ? 1 : 0; 438e9f186e5SPeter A. G. Crosthwaite } 439e9f186e5SPeter A. G. Crosthwaite 440f0236182SEdgar E. Iglesias static inline void tx_desc_set_used(uint32_t *desc) 441e9f186e5SPeter A. G. Crosthwaite { 442e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_USED; 443e9f186e5SPeter A. G. Crosthwaite } 444e9f186e5SPeter A. G. Crosthwaite 445f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_wrap(uint32_t *desc) 446e9f186e5SPeter A. G. Crosthwaite { 447e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_WRAP) ? 1 : 0; 448e9f186e5SPeter A. G. Crosthwaite } 449e9f186e5SPeter A. G. Crosthwaite 450f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_last(uint32_t *desc) 451e9f186e5SPeter A. G. Crosthwaite { 452e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_LAST) ? 1 : 0; 453e9f186e5SPeter A. G. Crosthwaite } 454e9f186e5SPeter A. G. Crosthwaite 455f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_length(uint32_t *desc) 456e9f186e5SPeter A. G. Crosthwaite { 457e9f186e5SPeter A. G. Crosthwaite return desc[1] & DESC_1_LENGTH; 458e9f186e5SPeter A. G. Crosthwaite } 459e9f186e5SPeter A. G. Crosthwaite 460f0236182SEdgar E. Iglesias static inline void print_gem_tx_desc(uint32_t *desc, uint8_t queue) 461e9f186e5SPeter A. G. Crosthwaite { 46267101725SAlistair Francis DB_PRINT("TXDESC (queue %" PRId8 "):\n", queue); 463e9f186e5SPeter A. G. Crosthwaite DB_PRINT("bufaddr: 0x%08x\n", *desc); 464e9f186e5SPeter A. G. Crosthwaite DB_PRINT("used_hw: %d\n", tx_desc_get_used(desc)); 465e9f186e5SPeter A. G. Crosthwaite DB_PRINT("wrap: %d\n", tx_desc_get_wrap(desc)); 466e9f186e5SPeter A. G. Crosthwaite DB_PRINT("last: %d\n", tx_desc_get_last(desc)); 467e9f186e5SPeter A. G. Crosthwaite DB_PRINT("length: %d\n", tx_desc_get_length(desc)); 468e9f186e5SPeter A. G. Crosthwaite } 469e9f186e5SPeter A. G. Crosthwaite 470e48fdd9dSEdgar E. Iglesias static inline uint64_t rx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc) 471e9f186e5SPeter A. G. Crosthwaite { 472e48fdd9dSEdgar E. Iglesias uint64_t ret = desc[0] & ~0x3UL; 473e48fdd9dSEdgar E. Iglesias 47401f9175dSLuc Michel if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) { 475e48fdd9dSEdgar E. Iglesias ret |= (uint64_t)desc[2] << 32; 476e48fdd9dSEdgar E. Iglesias } 477e48fdd9dSEdgar E. Iglesias return ret; 478e48fdd9dSEdgar E. Iglesias } 479e48fdd9dSEdgar E. Iglesias 480e48fdd9dSEdgar E. Iglesias static inline int gem_get_desc_len(CadenceGEMState *s, bool rx_n_tx) 481e48fdd9dSEdgar E. Iglesias { 482e48fdd9dSEdgar E. Iglesias int ret = 2; 483e48fdd9dSEdgar E. Iglesias 48401f9175dSLuc Michel if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) { 485e48fdd9dSEdgar E. Iglesias ret += 2; 486e48fdd9dSEdgar E. Iglesias } 48701f9175dSLuc Michel if (s->regs[R_DMACFG] & (rx_n_tx ? R_DMACFG_RX_BD_EXT_MODE_EN_MASK 48801f9175dSLuc Michel : R_DMACFG_TX_BD_EXT_MODE_EN_MASK)) { 489e48fdd9dSEdgar E. Iglesias ret += 2; 490e48fdd9dSEdgar E. Iglesias } 491e48fdd9dSEdgar E. Iglesias 492e48fdd9dSEdgar E. Iglesias assert(ret <= DESC_MAX_NUM_WORDS); 493e48fdd9dSEdgar E. Iglesias return ret; 494e9f186e5SPeter A. G. Crosthwaite } 495e9f186e5SPeter A. G. Crosthwaite 496f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_wrap(uint32_t *desc) 497e9f186e5SPeter A. G. Crosthwaite { 498e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_WRAP ? 1 : 0; 499e9f186e5SPeter A. G. Crosthwaite } 500e9f186e5SPeter A. G. Crosthwaite 501f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_ownership(uint32_t *desc) 502e9f186e5SPeter A. G. Crosthwaite { 503e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_OWNERSHIP ? 1 : 0; 504e9f186e5SPeter A. G. Crosthwaite } 505e9f186e5SPeter A. G. Crosthwaite 506f0236182SEdgar E. Iglesias static inline void rx_desc_set_ownership(uint32_t *desc) 507e9f186e5SPeter A. G. Crosthwaite { 508e9f186e5SPeter A. G. Crosthwaite desc[0] |= DESC_0_RX_OWNERSHIP; 509e9f186e5SPeter A. G. Crosthwaite } 510e9f186e5SPeter A. G. Crosthwaite 511f0236182SEdgar E. Iglesias static inline void rx_desc_set_sof(uint32_t *desc) 512e9f186e5SPeter A. G. Crosthwaite { 513e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_SOF; 514e9f186e5SPeter A. G. Crosthwaite } 515e9f186e5SPeter A. G. Crosthwaite 51659ab136aSRamon Fried static inline void rx_desc_clear_control(uint32_t *desc) 51759ab136aSRamon Fried { 51859ab136aSRamon Fried desc[1] = 0; 51959ab136aSRamon Fried } 52059ab136aSRamon Fried 521f0236182SEdgar E. Iglesias static inline void rx_desc_set_eof(uint32_t *desc) 522e9f186e5SPeter A. G. Crosthwaite { 523e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_EOF; 524e9f186e5SPeter A. G. Crosthwaite } 525e9f186e5SPeter A. G. Crosthwaite 526f0236182SEdgar E. Iglesias static inline void rx_desc_set_length(uint32_t *desc, unsigned len) 527e9f186e5SPeter A. G. Crosthwaite { 528e9f186e5SPeter A. G. Crosthwaite desc[1] &= ~DESC_1_LENGTH; 529e9f186e5SPeter A. G. Crosthwaite desc[1] |= len; 530e9f186e5SPeter A. G. Crosthwaite } 531e9f186e5SPeter A. G. Crosthwaite 532f0236182SEdgar E. Iglesias static inline void rx_desc_set_broadcast(uint32_t *desc) 53363af1e0cSPeter Crosthwaite { 53463af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_BROADCAST; 53563af1e0cSPeter Crosthwaite } 53663af1e0cSPeter Crosthwaite 537f0236182SEdgar E. Iglesias static inline void rx_desc_set_unicast_hash(uint32_t *desc) 53863af1e0cSPeter Crosthwaite { 53963af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_UNICAST_HASH; 54063af1e0cSPeter Crosthwaite } 54163af1e0cSPeter Crosthwaite 542f0236182SEdgar E. Iglesias static inline void rx_desc_set_multicast_hash(uint32_t *desc) 54363af1e0cSPeter Crosthwaite { 54463af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_MULTICAST_HASH; 54563af1e0cSPeter Crosthwaite } 54663af1e0cSPeter Crosthwaite 547f0236182SEdgar E. Iglesias static inline void rx_desc_set_sar(uint32_t *desc, int sar_idx) 54863af1e0cSPeter Crosthwaite { 54963af1e0cSPeter Crosthwaite desc[1] = deposit32(desc[1], R_DESC_1_RX_SAR_SHIFT, R_DESC_1_RX_SAR_LENGTH, 55063af1e0cSPeter Crosthwaite sar_idx); 551a03f7429SPeter Crosthwaite desc[1] |= R_DESC_1_RX_SAR_MATCH; 55263af1e0cSPeter Crosthwaite } 55363af1e0cSPeter Crosthwaite 554e9f186e5SPeter A. G. Crosthwaite /* The broadcast MAC address: 0xFFFFFFFFFFFF */ 5556a0a70b0SStefan Weil static const uint8_t broadcast_addr[] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF }; 556e9f186e5SPeter A. G. Crosthwaite 5577ca151c3SSai Pavan Boddu static uint32_t gem_get_max_buf_len(CadenceGEMState *s, bool tx) 5587ca151c3SSai Pavan Boddu { 5597ca151c3SSai Pavan Boddu uint32_t size; 56087a49c3fSLuc Michel if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, JUMBO_FRAMES)) { 561c755c943SLuc Michel size = s->regs[R_JUMBO_MAX_LEN]; 5627ca151c3SSai Pavan Boddu if (size > s->jumbo_max_len) { 5637ca151c3SSai Pavan Boddu size = s->jumbo_max_len; 5647ca151c3SSai Pavan Boddu qemu_log_mask(LOG_GUEST_ERROR, "GEM_JUMBO_MAX_LEN reg cannot be" 5657ca151c3SSai Pavan Boddu " greater than 0x%" PRIx32 "\n", s->jumbo_max_len); 5667ca151c3SSai Pavan Boddu } 5677ca151c3SSai Pavan Boddu } else if (tx) { 5687ca151c3SSai Pavan Boddu size = 1518; 5697ca151c3SSai Pavan Boddu } else { 57087a49c3fSLuc Michel size = FIELD_EX32(s->regs[R_NWCFG], 57187a49c3fSLuc Michel NWCFG, RECV_1536_BYTE_FRAMES) ? 1538 : 1518; 5727ca151c3SSai Pavan Boddu } 5737ca151c3SSai Pavan Boddu return size; 5747ca151c3SSai Pavan Boddu } 5757ca151c3SSai Pavan Boddu 57668dbee3bSSai Pavan Boddu static void gem_set_isr(CadenceGEMState *s, int q, uint32_t flag) 57768dbee3bSSai Pavan Boddu { 57868dbee3bSSai Pavan Boddu if (q == 0) { 579c755c943SLuc Michel s->regs[R_ISR] |= flag & ~(s->regs[R_IMR]); 58068dbee3bSSai Pavan Boddu } else { 581c755c943SLuc Michel s->regs[R_INT_Q1_STATUS + q - 1] |= flag & 582c755c943SLuc Michel ~(s->regs[R_INT_Q1_MASK + q - 1]); 58368dbee3bSSai Pavan Boddu } 58468dbee3bSSai Pavan Boddu } 58568dbee3bSSai Pavan Boddu 586e9f186e5SPeter A. G. Crosthwaite /* 587e9f186e5SPeter A. G. Crosthwaite * gem_init_register_masks: 588e9f186e5SPeter A. G. Crosthwaite * One time initialization. 589e9f186e5SPeter A. G. Crosthwaite * Set masks to identify which register bits have magical clear properties 590e9f186e5SPeter A. G. Crosthwaite */ 591448f19e2SPeter Crosthwaite static void gem_init_register_masks(CadenceGEMState *s) 592e9f186e5SPeter A. G. Crosthwaite { 5934c70e32fSSai Pavan Boddu unsigned int i; 594e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are read only */ 595e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_ro[0], 0, sizeof(s->regs_ro)); 596c755c943SLuc Michel s->regs_ro[R_NWCTRL] = 0xFFF80000; 597c755c943SLuc Michel s->regs_ro[R_NWSTATUS] = 0xFFFFFFFF; 598c755c943SLuc Michel s->regs_ro[R_DMACFG] = 0x8E00F000; 599c755c943SLuc Michel s->regs_ro[R_TXSTATUS] = 0xFFFFFE08; 600c755c943SLuc Michel s->regs_ro[R_RXQBASE] = 0x00000003; 601c755c943SLuc Michel s->regs_ro[R_TXQBASE] = 0x00000003; 602c755c943SLuc Michel s->regs_ro[R_RXSTATUS] = 0xFFFFFFF0; 603c755c943SLuc Michel s->regs_ro[R_ISR] = 0xFFFFFFFF; 604c755c943SLuc Michel s->regs_ro[R_IMR] = 0xFFFFFFFF; 605c755c943SLuc Michel s->regs_ro[R_MODID] = 0xFFFFFFFF; 6064c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) { 607c755c943SLuc Michel s->regs_ro[R_INT_Q1_STATUS + i] = 0xFFFFFFFF; 608c755c943SLuc Michel s->regs_ro[R_INT_Q1_ENABLE + i] = 0xFFFFF319; 609c755c943SLuc Michel s->regs_ro[R_INT_Q1_DISABLE + i] = 0xFFFFF319; 610c755c943SLuc Michel s->regs_ro[R_INT_Q1_MASK + i] = 0xFFFFFFFF; 6114c70e32fSSai Pavan Boddu } 612e9f186e5SPeter A. G. Crosthwaite 613e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are clear on read */ 614e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_rtc[0], 0, sizeof(s->regs_rtc)); 615c755c943SLuc Michel s->regs_rtc[R_ISR] = 0xFFFFFFFF; 6164c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) { 617c755c943SLuc Michel s->regs_rtc[R_INT_Q1_STATUS + i] = 0x00000CE6; 6184c70e32fSSai Pavan Boddu } 619e9f186e5SPeter A. G. Crosthwaite 620e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write 1 to clear */ 621e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_w1c[0], 0, sizeof(s->regs_w1c)); 622c755c943SLuc Michel s->regs_w1c[R_TXSTATUS] = 0x000001F7; 623c755c943SLuc Michel s->regs_w1c[R_RXSTATUS] = 0x0000000F; 624e9f186e5SPeter A. G. Crosthwaite 625e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write only */ 626e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_wo[0], 0, sizeof(s->regs_wo)); 627c755c943SLuc Michel s->regs_wo[R_NWCTRL] = 0x00073E60; 628c755c943SLuc Michel s->regs_wo[R_IER] = 0x07FFFFFF; 629c755c943SLuc Michel s->regs_wo[R_IDR] = 0x07FFFFFF; 6304c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) { 631c755c943SLuc Michel s->regs_wo[R_INT_Q1_ENABLE + i] = 0x00000CE6; 632c755c943SLuc Michel s->regs_wo[R_INT_Q1_DISABLE + i] = 0x00000CE6; 6334c70e32fSSai Pavan Boddu } 634e9f186e5SPeter A. G. Crosthwaite } 635e9f186e5SPeter A. G. Crosthwaite 636e9f186e5SPeter A. G. Crosthwaite /* 637e9f186e5SPeter A. G. Crosthwaite * phy_update_link: 638e9f186e5SPeter A. G. Crosthwaite * Make the emulated PHY link state match the QEMU "interface" state. 639e9f186e5SPeter A. G. Crosthwaite */ 640448f19e2SPeter Crosthwaite static void phy_update_link(CadenceGEMState *s) 641e9f186e5SPeter A. G. Crosthwaite { 642b356f76dSJason Wang DB_PRINT("down %d\n", qemu_get_queue(s->nic)->link_down); 643e9f186e5SPeter A. G. Crosthwaite 644e9f186e5SPeter A. G. Crosthwaite /* Autonegotiation status mirrors link status. */ 645b356f76dSJason Wang if (qemu_get_queue(s->nic)->link_down) { 646e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] &= ~(PHY_REG_STATUS_ANEGCMPL | 647e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 648e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= PHY_REG_INT_ST_LINKC; 649e9f186e5SPeter A. G. Crosthwaite } else { 650e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= (PHY_REG_STATUS_ANEGCMPL | 651e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 652e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= (PHY_REG_INT_ST_LINKC | 653e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ANEGCMPL | 654e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ENERGY); 655e9f186e5SPeter A. G. Crosthwaite } 656e9f186e5SPeter A. G. Crosthwaite } 657e9f186e5SPeter A. G. Crosthwaite 658b8c4b67eSPhilippe Mathieu-Daudé static bool gem_can_receive(NetClientState *nc) 659e9f186e5SPeter A. G. Crosthwaite { 660448f19e2SPeter Crosthwaite CadenceGEMState *s; 66167101725SAlistair Francis int i; 662e9f186e5SPeter A. G. Crosthwaite 663cc1f0f45SJason Wang s = qemu_get_nic_opaque(nc); 664e9f186e5SPeter A. G. Crosthwaite 665e9f186e5SPeter A. G. Crosthwaite /* Do nothing if receive is not enabled. */ 666bd8a922dSLuc Michel if (!FIELD_EX32(s->regs[R_NWCTRL], NWCTRL, ENABLE_RECEIVE)) { 6673ae5725fSPeter Crosthwaite if (s->can_rx_state != 1) { 6683ae5725fSPeter Crosthwaite s->can_rx_state = 1; 6693ae5725fSPeter Crosthwaite DB_PRINT("can't receive - no enable\n"); 6703ae5725fSPeter Crosthwaite } 671b8c4b67eSPhilippe Mathieu-Daudé return false; 672e9f186e5SPeter A. G. Crosthwaite } 673e9f186e5SPeter A. G. Crosthwaite 67467101725SAlistair Francis for (i = 0; i < s->num_priority_queues; i++) { 675dacc0566SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[i]) != 1) { 676dacc0566SAlistair Francis break; 677dacc0566SAlistair Francis } 678dacc0566SAlistair Francis }; 679dacc0566SAlistair Francis 680dacc0566SAlistair Francis if (i == s->num_priority_queues) { 6818202aa53SPeter Crosthwaite if (s->can_rx_state != 2) { 6828202aa53SPeter Crosthwaite s->can_rx_state = 2; 683dacc0566SAlistair Francis DB_PRINT("can't receive - all the buffer descriptors are busy\n"); 6848202aa53SPeter Crosthwaite } 685b8c4b67eSPhilippe Mathieu-Daudé return false; 6868202aa53SPeter Crosthwaite } 6878202aa53SPeter Crosthwaite 6883ae5725fSPeter Crosthwaite if (s->can_rx_state != 0) { 6893ae5725fSPeter Crosthwaite s->can_rx_state = 0; 69067101725SAlistair Francis DB_PRINT("can receive\n"); 6913ae5725fSPeter Crosthwaite } 692b8c4b67eSPhilippe Mathieu-Daudé return true; 693e9f186e5SPeter A. G. Crosthwaite } 694e9f186e5SPeter A. G. Crosthwaite 695e9f186e5SPeter A. G. Crosthwaite /* 696e9f186e5SPeter A. G. Crosthwaite * gem_update_int_status: 697e9f186e5SPeter A. G. Crosthwaite * Raise or lower interrupt based on current status. 698e9f186e5SPeter A. G. Crosthwaite */ 699448f19e2SPeter Crosthwaite static void gem_update_int_status(CadenceGEMState *s) 700e9f186e5SPeter A. G. Crosthwaite { 70167101725SAlistair Francis int i; 70267101725SAlistair Francis 703c755c943SLuc Michel qemu_set_irq(s->irq[0], !!s->regs[R_ISR]); 704596b6f51SAlistair Francis 70586a29d4cSSai Pavan Boddu for (i = 1; i < s->num_priority_queues; ++i) { 706c755c943SLuc Michel qemu_set_irq(s->irq[i], !!s->regs[R_INT_Q1_STATUS + i - 1]); 707e9f186e5SPeter A. G. Crosthwaite } 708e9f186e5SPeter A. G. Crosthwaite } 709e9f186e5SPeter A. G. Crosthwaite 710e9f186e5SPeter A. G. Crosthwaite /* 711e9f186e5SPeter A. G. Crosthwaite * gem_receive_updatestats: 712e9f186e5SPeter A. G. Crosthwaite * Increment receive statistics. 713e9f186e5SPeter A. G. Crosthwaite */ 714448f19e2SPeter Crosthwaite static void gem_receive_updatestats(CadenceGEMState *s, const uint8_t *packet, 715e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 716e9f186e5SPeter A. G. Crosthwaite { 717e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 718e9f186e5SPeter A. G. Crosthwaite 719e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) received */ 720c755c943SLuc Michel octets = ((uint64_t)(s->regs[R_OCTRXLO]) << 32) | 721c755c943SLuc Michel s->regs[R_OCTRXHI]; 722e9f186e5SPeter A. G. Crosthwaite octets += bytes; 723c755c943SLuc Michel s->regs[R_OCTRXLO] = octets >> 32; 724c755c943SLuc Michel s->regs[R_OCTRXHI] = octets; 725e9f186e5SPeter A. G. Crosthwaite 726e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames received */ 727c755c943SLuc Michel s->regs[R_RXCNT]++; 728e9f186e5SPeter A. G. Crosthwaite 729e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 730e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 731c755c943SLuc Michel s->regs[R_RXBROADCNT]++; 732e9f186e5SPeter A. G. Crosthwaite } 733e9f186e5SPeter A. G. Crosthwaite 734e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 735e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 736c755c943SLuc Michel s->regs[R_RXMULTICNT]++; 737e9f186e5SPeter A. G. Crosthwaite } 738e9f186e5SPeter A. G. Crosthwaite 739e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 740c755c943SLuc Michel s->regs[R_RX64CNT]++; 741e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 742c755c943SLuc Michel s->regs[R_RX65CNT]++; 743e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 744c755c943SLuc Michel s->regs[R_RX128CNT]++; 745e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 746c755c943SLuc Michel s->regs[R_RX256CNT]++; 747e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 748c755c943SLuc Michel s->regs[R_RX512CNT]++; 749e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 750c755c943SLuc Michel s->regs[R_RX1024CNT]++; 751e9f186e5SPeter A. G. Crosthwaite } else { 752c755c943SLuc Michel s->regs[R_RX1519CNT]++; 753e9f186e5SPeter A. G. Crosthwaite } 754e9f186e5SPeter A. G. Crosthwaite } 755e9f186e5SPeter A. G. Crosthwaite 756e9f186e5SPeter A. G. Crosthwaite /* 757e9f186e5SPeter A. G. Crosthwaite * Get the MAC Address bit from the specified position 758e9f186e5SPeter A. G. Crosthwaite */ 759e9f186e5SPeter A. G. Crosthwaite static unsigned get_bit(const uint8_t *mac, unsigned bit) 760e9f186e5SPeter A. G. Crosthwaite { 761e9f186e5SPeter A. G. Crosthwaite unsigned byte; 762e9f186e5SPeter A. G. Crosthwaite 763e9f186e5SPeter A. G. Crosthwaite byte = mac[bit / 8]; 764e9f186e5SPeter A. G. Crosthwaite byte >>= (bit & 0x7); 765e9f186e5SPeter A. G. Crosthwaite byte &= 1; 766e9f186e5SPeter A. G. Crosthwaite 767e9f186e5SPeter A. G. Crosthwaite return byte; 768e9f186e5SPeter A. G. Crosthwaite } 769e9f186e5SPeter A. G. Crosthwaite 770e9f186e5SPeter A. G. Crosthwaite /* 771e9f186e5SPeter A. G. Crosthwaite * Calculate a GEM MAC Address hash index 772e9f186e5SPeter A. G. Crosthwaite */ 773e9f186e5SPeter A. G. Crosthwaite static unsigned calc_mac_hash(const uint8_t *mac) 774e9f186e5SPeter A. G. Crosthwaite { 775e9f186e5SPeter A. G. Crosthwaite int index_bit, mac_bit; 776e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 777e9f186e5SPeter A. G. Crosthwaite 778e9f186e5SPeter A. G. Crosthwaite hash_index = 0; 779e9f186e5SPeter A. G. Crosthwaite mac_bit = 5; 780e9f186e5SPeter A. G. Crosthwaite for (index_bit = 5; index_bit >= 0; index_bit--) { 781e9f186e5SPeter A. G. Crosthwaite hash_index |= (get_bit(mac, mac_bit) ^ 782e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 6) ^ 783e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 12) ^ 784e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 18) ^ 785e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 24) ^ 786e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 30) ^ 787e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 36) ^ 788e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 42)) << index_bit; 789e9f186e5SPeter A. G. Crosthwaite mac_bit--; 790e9f186e5SPeter A. G. Crosthwaite } 791e9f186e5SPeter A. G. Crosthwaite 792e9f186e5SPeter A. G. Crosthwaite return hash_index; 793e9f186e5SPeter A. G. Crosthwaite } 794e9f186e5SPeter A. G. Crosthwaite 795e9f186e5SPeter A. G. Crosthwaite /* 796e9f186e5SPeter A. G. Crosthwaite * gem_mac_address_filter: 797e9f186e5SPeter A. G. Crosthwaite * Accept or reject this destination address? 798e9f186e5SPeter A. G. Crosthwaite * Returns: 799e9f186e5SPeter A. G. Crosthwaite * GEM_RX_REJECT: reject 80063af1e0cSPeter Crosthwaite * >= 0: Specific address accept (which matched SAR is returned) 80163af1e0cSPeter Crosthwaite * others for various other modes of accept: 80263af1e0cSPeter Crosthwaite * GEM_RM_PROMISCUOUS_ACCEPT, GEM_RX_BROADCAST_ACCEPT, 80363af1e0cSPeter Crosthwaite * GEM_RX_MULTICAST_HASH_ACCEPT or GEM_RX_UNICAST_HASH_ACCEPT 804e9f186e5SPeter A. G. Crosthwaite */ 805448f19e2SPeter Crosthwaite static int gem_mac_address_filter(CadenceGEMState *s, const uint8_t *packet) 806e9f186e5SPeter A. G. Crosthwaite { 807e9f186e5SPeter A. G. Crosthwaite uint8_t *gem_spaddr; 808fbc14a09STong Ho int i, is_mc; 809e9f186e5SPeter A. G. Crosthwaite 810e9f186e5SPeter A. G. Crosthwaite /* Promiscuous mode? */ 81187a49c3fSLuc Michel if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, PROMISC)) { 81263af1e0cSPeter Crosthwaite return GEM_RX_PROMISCUOUS_ACCEPT; 813e9f186e5SPeter A. G. Crosthwaite } 814e9f186e5SPeter A. G. Crosthwaite 815e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 816e9f186e5SPeter A. G. Crosthwaite /* Reject broadcast packets? */ 81787a49c3fSLuc Michel if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, NO_BROADCAST)) { 818e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 819e9f186e5SPeter A. G. Crosthwaite } 82063af1e0cSPeter Crosthwaite return GEM_RX_BROADCAST_ACCEPT; 821e9f186e5SPeter A. G. Crosthwaite } 822e9f186e5SPeter A. G. Crosthwaite 823e9f186e5SPeter A. G. Crosthwaite /* Accept packets -w- hash match? */ 824fbc14a09STong Ho is_mc = is_multicast_ether_addr(packet); 82587a49c3fSLuc Michel if ((is_mc && (FIELD_EX32(s->regs[R_NWCFG], NWCFG, MULTICAST_HASH_EN))) || 82687a49c3fSLuc Michel (!is_mc && FIELD_EX32(s->regs[R_NWCFG], NWCFG, UNICAST_HASH_EN))) { 827fbc14a09STong Ho uint64_t buckets; 828e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 829e9f186e5SPeter A. G. Crosthwaite 830e9f186e5SPeter A. G. Crosthwaite hash_index = calc_mac_hash(packet); 831c755c943SLuc Michel buckets = ((uint64_t)s->regs[R_HASHHI] << 32) | s->regs[R_HASHLO]; 832fbc14a09STong Ho if ((buckets >> hash_index) & 1) { 833fbc14a09STong Ho return is_mc ? GEM_RX_MULTICAST_HASH_ACCEPT 834fbc14a09STong Ho : GEM_RX_UNICAST_HASH_ACCEPT; 835e9f186e5SPeter A. G. Crosthwaite } 836e9f186e5SPeter A. G. Crosthwaite } 837e9f186e5SPeter A. G. Crosthwaite 838e9f186e5SPeter A. G. Crosthwaite /* Check all 4 specific addresses */ 839c755c943SLuc Michel gem_spaddr = (uint8_t *)&(s->regs[R_SPADDR1LO]); 84063af1e0cSPeter Crosthwaite for (i = 3; i >= 0; i--) { 84164eb9301SPeter Crosthwaite if (s->sar_active[i] && !memcmp(packet, gem_spaddr + 8 * i, 6)) { 84263af1e0cSPeter Crosthwaite return GEM_RX_SAR_ACCEPT + i; 843e9f186e5SPeter A. G. Crosthwaite } 844e9f186e5SPeter A. G. Crosthwaite } 845e9f186e5SPeter A. G. Crosthwaite 846e9f186e5SPeter A. G. Crosthwaite /* No address match; reject the packet */ 847e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 848e9f186e5SPeter A. G. Crosthwaite } 849e9f186e5SPeter A. G. Crosthwaite 850e8e49943SAlistair Francis /* Figure out which queue the received data should be sent to */ 851e8e49943SAlistair Francis static int get_queue_from_screen(CadenceGEMState *s, uint8_t *rxbuf_ptr, 852e8e49943SAlistair Francis unsigned rxbufsize) 853e8e49943SAlistair Francis { 854e8e49943SAlistair Francis uint32_t reg; 855e8e49943SAlistair Francis bool matched, mismatched; 856e8e49943SAlistair Francis int i, j; 857e8e49943SAlistair Francis 858e8e49943SAlistair Francis for (i = 0; i < s->num_type1_screeners; i++) { 859c755c943SLuc Michel reg = s->regs[R_SCREENING_TYPE1_REG0 + i]; 860e8e49943SAlistair Francis matched = false; 861e8e49943SAlistair Francis mismatched = false; 862e8e49943SAlistair Francis 863e8e49943SAlistair Francis /* Screening is based on UDP Port */ 864b46b526cSLuc Michel if (FIELD_EX32(reg, SCREENING_TYPE1_REG0, UDP_PORT_MATCH_EN)) { 865e8e49943SAlistair Francis uint16_t udp_port = rxbuf_ptr[14 + 22] << 8 | rxbuf_ptr[14 + 23]; 866b46b526cSLuc Michel if (udp_port == FIELD_EX32(reg, SCREENING_TYPE1_REG0, UDP_PORT_MATCH)) { 867e8e49943SAlistair Francis matched = true; 868e8e49943SAlistair Francis } else { 869e8e49943SAlistair Francis mismatched = true; 870e8e49943SAlistair Francis } 871e8e49943SAlistair Francis } 872e8e49943SAlistair Francis 873e8e49943SAlistair Francis /* Screening is based on DS/TC */ 874b46b526cSLuc Michel if (FIELD_EX32(reg, SCREENING_TYPE1_REG0, DSTC_ENABLE)) { 875e8e49943SAlistair Francis uint8_t dscp = rxbuf_ptr[14 + 1]; 876b46b526cSLuc Michel if (dscp == FIELD_EX32(reg, SCREENING_TYPE1_REG0, DSTC_MATCH)) { 877e8e49943SAlistair Francis matched = true; 878e8e49943SAlistair Francis } else { 879e8e49943SAlistair Francis mismatched = true; 880e8e49943SAlistair Francis } 881e8e49943SAlistair Francis } 882e8e49943SAlistair Francis 883e8e49943SAlistair Francis if (matched && !mismatched) { 884b46b526cSLuc Michel return FIELD_EX32(reg, SCREENING_TYPE1_REG0, QUEUE_NUM); 885e8e49943SAlistair Francis } 886e8e49943SAlistair Francis } 887e8e49943SAlistair Francis 888e8e49943SAlistair Francis for (i = 0; i < s->num_type2_screeners; i++) { 889c755c943SLuc Michel reg = s->regs[R_SCREENING_TYPE2_REG0 + i]; 890e8e49943SAlistair Francis matched = false; 891e8e49943SAlistair Francis mismatched = false; 892e8e49943SAlistair Francis 893b46b526cSLuc Michel if (FIELD_EX32(reg, SCREENING_TYPE2_REG0, ETHERTYPE_ENABLE)) { 894e8e49943SAlistair Francis uint16_t type = rxbuf_ptr[12] << 8 | rxbuf_ptr[13]; 895b46b526cSLuc Michel int et_idx = FIELD_EX32(reg, SCREENING_TYPE2_REG0, 896b46b526cSLuc Michel ETHERTYPE_REG_INDEX); 897e8e49943SAlistair Francis 898e8e49943SAlistair Francis if (et_idx > s->num_type2_screeners) { 899e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range ethertype " 900e8e49943SAlistair Francis "register index: %d\n", et_idx); 901e8e49943SAlistair Francis } 902c755c943SLuc Michel if (type == s->regs[R_SCREENING_TYPE2_ETHERTYPE_REG0 + 903e8e49943SAlistair Francis et_idx]) { 904e8e49943SAlistair Francis matched = true; 905e8e49943SAlistair Francis } else { 906e8e49943SAlistair Francis mismatched = true; 907e8e49943SAlistair Francis } 908e8e49943SAlistair Francis } 909e8e49943SAlistair Francis 910e8e49943SAlistair Francis /* Compare A, B, C */ 911e8e49943SAlistair Francis for (j = 0; j < 3; j++) { 912b46b526cSLuc Michel uint32_t cr0, cr1, mask, compare; 913e8e49943SAlistair Francis uint16_t rx_cmp; 914e8e49943SAlistair Francis int offset; 915b46b526cSLuc Michel int cr_idx = extract32(reg, R_SCREENING_TYPE2_REG0_COMPARE_A_SHIFT + j * 6, 916b46b526cSLuc Michel R_SCREENING_TYPE2_REG0_COMPARE_A_LENGTH); 917e8e49943SAlistair Francis 918b46b526cSLuc Michel if (!extract32(reg, R_SCREENING_TYPE2_REG0_COMPARE_A_ENABLE_SHIFT + j * 6, 919b46b526cSLuc Michel R_SCREENING_TYPE2_REG0_COMPARE_A_ENABLE_LENGTH)) { 920e8e49943SAlistair Francis continue; 921e8e49943SAlistair Francis } 922b46b526cSLuc Michel 923e8e49943SAlistair Francis if (cr_idx > s->num_type2_screeners) { 924e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range compare " 925e8e49943SAlistair Francis "register index: %d\n", cr_idx); 926e8e49943SAlistair Francis } 927e8e49943SAlistair Francis 928c755c943SLuc Michel cr0 = s->regs[R_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2]; 929b46b526cSLuc Michel cr1 = s->regs[R_TYPE2_COMPARE_0_WORD_1 + cr_idx * 2]; 930b46b526cSLuc Michel offset = FIELD_EX32(cr1, TYPE2_COMPARE_0_WORD_1, OFFSET_VALUE); 931e8e49943SAlistair Francis 932b46b526cSLuc Michel switch (FIELD_EX32(cr1, TYPE2_COMPARE_0_WORD_1, COMPARE_OFFSET)) { 933e8e49943SAlistair Francis case 3: /* Skip UDP header */ 934e8e49943SAlistair Francis qemu_log_mask(LOG_UNIMP, "TCP compare offsets" 935e8e49943SAlistair Francis "unimplemented - assuming UDP\n"); 936e8e49943SAlistair Francis offset += 8; 937e8e49943SAlistair Francis /* Fallthrough */ 938e8e49943SAlistair Francis case 2: /* skip the IP header */ 939e8e49943SAlistair Francis offset += 20; 940e8e49943SAlistair Francis /* Fallthrough */ 941e8e49943SAlistair Francis case 1: /* Count from after the ethertype */ 942e8e49943SAlistair Francis offset += 14; 943e8e49943SAlistair Francis break; 944e8e49943SAlistair Francis case 0: 945e8e49943SAlistair Francis /* Offset from start of frame */ 946e8e49943SAlistair Francis break; 947e8e49943SAlistair Francis } 948e8e49943SAlistair Francis 949e8e49943SAlistair Francis rx_cmp = rxbuf_ptr[offset] << 8 | rxbuf_ptr[offset]; 950b46b526cSLuc Michel mask = FIELD_EX32(cr0, TYPE2_COMPARE_0_WORD_0, MASK_VALUE); 951b46b526cSLuc Michel compare = FIELD_EX32(cr0, TYPE2_COMPARE_0_WORD_0, COMPARE_VALUE); 952e8e49943SAlistair Francis 953b46b526cSLuc Michel if ((rx_cmp & mask) == (compare & mask)) { 954e8e49943SAlistair Francis matched = true; 955e8e49943SAlistair Francis } else { 956e8e49943SAlistair Francis mismatched = true; 957e8e49943SAlistair Francis } 958e8e49943SAlistair Francis } 959e8e49943SAlistair Francis 960e8e49943SAlistair Francis if (matched && !mismatched) { 961b46b526cSLuc Michel return FIELD_EX32(reg, SCREENING_TYPE2_REG0, QUEUE_NUM); 962e8e49943SAlistair Francis } 963e8e49943SAlistair Francis } 964e8e49943SAlistair Francis 965e8e49943SAlistair Francis /* We made it here, assume it's queue 0 */ 966e8e49943SAlistair Francis return 0; 967e8e49943SAlistair Francis } 968e8e49943SAlistair Francis 96996ea126aSSai Pavan Boddu static uint32_t gem_get_queue_base_addr(CadenceGEMState *s, bool tx, int q) 97096ea126aSSai Pavan Boddu { 97196ea126aSSai Pavan Boddu uint32_t base_addr = 0; 97296ea126aSSai Pavan Boddu 97396ea126aSSai Pavan Boddu switch (q) { 97496ea126aSSai Pavan Boddu case 0: 975c755c943SLuc Michel base_addr = s->regs[tx ? R_TXQBASE : R_RXQBASE]; 97696ea126aSSai Pavan Boddu break; 97796ea126aSSai Pavan Boddu case 1 ... (MAX_PRIORITY_QUEUES - 1): 978c755c943SLuc Michel base_addr = s->regs[(tx ? R_TRANSMIT_Q1_PTR : 979c755c943SLuc Michel R_RECEIVE_Q1_PTR) + q - 1]; 98096ea126aSSai Pavan Boddu break; 98196ea126aSSai Pavan Boddu default: 98296ea126aSSai Pavan Boddu g_assert_not_reached(); 98396ea126aSSai Pavan Boddu }; 98496ea126aSSai Pavan Boddu 98596ea126aSSai Pavan Boddu return base_addr; 98696ea126aSSai Pavan Boddu } 98796ea126aSSai Pavan Boddu 98896ea126aSSai Pavan Boddu static inline uint32_t gem_get_tx_queue_base_addr(CadenceGEMState *s, int q) 98996ea126aSSai Pavan Boddu { 99096ea126aSSai Pavan Boddu return gem_get_queue_base_addr(s, true, q); 99196ea126aSSai Pavan Boddu } 99296ea126aSSai Pavan Boddu 99396ea126aSSai Pavan Boddu static inline uint32_t gem_get_rx_queue_base_addr(CadenceGEMState *s, int q) 99496ea126aSSai Pavan Boddu { 99596ea126aSSai Pavan Boddu return gem_get_queue_base_addr(s, false, q); 99696ea126aSSai Pavan Boddu } 99796ea126aSSai Pavan Boddu 998357aa013SEdgar E. Iglesias static hwaddr gem_get_desc_addr(CadenceGEMState *s, bool tx, int q) 999357aa013SEdgar E. Iglesias { 1000357aa013SEdgar E. Iglesias hwaddr desc_addr = 0; 1001357aa013SEdgar E. Iglesias 100201f9175dSLuc Michel if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) { 1003c755c943SLuc Michel desc_addr = s->regs[tx ? R_TBQPH : R_RBQPH]; 1004357aa013SEdgar E. Iglesias } 1005357aa013SEdgar E. Iglesias desc_addr <<= 32; 1006357aa013SEdgar E. Iglesias desc_addr |= tx ? s->tx_desc_addr[q] : s->rx_desc_addr[q]; 1007357aa013SEdgar E. Iglesias return desc_addr; 1008357aa013SEdgar E. Iglesias } 1009357aa013SEdgar E. Iglesias 1010357aa013SEdgar E. Iglesias static hwaddr gem_get_tx_desc_addr(CadenceGEMState *s, int q) 1011357aa013SEdgar E. Iglesias { 1012357aa013SEdgar E. Iglesias return gem_get_desc_addr(s, true, q); 1013357aa013SEdgar E. Iglesias } 1014357aa013SEdgar E. Iglesias 1015357aa013SEdgar E. Iglesias static hwaddr gem_get_rx_desc_addr(CadenceGEMState *s, int q) 1016357aa013SEdgar E. Iglesias { 1017357aa013SEdgar E. Iglesias return gem_get_desc_addr(s, false, q); 1018357aa013SEdgar E. Iglesias } 1019357aa013SEdgar E. Iglesias 102067101725SAlistair Francis static void gem_get_rx_desc(CadenceGEMState *s, int q) 102106c2fe95SPeter Crosthwaite { 1022357aa013SEdgar E. Iglesias hwaddr desc_addr = gem_get_rx_desc_addr(s, q); 1023357aa013SEdgar E. Iglesias 1024357aa013SEdgar E. Iglesias DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", desc_addr); 1025357aa013SEdgar E. Iglesias 102606c2fe95SPeter Crosthwaite /* read current descriptor */ 1027357aa013SEdgar E. Iglesias address_space_read(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED, 1028b7cbebf2SPhilippe Mathieu-Daudé s->rx_desc[q], 1029e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, true)); 103006c2fe95SPeter Crosthwaite 103106c2fe95SPeter Crosthwaite /* Descriptor owned by software ? */ 103267101725SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[q]) == 1) { 1033357aa013SEdgar E. Iglesias DB_PRINT("descriptor 0x%" HWADDR_PRIx " owned by sw.\n", desc_addr); 1034466da857SLuc Michel s->regs[R_RXSTATUS] |= R_RXSTATUS_BUF_NOT_AVAILABLE_MASK; 1035987e8060SLuc Michel gem_set_isr(s, q, R_ISR_RX_USED_MASK); 103606c2fe95SPeter Crosthwaite /* Handle interrupt consequences */ 103706c2fe95SPeter Crosthwaite gem_update_int_status(s); 103806c2fe95SPeter Crosthwaite } 103906c2fe95SPeter Crosthwaite } 104006c2fe95SPeter Crosthwaite 1041e9f186e5SPeter A. G. Crosthwaite /* 1042e9f186e5SPeter A. G. Crosthwaite * gem_receive: 1043e9f186e5SPeter A. G. Crosthwaite * Fit a packet handed to us by QEMU into the receive descriptor ring. 1044e9f186e5SPeter A. G. Crosthwaite */ 10454e68f7a0SStefan Hajnoczi static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) 1046e9f186e5SPeter A. G. Crosthwaite { 104724d62fd5SSai Pavan Boddu CadenceGEMState *s = qemu_get_nic_opaque(nc); 1048e9f186e5SPeter A. G. Crosthwaite unsigned rxbufsize, bytes_to_copy; 1049e9f186e5SPeter A. G. Crosthwaite unsigned rxbuf_offset; 1050e9f186e5SPeter A. G. Crosthwaite uint8_t *rxbuf_ptr; 10513b2c97f9SEdgar E. Iglesias bool first_desc = true; 105263af1e0cSPeter Crosthwaite int maf; 10532bf57f73SAlistair Francis int q = 0; 1054e9f186e5SPeter A. G. Crosthwaite 1055e9f186e5SPeter A. G. Crosthwaite /* Is this destination MAC address "for us" ? */ 105663af1e0cSPeter Crosthwaite maf = gem_mac_address_filter(s, buf); 105763af1e0cSPeter Crosthwaite if (maf == GEM_RX_REJECT) { 10582431f4f1SMichael Tokarev return size; /* no, drop silently b/c it's not an error */ 1059e9f186e5SPeter A. G. Crosthwaite } 1060e9f186e5SPeter A. G. Crosthwaite 1061e9f186e5SPeter A. G. Crosthwaite /* Discard packets with receive length error enabled ? */ 106287a49c3fSLuc Michel if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, LEN_ERR_DISCARD)) { 1063e9f186e5SPeter A. G. Crosthwaite unsigned type_len; 1064e9f186e5SPeter A. G. Crosthwaite 1065e9f186e5SPeter A. G. Crosthwaite /* Fish the ethertype / length field out of the RX packet */ 1066e9f186e5SPeter A. G. Crosthwaite type_len = buf[12] << 8 | buf[13]; 1067e9f186e5SPeter A. G. Crosthwaite /* It is a length field, not an ethertype */ 1068e9f186e5SPeter A. G. Crosthwaite if (type_len < 0x600) { 1069e9f186e5SPeter A. G. Crosthwaite if (size < type_len) { 1070e9f186e5SPeter A. G. Crosthwaite /* discard */ 1071e9f186e5SPeter A. G. Crosthwaite return -1; 1072e9f186e5SPeter A. G. Crosthwaite } 1073e9f186e5SPeter A. G. Crosthwaite } 1074e9f186e5SPeter A. G. Crosthwaite } 1075e9f186e5SPeter A. G. Crosthwaite 1076e9f186e5SPeter A. G. Crosthwaite /* 1077e9f186e5SPeter A. G. Crosthwaite * Determine configured receive buffer offset (probably 0) 1078e9f186e5SPeter A. G. Crosthwaite */ 107987a49c3fSLuc Michel rxbuf_offset = FIELD_EX32(s->regs[R_NWCFG], NWCFG, RECV_BUF_OFFSET); 1080e9f186e5SPeter A. G. Crosthwaite 1081e9f186e5SPeter A. G. Crosthwaite /* The configure size of each receive buffer. Determines how many 1082e9f186e5SPeter A. G. Crosthwaite * buffers needed to hold this packet. 1083e9f186e5SPeter A. G. Crosthwaite */ 108401f9175dSLuc Michel rxbufsize = FIELD_EX32(s->regs[R_DMACFG], DMACFG, RX_BUF_SIZE); 108501f9175dSLuc Michel rxbufsize *= GEM_DMACFG_RBUFSZ_MUL; 108601f9175dSLuc Michel 1087e9f186e5SPeter A. G. Crosthwaite bytes_to_copy = size; 1088e9f186e5SPeter A. G. Crosthwaite 1089f265ae8cSAlistair Francis /* Hardware allows a zero value here but warns against it. To avoid QEMU 1090f265ae8cSAlistair Francis * indefinite loops we enforce a minimum value here 1091f265ae8cSAlistair Francis */ 1092f265ae8cSAlistair Francis if (rxbufsize < GEM_DMACFG_RBUFSZ_MUL) { 1093f265ae8cSAlistair Francis rxbufsize = GEM_DMACFG_RBUFSZ_MUL; 1094f265ae8cSAlistair Francis } 1095f265ae8cSAlistair Francis 1096191946c5SPeter Crosthwaite /* Pad to minimum length. Assume FCS field is stripped, logic 1097191946c5SPeter Crosthwaite * below will increment it to the real minimum of 64 when 1098191946c5SPeter Crosthwaite * not FCS stripping 1099191946c5SPeter Crosthwaite */ 1100191946c5SPeter Crosthwaite if (size < 60) { 1101191946c5SPeter Crosthwaite size = 60; 1102191946c5SPeter Crosthwaite } 1103191946c5SPeter Crosthwaite 1104e9f186e5SPeter A. G. Crosthwaite /* Strip of FCS field ? (usually yes) */ 110587a49c3fSLuc Michel if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, FCS_REMOVE)) { 1106e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr = (void *)buf; 1107e9f186e5SPeter A. G. Crosthwaite } else { 1108df93de98SLuc Michel uint32_t crc_val; 1109e9f186e5SPeter A. G. Crosthwaite 111024d62fd5SSai Pavan Boddu if (size > MAX_FRAME_SIZE - sizeof(crc_val)) { 111124d62fd5SSai Pavan Boddu size = MAX_FRAME_SIZE - sizeof(crc_val); 1112244381ecSPrasad J Pandit } 1113244381ecSPrasad J Pandit bytes_to_copy = size; 1114e9f186e5SPeter A. G. Crosthwaite /* The application wants the FCS field, which QEMU does not provide. 11153048ed6aSPeter Crosthwaite * We must try and calculate one. 1116e9f186e5SPeter A. G. Crosthwaite */ 1117e9f186e5SPeter A. G. Crosthwaite 111824d62fd5SSai Pavan Boddu memcpy(s->rx_packet, buf, size); 111924d62fd5SSai Pavan Boddu memset(s->rx_packet + size, 0, MAX_FRAME_SIZE - size); 112024d62fd5SSai Pavan Boddu rxbuf_ptr = s->rx_packet; 112124d62fd5SSai Pavan Boddu crc_val = cpu_to_le32(crc32(0, s->rx_packet, MAX(size, 60))); 112224d62fd5SSai Pavan Boddu memcpy(s->rx_packet + size, &crc_val, sizeof(crc_val)); 1123e9f186e5SPeter A. G. Crosthwaite 1124e9f186e5SPeter A. G. Crosthwaite bytes_to_copy += 4; 1125e9f186e5SPeter A. G. Crosthwaite size += 4; 1126e9f186e5SPeter A. G. Crosthwaite } 1127e9f186e5SPeter A. G. Crosthwaite 11286fe7661dSSai Pavan Boddu DB_PRINT("config bufsize: %u packet size: %zd\n", rxbufsize, size); 1129e9f186e5SPeter A. G. Crosthwaite 1130b12227afSStefan Weil /* Find which queue we are targeting */ 1131e8e49943SAlistair Francis q = get_queue_from_screen(s, rxbuf_ptr, rxbufsize); 1132e8e49943SAlistair Francis 11337ca151c3SSai Pavan Boddu if (size > gem_get_max_buf_len(s, false)) { 11347ca151c3SSai Pavan Boddu qemu_log_mask(LOG_GUEST_ERROR, "rx frame too long\n"); 1135987e8060SLuc Michel gem_set_isr(s, q, R_ISR_AMBA_ERROR_MASK); 11367ca151c3SSai Pavan Boddu return -1; 11377ca151c3SSai Pavan Boddu } 11387ca151c3SSai Pavan Boddu 11397cfd65e4SPeter Crosthwaite while (bytes_to_copy) { 1140357aa013SEdgar E. Iglesias hwaddr desc_addr; 1141357aa013SEdgar E. Iglesias 114206c2fe95SPeter Crosthwaite /* Do nothing if receive is not enabled. */ 114306c2fe95SPeter Crosthwaite if (!gem_can_receive(nc)) { 1144e9f186e5SPeter A. G. Crosthwaite return -1; 1145e9f186e5SPeter A. G. Crosthwaite } 1146e9f186e5SPeter A. G. Crosthwaite 11476fe7661dSSai Pavan Boddu DB_PRINT("copy %" PRIu32 " bytes to 0x%" PRIx64 "\n", 1148dda8f185SBin Meng MIN(bytes_to_copy, rxbufsize), 1149dda8f185SBin Meng rx_desc_get_buffer(s, s->rx_desc[q])); 1150e9f186e5SPeter A. G. Crosthwaite 1151e9f186e5SPeter A. G. Crosthwaite /* Copy packet data to emulated DMA buffer */ 115284aec8efSEdgar E. Iglesias address_space_write(&s->dma_as, rx_desc_get_buffer(s, s->rx_desc[q]) + 11532bf57f73SAlistair Francis rxbuf_offset, 115484aec8efSEdgar E. Iglesias MEMTXATTRS_UNSPECIFIED, rxbuf_ptr, 1155e48fdd9dSEdgar E. Iglesias MIN(bytes_to_copy, rxbufsize)); 1156e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr += MIN(bytes_to_copy, rxbufsize); 115730570698SPeter Crosthwaite bytes_to_copy -= MIN(bytes_to_copy, rxbufsize); 11583b2c97f9SEdgar E. Iglesias 115959ab136aSRamon Fried rx_desc_clear_control(s->rx_desc[q]); 116059ab136aSRamon Fried 11613b2c97f9SEdgar E. Iglesias /* Update the descriptor. */ 11623b2c97f9SEdgar E. Iglesias if (first_desc) { 11632bf57f73SAlistair Francis rx_desc_set_sof(s->rx_desc[q]); 11643b2c97f9SEdgar E. Iglesias first_desc = false; 11653b2c97f9SEdgar E. Iglesias } 11663b2c97f9SEdgar E. Iglesias if (bytes_to_copy == 0) { 11672bf57f73SAlistair Francis rx_desc_set_eof(s->rx_desc[q]); 11682bf57f73SAlistair Francis rx_desc_set_length(s->rx_desc[q], size); 11693b2c97f9SEdgar E. Iglesias } 11702bf57f73SAlistair Francis rx_desc_set_ownership(s->rx_desc[q]); 117163af1e0cSPeter Crosthwaite 117263af1e0cSPeter Crosthwaite switch (maf) { 117363af1e0cSPeter Crosthwaite case GEM_RX_PROMISCUOUS_ACCEPT: 117463af1e0cSPeter Crosthwaite break; 117563af1e0cSPeter Crosthwaite case GEM_RX_BROADCAST_ACCEPT: 11762bf57f73SAlistair Francis rx_desc_set_broadcast(s->rx_desc[q]); 117763af1e0cSPeter Crosthwaite break; 117863af1e0cSPeter Crosthwaite case GEM_RX_UNICAST_HASH_ACCEPT: 11792bf57f73SAlistair Francis rx_desc_set_unicast_hash(s->rx_desc[q]); 118063af1e0cSPeter Crosthwaite break; 118163af1e0cSPeter Crosthwaite case GEM_RX_MULTICAST_HASH_ACCEPT: 11822bf57f73SAlistair Francis rx_desc_set_multicast_hash(s->rx_desc[q]); 118363af1e0cSPeter Crosthwaite break; 118463af1e0cSPeter Crosthwaite case GEM_RX_REJECT: 118563af1e0cSPeter Crosthwaite abort(); 118663af1e0cSPeter Crosthwaite default: /* SAR */ 11872bf57f73SAlistair Francis rx_desc_set_sar(s->rx_desc[q], maf); 118863af1e0cSPeter Crosthwaite } 118963af1e0cSPeter Crosthwaite 11903b2c97f9SEdgar E. Iglesias /* Descriptor write-back. */ 1191357aa013SEdgar E. Iglesias desc_addr = gem_get_rx_desc_addr(s, q); 1192b7cbebf2SPhilippe Mathieu-Daudé address_space_write(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED, 1193b7cbebf2SPhilippe Mathieu-Daudé s->rx_desc[q], 1194e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, true)); 11953b2c97f9SEdgar E. Iglesias 1196e9f186e5SPeter A. G. Crosthwaite /* Next descriptor */ 11972bf57f73SAlistair Francis if (rx_desc_get_wrap(s->rx_desc[q])) { 1198288f1e3fSPeter Crosthwaite DB_PRINT("wrapping RX descriptor list\n"); 119996ea126aSSai Pavan Boddu s->rx_desc_addr[q] = gem_get_rx_queue_base_addr(s, q); 1200e9f186e5SPeter A. G. Crosthwaite } else { 1201288f1e3fSPeter Crosthwaite DB_PRINT("incrementing RX descriptor list\n"); 1202e48fdd9dSEdgar E. Iglesias s->rx_desc_addr[q] += 4 * gem_get_desc_len(s, true); 1203e9f186e5SPeter A. G. Crosthwaite } 120467101725SAlistair Francis 120567101725SAlistair Francis gem_get_rx_desc(s, q); 12067cfd65e4SPeter Crosthwaite } 1207e9f186e5SPeter A. G. Crosthwaite 1208e9f186e5SPeter A. G. Crosthwaite /* Count it */ 1209e9f186e5SPeter A. G. Crosthwaite gem_receive_updatestats(s, buf, size); 1210e9f186e5SPeter A. G. Crosthwaite 1211466da857SLuc Michel s->regs[R_RXSTATUS] |= R_RXSTATUS_FRAME_RECEIVED_MASK; 1212987e8060SLuc Michel gem_set_isr(s, q, R_ISR_RECV_COMPLETE_MASK); 1213e9f186e5SPeter A. G. Crosthwaite 1214e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 1215e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1216e9f186e5SPeter A. G. Crosthwaite 1217e9f186e5SPeter A. G. Crosthwaite return size; 1218e9f186e5SPeter A. G. Crosthwaite } 1219e9f186e5SPeter A. G. Crosthwaite 1220e9f186e5SPeter A. G. Crosthwaite /* 1221e9f186e5SPeter A. G. Crosthwaite * gem_transmit_updatestats: 1222e9f186e5SPeter A. G. Crosthwaite * Increment transmit statistics. 1223e9f186e5SPeter A. G. Crosthwaite */ 1224448f19e2SPeter Crosthwaite static void gem_transmit_updatestats(CadenceGEMState *s, const uint8_t *packet, 1225e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 1226e9f186e5SPeter A. G. Crosthwaite { 1227e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 1228e9f186e5SPeter A. G. Crosthwaite 1229e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) transmitted */ 1230c755c943SLuc Michel octets = ((uint64_t)(s->regs[R_OCTTXLO]) << 32) | 1231c755c943SLuc Michel s->regs[R_OCTTXHI]; 1232e9f186e5SPeter A. G. Crosthwaite octets += bytes; 1233c755c943SLuc Michel s->regs[R_OCTTXLO] = octets >> 32; 1234c755c943SLuc Michel s->regs[R_OCTTXHI] = octets; 1235e9f186e5SPeter A. G. Crosthwaite 1236e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames transmitted */ 1237c755c943SLuc Michel s->regs[R_TXCNT]++; 1238e9f186e5SPeter A. G. Crosthwaite 1239e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 1240e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 1241c755c943SLuc Michel s->regs[R_TXBCNT]++; 1242e9f186e5SPeter A. G. Crosthwaite } 1243e9f186e5SPeter A. G. Crosthwaite 1244e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 1245e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 1246c755c943SLuc Michel s->regs[R_TXMCNT]++; 1247e9f186e5SPeter A. G. Crosthwaite } 1248e9f186e5SPeter A. G. Crosthwaite 1249e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 1250c755c943SLuc Michel s->regs[R_TX64CNT]++; 1251e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 1252c755c943SLuc Michel s->regs[R_TX65CNT]++; 1253e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 1254c755c943SLuc Michel s->regs[R_TX128CNT]++; 1255e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 1256c755c943SLuc Michel s->regs[R_TX256CNT]++; 1257e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 1258c755c943SLuc Michel s->regs[R_TX512CNT]++; 1259e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 1260c755c943SLuc Michel s->regs[R_TX1024CNT]++; 1261e9f186e5SPeter A. G. Crosthwaite } else { 1262c755c943SLuc Michel s->regs[R_TX1519CNT]++; 1263e9f186e5SPeter A. G. Crosthwaite } 1264e9f186e5SPeter A. G. Crosthwaite } 1265e9f186e5SPeter A. G. Crosthwaite 1266e9f186e5SPeter A. G. Crosthwaite /* 1267e9f186e5SPeter A. G. Crosthwaite * gem_transmit: 1268e9f186e5SPeter A. G. Crosthwaite * Fish packets out of the descriptor ring and feed them to QEMU 1269e9f186e5SPeter A. G. Crosthwaite */ 1270448f19e2SPeter Crosthwaite static void gem_transmit(CadenceGEMState *s) 1271e9f186e5SPeter A. G. Crosthwaite { 12728568313fSEdgar E. Iglesias uint32_t desc[DESC_MAX_NUM_WORDS]; 1273a8170e5eSAvi Kivity hwaddr packet_desc_addr; 1274e9f186e5SPeter A. G. Crosthwaite uint8_t *p; 1275e9f186e5SPeter A. G. Crosthwaite unsigned total_bytes; 12762bf57f73SAlistair Francis int q = 0; 1277e9f186e5SPeter A. G. Crosthwaite 1278e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 1279bd8a922dSLuc Michel if (!FIELD_EX32(s->regs[R_NWCTRL], NWCTRL, ENABLE_TRANSMIT)) { 1280e9f186e5SPeter A. G. Crosthwaite return; 1281e9f186e5SPeter A. G. Crosthwaite } 1282e9f186e5SPeter A. G. Crosthwaite 1283e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1284e9f186e5SPeter A. G. Crosthwaite 12853048ed6aSPeter Crosthwaite /* The packet we will hand off to QEMU. 1286e9f186e5SPeter A. G. Crosthwaite * Packets scattered across multiple descriptors are gathered to this 1287e9f186e5SPeter A. G. Crosthwaite * one contiguous buffer first. 1288e9f186e5SPeter A. G. Crosthwaite */ 128924d62fd5SSai Pavan Boddu p = s->tx_packet; 1290e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 1291e9f186e5SPeter A. G. Crosthwaite 129267101725SAlistair Francis for (q = s->num_priority_queues - 1; q >= 0; q--) { 1293e9f186e5SPeter A. G. Crosthwaite /* read current descriptor */ 1294357aa013SEdgar E. Iglesias packet_desc_addr = gem_get_tx_desc_addr(s, q); 1295fa15286aSPeter Crosthwaite 1296fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 129784aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, packet_desc_addr, 1298b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc, 1299e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, false)); 1300e9f186e5SPeter A. G. Crosthwaite /* Handle all descriptors owned by hardware */ 1301e9f186e5SPeter A. G. Crosthwaite while (tx_desc_get_used(desc) == 0) { 1302e9f186e5SPeter A. G. Crosthwaite 1303e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 1304bd8a922dSLuc Michel if (!FIELD_EX32(s->regs[R_NWCTRL], NWCTRL, ENABLE_TRANSMIT)) { 1305e9f186e5SPeter A. G. Crosthwaite return; 1306e9f186e5SPeter A. G. Crosthwaite } 130767101725SAlistair Francis print_gem_tx_desc(desc, q); 1308e9f186e5SPeter A. G. Crosthwaite 1309e9f186e5SPeter A. G. Crosthwaite /* The real hardware would eat this (and possibly crash). 1310e9f186e5SPeter A. G. Crosthwaite * For QEMU let's lend a helping hand. 1311e9f186e5SPeter A. G. Crosthwaite */ 1312e48fdd9dSEdgar E. Iglesias if ((tx_desc_get_buffer(s, desc) == 0) || 1313e9f186e5SPeter A. G. Crosthwaite (tx_desc_get_length(desc) == 0)) { 13146fe7661dSSai Pavan Boddu DB_PRINT("Invalid TX descriptor @ 0x%" HWADDR_PRIx "\n", 13156fe7661dSSai Pavan Boddu packet_desc_addr); 1316e9f186e5SPeter A. G. Crosthwaite break; 1317e9f186e5SPeter A. G. Crosthwaite } 1318e9f186e5SPeter A. G. Crosthwaite 13197ca151c3SSai Pavan Boddu if (tx_desc_get_length(desc) > gem_get_max_buf_len(s, true) - 132024d62fd5SSai Pavan Boddu (p - s->tx_packet)) { 13217ca151c3SSai Pavan Boddu qemu_log_mask(LOG_GUEST_ERROR, "TX descriptor @ 0x%" \ 13227ca151c3SSai Pavan Boddu HWADDR_PRIx " too large: size 0x%x space 0x%zx\n", 1323dda8f185SBin Meng packet_desc_addr, tx_desc_get_length(desc), 13247ca151c3SSai Pavan Boddu gem_get_max_buf_len(s, true) - (p - s->tx_packet)); 1325987e8060SLuc Michel gem_set_isr(s, q, R_ISR_AMBA_ERROR_MASK); 1326d7f05365SMichael S. Tsirkin break; 1327d7f05365SMichael S. Tsirkin } 1328d7f05365SMichael S. Tsirkin 132977524d11SAlistair Francis /* Gather this fragment of the packet from "dma memory" to our 133077524d11SAlistair Francis * contig buffer. 1331e9f186e5SPeter A. G. Crosthwaite */ 133284aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, tx_desc_get_buffer(s, desc), 133384aec8efSEdgar E. Iglesias MEMTXATTRS_UNSPECIFIED, 133484aec8efSEdgar E. Iglesias p, tx_desc_get_length(desc)); 1335e9f186e5SPeter A. G. Crosthwaite p += tx_desc_get_length(desc); 1336e9f186e5SPeter A. G. Crosthwaite total_bytes += tx_desc_get_length(desc); 1337e9f186e5SPeter A. G. Crosthwaite 1338e9f186e5SPeter A. G. Crosthwaite /* Last descriptor for this packet; hand the whole thing off */ 1339e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_last(desc)) { 13408568313fSEdgar E. Iglesias uint32_t desc_first[DESC_MAX_NUM_WORDS]; 1341357aa013SEdgar E. Iglesias hwaddr desc_addr = gem_get_tx_desc_addr(s, q); 13426ab57a6bSPeter Crosthwaite 1343e9f186e5SPeter A. G. Crosthwaite /* Modify the 1st descriptor of this packet to be owned by 1344e9f186e5SPeter A. G. Crosthwaite * the processor. 1345e9f186e5SPeter A. G. Crosthwaite */ 1346357aa013SEdgar E. Iglesias address_space_read(&s->dma_as, desc_addr, 1347b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc_first, 13486ab57a6bSPeter Crosthwaite sizeof(desc_first)); 13496ab57a6bSPeter Crosthwaite tx_desc_set_used(desc_first); 1350357aa013SEdgar E. Iglesias address_space_write(&s->dma_as, desc_addr, 1351b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc_first, 13526ab57a6bSPeter Crosthwaite sizeof(desc_first)); 13533048ed6aSPeter Crosthwaite /* Advance the hardware current descriptor past this packet */ 1354e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 135596ea126aSSai Pavan Boddu s->tx_desc_addr[q] = gem_get_tx_queue_base_addr(s, q); 1356e9f186e5SPeter A. G. Crosthwaite } else { 1357e48fdd9dSEdgar E. Iglesias s->tx_desc_addr[q] = packet_desc_addr + 1358e48fdd9dSEdgar E. Iglesias 4 * gem_get_desc_len(s, false); 1359e9f186e5SPeter A. G. Crosthwaite } 13602bf57f73SAlistair Francis DB_PRINT("TX descriptor next: 0x%08x\n", s->tx_desc_addr[q]); 1361e9f186e5SPeter A. G. Crosthwaite 1362466da857SLuc Michel s->regs[R_TXSTATUS] |= R_TXSTATUS_TRANSMIT_COMPLETE_MASK; 1363987e8060SLuc Michel gem_set_isr(s, q, R_ISR_XMIT_COMPLETE_MASK); 136467101725SAlistair Francis 1365e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 1366e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1367e9f186e5SPeter A. G. Crosthwaite 1368e9f186e5SPeter A. G. Crosthwaite /* Is checksum offload enabled? */ 136901f9175dSLuc Michel if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, TX_PBUF_CSUM_OFFLOAD)) { 1370f5746335SBin Meng net_checksum_calculate(s->tx_packet, total_bytes, CSUM_ALL); 1371e9f186e5SPeter A. G. Crosthwaite } 1372e9f186e5SPeter A. G. Crosthwaite 1373e9f186e5SPeter A. G. Crosthwaite /* Update MAC statistics */ 137424d62fd5SSai Pavan Boddu gem_transmit_updatestats(s, s->tx_packet, total_bytes); 1375e9f186e5SPeter A. G. Crosthwaite 1376e9f186e5SPeter A. G. Crosthwaite /* Send the packet somewhere */ 1377bd8a922dSLuc Michel if (s->phy_loop || FIELD_EX32(s->regs[R_NWCTRL], NWCTRL, 1378bd8a922dSLuc Michel LOOPBACK_LOCAL)) { 1379e73adfbeSAlexander Bulekov qemu_receive_packet(qemu_get_queue(s->nic), s->tx_packet, 138077524d11SAlistair Francis total_bytes); 1381e9f186e5SPeter A. G. Crosthwaite } else { 138224d62fd5SSai Pavan Boddu qemu_send_packet(qemu_get_queue(s->nic), s->tx_packet, 1383b356f76dSJason Wang total_bytes); 1384e9f186e5SPeter A. G. Crosthwaite } 1385e9f186e5SPeter A. G. Crosthwaite 1386e9f186e5SPeter A. G. Crosthwaite /* Prepare for next packet */ 138724d62fd5SSai Pavan Boddu p = s->tx_packet; 1388e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 1389e9f186e5SPeter A. G. Crosthwaite } 1390e9f186e5SPeter A. G. Crosthwaite 1391e9f186e5SPeter A. G. Crosthwaite /* read next descriptor */ 1392e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 139301f9175dSLuc Michel if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) { 1394c755c943SLuc Michel packet_desc_addr = s->regs[R_TBQPH]; 1395f1e7cb13SRamon Fried packet_desc_addr <<= 32; 1396f1e7cb13SRamon Fried } else { 1397f1e7cb13SRamon Fried packet_desc_addr = 0; 1398f1e7cb13SRamon Fried } 139996ea126aSSai Pavan Boddu packet_desc_addr |= gem_get_tx_queue_base_addr(s, q); 1400e9f186e5SPeter A. G. Crosthwaite } else { 1401e48fdd9dSEdgar E. Iglesias packet_desc_addr += 4 * gem_get_desc_len(s, false); 1402e9f186e5SPeter A. G. Crosthwaite } 1403fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 140484aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, packet_desc_addr, 1405b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc, 1406e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, false)); 1407e9f186e5SPeter A. G. Crosthwaite } 1408e9f186e5SPeter A. G. Crosthwaite 1409e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_used(desc)) { 1410466da857SLuc Michel s->regs[R_TXSTATUS] |= R_TXSTATUS_USED_BIT_READ_MASK; 141168dbee3bSSai Pavan Boddu /* IRQ TXUSED is defined only for queue 0 */ 141268dbee3bSSai Pavan Boddu if (q == 0) { 1413987e8060SLuc Michel gem_set_isr(s, 0, R_ISR_TX_USED_MASK); 141468dbee3bSSai Pavan Boddu } 1415e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1416e9f186e5SPeter A. G. Crosthwaite } 1417e9f186e5SPeter A. G. Crosthwaite } 141867101725SAlistair Francis } 1419e9f186e5SPeter A. G. Crosthwaite 1420448f19e2SPeter Crosthwaite static void gem_phy_reset(CadenceGEMState *s) 1421e9f186e5SPeter A. G. Crosthwaite { 1422e9f186e5SPeter A. G. Crosthwaite memset(&s->phy_regs[0], 0, sizeof(s->phy_regs)); 1423e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_CONTROL] = 0x1140; 1424e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] = 0x7969; 1425e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID1] = 0x0141; 1426e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID2] = 0x0CC2; 1427e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGADV] = 0x01E1; 1428e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPABIL] = 0xCDE1; 1429e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGEXP] = 0x000F; 1430e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_NEXTP] = 0x2001; 1431e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPNEXTP] = 0x40E6; 1432e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_100BTCTRL] = 0x0300; 1433e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_1000BTSTAT] = 0x7C00; 1434e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXTSTAT] = 0x3000; 1435e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYSPCFC_CTL] = 0x0078; 14367777b7a0SAlistair Francis s->phy_regs[PHY_REG_PHYSPCFC_ST] = 0x7C00; 1437e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL] = 0x0C60; 1438e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LED] = 0x4100; 1439e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL2] = 0x000A; 1440e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_ST] = 0x848B; 1441e9f186e5SPeter A. G. Crosthwaite 1442e9f186e5SPeter A. G. Crosthwaite phy_update_link(s); 1443e9f186e5SPeter A. G. Crosthwaite } 1444e9f186e5SPeter A. G. Crosthwaite 1445e9f186e5SPeter A. G. Crosthwaite static void gem_reset(DeviceState *d) 1446e9f186e5SPeter A. G. Crosthwaite { 144764eb9301SPeter Crosthwaite int i; 1448448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(d); 1449afb4c51fSSebastian Huber const uint8_t *a; 1450726a2a95SEdgar E. Iglesias uint32_t queues_mask = 0; 1451e9f186e5SPeter A. G. Crosthwaite 1452e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1453e9f186e5SPeter A. G. Crosthwaite 1454e9f186e5SPeter A. G. Crosthwaite /* Set post reset register values */ 1455e9f186e5SPeter A. G. Crosthwaite memset(&s->regs[0], 0, sizeof(s->regs)); 1456c755c943SLuc Michel s->regs[R_NWCFG] = 0x00080000; 1457c755c943SLuc Michel s->regs[R_NWSTATUS] = 0x00000006; 1458c755c943SLuc Michel s->regs[R_DMACFG] = 0x00020784; 1459c755c943SLuc Michel s->regs[R_IMR] = 0x07ffffff; 1460c755c943SLuc Michel s->regs[R_TXPAUSE] = 0x0000ffff; 1461c755c943SLuc Michel s->regs[R_TXPARTIALSF] = 0x000003ff; 1462c755c943SLuc Michel s->regs[R_RXPARTIALSF] = 0x000003ff; 1463c755c943SLuc Michel s->regs[R_MODID] = s->revision; 1464c755c943SLuc Michel s->regs[R_DESCONF] = 0x02D00111; 1465c755c943SLuc Michel s->regs[R_DESCONF2] = 0x2ab10000 | s->jumbo_max_len; 1466c755c943SLuc Michel s->regs[R_DESCONF5] = 0x002f2045; 1467ce077875SLuc Michel s->regs[R_DESCONF6] = R_DESCONF6_DMA_ADDR_64B_MASK; 1468c755c943SLuc Michel s->regs[R_INT_Q1_MASK] = 0x00000CE6; 1469c755c943SLuc Michel s->regs[R_JUMBO_MAX_LEN] = s->jumbo_max_len; 1470726a2a95SEdgar E. Iglesias 1471726a2a95SEdgar E. Iglesias if (s->num_priority_queues > 1) { 1472726a2a95SEdgar E. Iglesias queues_mask = MAKE_64BIT_MASK(1, s->num_priority_queues - 1); 1473c755c943SLuc Michel s->regs[R_DESCONF6] |= queues_mask; 1474726a2a95SEdgar E. Iglesias } 1475e9f186e5SPeter A. G. Crosthwaite 1476afb4c51fSSebastian Huber /* Set MAC address */ 1477afb4c51fSSebastian Huber a = &s->conf.macaddr.a[0]; 1478c755c943SLuc Michel s->regs[R_SPADDR1LO] = a[0] | (a[1] << 8) | (a[2] << 16) | (a[3] << 24); 1479c755c943SLuc Michel s->regs[R_SPADDR1HI] = a[4] | (a[5] << 8); 1480afb4c51fSSebastian Huber 148164eb9301SPeter Crosthwaite for (i = 0; i < 4; i++) { 148264eb9301SPeter Crosthwaite s->sar_active[i] = false; 148364eb9301SPeter Crosthwaite } 148464eb9301SPeter Crosthwaite 1485e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1486e9f186e5SPeter A. G. Crosthwaite 1487e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1488e9f186e5SPeter A. G. Crosthwaite } 1489e9f186e5SPeter A. G. Crosthwaite 1490448f19e2SPeter Crosthwaite static uint16_t gem_phy_read(CadenceGEMState *s, unsigned reg_num) 1491e9f186e5SPeter A. G. Crosthwaite { 1492e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, s->phy_regs[reg_num]); 1493e9f186e5SPeter A. G. Crosthwaite return s->phy_regs[reg_num]; 1494e9f186e5SPeter A. G. Crosthwaite } 1495e9f186e5SPeter A. G. Crosthwaite 1496448f19e2SPeter Crosthwaite static void gem_phy_write(CadenceGEMState *s, unsigned reg_num, uint16_t val) 1497e9f186e5SPeter A. G. Crosthwaite { 1498e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, val); 1499e9f186e5SPeter A. G. Crosthwaite 1500e9f186e5SPeter A. G. Crosthwaite switch (reg_num) { 1501e9f186e5SPeter A. G. Crosthwaite case PHY_REG_CONTROL: 1502e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_RST) { 1503e9f186e5SPeter A. G. Crosthwaite /* Phy reset */ 1504e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1505e9f186e5SPeter A. G. Crosthwaite val &= ~(PHY_REG_CONTROL_RST | PHY_REG_CONTROL_LOOP); 1506e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1507e9f186e5SPeter A. G. Crosthwaite } 1508e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_ANEG) { 1509e9f186e5SPeter A. G. Crosthwaite /* Complete autonegotiation immediately */ 15106623d214SLinus Ziegert val &= ~(PHY_REG_CONTROL_ANEG | PHY_REG_CONTROL_ANRESTART); 1511e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= PHY_REG_STATUS_ANEGCMPL; 1512e9f186e5SPeter A. G. Crosthwaite } 1513e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_LOOP) { 1514e9f186e5SPeter A. G. Crosthwaite DB_PRINT("PHY placed in loopback\n"); 1515e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 1; 1516e9f186e5SPeter A. G. Crosthwaite } else { 1517e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1518e9f186e5SPeter A. G. Crosthwaite } 1519e9f186e5SPeter A. G. Crosthwaite break; 1520e9f186e5SPeter A. G. Crosthwaite } 1521e9f186e5SPeter A. G. Crosthwaite s->phy_regs[reg_num] = val; 1522e9f186e5SPeter A. G. Crosthwaite } 1523e9f186e5SPeter A. G. Crosthwaite 152471a082a3SLuc Michel static void gem_handle_phy_access(CadenceGEMState *s) 152571a082a3SLuc Michel { 152671a082a3SLuc Michel uint32_t val = s->regs[R_PHYMNTNC]; 152771a082a3SLuc Michel uint32_t phy_addr, reg_num; 152871a082a3SLuc Michel 152971a082a3SLuc Michel phy_addr = FIELD_EX32(val, PHYMNTNC, PHY_ADDR); 153071a082a3SLuc Michel 153171a082a3SLuc Michel if (phy_addr != s->phy_addr) { 153271a082a3SLuc Michel /* no phy at this address */ 153371a082a3SLuc Michel if (FIELD_EX32(val, PHYMNTNC, OP) == MDIO_OP_READ) { 153471a082a3SLuc Michel s->regs[R_PHYMNTNC] = FIELD_DP32(val, PHYMNTNC, DATA, 0xffff); 153571a082a3SLuc Michel } 153671a082a3SLuc Michel return; 153771a082a3SLuc Michel } 153871a082a3SLuc Michel 153971a082a3SLuc Michel reg_num = FIELD_EX32(val, PHYMNTNC, REG_ADDR); 154071a082a3SLuc Michel 154171a082a3SLuc Michel switch (FIELD_EX32(val, PHYMNTNC, OP)) { 154271a082a3SLuc Michel case MDIO_OP_READ: 154371a082a3SLuc Michel s->regs[R_PHYMNTNC] = FIELD_DP32(val, PHYMNTNC, DATA, 154471a082a3SLuc Michel gem_phy_read(s, reg_num)); 154571a082a3SLuc Michel break; 154671a082a3SLuc Michel 154771a082a3SLuc Michel case MDIO_OP_WRITE: 154871a082a3SLuc Michel gem_phy_write(s, reg_num, val); 154971a082a3SLuc Michel break; 155071a082a3SLuc Michel 155171a082a3SLuc Michel default: 155271a082a3SLuc Michel break; /* only clause 22 operations are supported */ 155371a082a3SLuc Michel } 155471a082a3SLuc Michel } 155571a082a3SLuc Michel 1556e9f186e5SPeter A. G. Crosthwaite /* 1557e9f186e5SPeter A. G. Crosthwaite * gem_read32: 1558e9f186e5SPeter A. G. Crosthwaite * Read a GEM register. 1559e9f186e5SPeter A. G. Crosthwaite */ 1560a8170e5eSAvi Kivity static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size) 1561e9f186e5SPeter A. G. Crosthwaite { 1562448f19e2SPeter Crosthwaite CadenceGEMState *s; 1563e9f186e5SPeter A. G. Crosthwaite uint32_t retval; 15643d558330SMarkus Armbruster s = opaque; 1565e9f186e5SPeter A. G. Crosthwaite 1566e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1567e9f186e5SPeter A. G. Crosthwaite retval = s->regs[offset]; 1568e9f186e5SPeter A. G. Crosthwaite 1569080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x read: 0x%08x\n", (unsigned)offset*4, retval); 1570e9f186e5SPeter A. G. Crosthwaite 1571e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1572c755c943SLuc Michel case R_ISR: 157367101725SAlistair Francis DB_PRINT("lowering irqs on ISR read\n"); 1574596b6f51SAlistair Francis /* The interrupts get updated at the end of the function. */ 1575e9f186e5SPeter A. G. Crosthwaite break; 1576e9f186e5SPeter A. G. Crosthwaite } 1577e9f186e5SPeter A. G. Crosthwaite 1578e9f186e5SPeter A. G. Crosthwaite /* Squash read to clear bits */ 1579e9f186e5SPeter A. G. Crosthwaite s->regs[offset] &= ~(s->regs_rtc[offset]); 1580e9f186e5SPeter A. G. Crosthwaite 1581e9f186e5SPeter A. G. Crosthwaite /* Do not provide write only bits */ 1582e9f186e5SPeter A. G. Crosthwaite retval &= ~(s->regs_wo[offset]); 1583e9f186e5SPeter A. G. Crosthwaite 1584e9f186e5SPeter A. G. Crosthwaite DB_PRINT("0x%08x\n", retval); 158567101725SAlistair Francis gem_update_int_status(s); 1586e9f186e5SPeter A. G. Crosthwaite return retval; 1587e9f186e5SPeter A. G. Crosthwaite } 1588e9f186e5SPeter A. G. Crosthwaite 1589e9f186e5SPeter A. G. Crosthwaite /* 1590e9f186e5SPeter A. G. Crosthwaite * gem_write32: 1591e9f186e5SPeter A. G. Crosthwaite * Write a GEM register. 1592e9f186e5SPeter A. G. Crosthwaite */ 1593a8170e5eSAvi Kivity static void gem_write(void *opaque, hwaddr offset, uint64_t val, 1594e9f186e5SPeter A. G. Crosthwaite unsigned size) 1595e9f186e5SPeter A. G. Crosthwaite { 1596448f19e2SPeter Crosthwaite CadenceGEMState *s = (CadenceGEMState *)opaque; 1597e9f186e5SPeter A. G. Crosthwaite uint32_t readonly; 159867101725SAlistair Francis int i; 1599e9f186e5SPeter A. G. Crosthwaite 1600080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x write: 0x%08x ", (unsigned)offset, (unsigned)val); 1601e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1602e9f186e5SPeter A. G. Crosthwaite 1603e9f186e5SPeter A. G. Crosthwaite /* Squash bits which are read only in write value */ 1604e9f186e5SPeter A. G. Crosthwaite val &= ~(s->regs_ro[offset]); 1605e2314fdaSPeter Crosthwaite /* Preserve (only) bits which are read only and wtc in register */ 1606e2314fdaSPeter Crosthwaite readonly = s->regs[offset] & (s->regs_ro[offset] | s->regs_w1c[offset]); 1607e9f186e5SPeter A. G. Crosthwaite 1608e9f186e5SPeter A. G. Crosthwaite /* Copy register write to backing store */ 1609e2314fdaSPeter Crosthwaite s->regs[offset] = (val & ~s->regs_w1c[offset]) | readonly; 1610e2314fdaSPeter Crosthwaite 1611e2314fdaSPeter Crosthwaite /* do w1c */ 1612e2314fdaSPeter Crosthwaite s->regs[offset] &= ~(s->regs_w1c[offset] & val); 1613e9f186e5SPeter A. G. Crosthwaite 1614e9f186e5SPeter A. G. Crosthwaite /* Handle register write side effects */ 1615e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1616c755c943SLuc Michel case R_NWCTRL: 1617bd8a922dSLuc Michel if (FIELD_EX32(val, NWCTRL, ENABLE_RECEIVE)) { 161867101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 161967101725SAlistair Francis gem_get_rx_desc(s, i); 162067101725SAlistair Francis } 162106c2fe95SPeter Crosthwaite } 1622bd8a922dSLuc Michel if (FIELD_EX32(val, NWCTRL, TRANSMIT_START)) { 1623e9f186e5SPeter A. G. Crosthwaite gem_transmit(s); 1624e9f186e5SPeter A. G. Crosthwaite } 1625bd8a922dSLuc Michel if (!(FIELD_EX32(val, NWCTRL, ENABLE_TRANSMIT))) { 1626e9f186e5SPeter A. G. Crosthwaite /* Reset to start of Q when transmit disabled. */ 162767101725SAlistair Francis for (i = 0; i < s->num_priority_queues; i++) { 162896ea126aSSai Pavan Boddu s->tx_desc_addr[i] = gem_get_tx_queue_base_addr(s, i); 162967101725SAlistair Francis } 1630e9f186e5SPeter A. G. Crosthwaite } 16318202aa53SPeter Crosthwaite if (gem_can_receive(qemu_get_queue(s->nic))) { 1632e3f9d31cSPeter Crosthwaite qemu_flush_queued_packets(qemu_get_queue(s->nic)); 1633e3f9d31cSPeter Crosthwaite } 1634e9f186e5SPeter A. G. Crosthwaite break; 1635e9f186e5SPeter A. G. Crosthwaite 1636c755c943SLuc Michel case R_TXSTATUS: 1637e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1638e9f186e5SPeter A. G. Crosthwaite break; 1639c755c943SLuc Michel case R_RXQBASE: 16402bf57f73SAlistair Francis s->rx_desc_addr[0] = val; 1641e9f186e5SPeter A. G. Crosthwaite break; 1642c755c943SLuc Michel case R_RECEIVE_Q1_PTR ... R_RECEIVE_Q7_PTR: 1643c755c943SLuc Michel s->rx_desc_addr[offset - R_RECEIVE_Q1_PTR + 1] = val; 164467101725SAlistair Francis break; 1645c755c943SLuc Michel case R_TXQBASE: 16462bf57f73SAlistair Francis s->tx_desc_addr[0] = val; 1647e9f186e5SPeter A. G. Crosthwaite break; 1648c755c943SLuc Michel case R_TRANSMIT_Q1_PTR ... R_TRANSMIT_Q7_PTR: 1649c755c943SLuc Michel s->tx_desc_addr[offset - R_TRANSMIT_Q1_PTR + 1] = val; 165067101725SAlistair Francis break; 1651c755c943SLuc Michel case R_RXSTATUS: 1652e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1653e9f186e5SPeter A. G. Crosthwaite break; 1654c755c943SLuc Michel case R_IER: 1655c755c943SLuc Michel s->regs[R_IMR] &= ~val; 1656e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1657e9f186e5SPeter A. G. Crosthwaite break; 1658c755c943SLuc Michel case R_JUMBO_MAX_LEN: 1659c755c943SLuc Michel s->regs[R_JUMBO_MAX_LEN] = val & MAX_JUMBO_FRAME_SIZE_MASK; 16607ca151c3SSai Pavan Boddu break; 1661c755c943SLuc Michel case R_INT_Q1_ENABLE ... R_INT_Q7_ENABLE: 1662c755c943SLuc Michel s->regs[R_INT_Q1_MASK + offset - R_INT_Q1_ENABLE] &= ~val; 166367101725SAlistair Francis gem_update_int_status(s); 166467101725SAlistair Francis break; 1665c755c943SLuc Michel case R_IDR: 1666c755c943SLuc Michel s->regs[R_IMR] |= val; 1667e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1668e9f186e5SPeter A. G. Crosthwaite break; 1669c755c943SLuc Michel case R_INT_Q1_DISABLE ... R_INT_Q7_DISABLE: 1670c755c943SLuc Michel s->regs[R_INT_Q1_MASK + offset - R_INT_Q1_DISABLE] |= val; 167167101725SAlistair Francis gem_update_int_status(s); 167267101725SAlistair Francis break; 1673c755c943SLuc Michel case R_SPADDR1LO: 1674c755c943SLuc Michel case R_SPADDR2LO: 1675c755c943SLuc Michel case R_SPADDR3LO: 1676c755c943SLuc Michel case R_SPADDR4LO: 1677c755c943SLuc Michel s->sar_active[(offset - R_SPADDR1LO) / 2] = false; 167864eb9301SPeter Crosthwaite break; 1679c755c943SLuc Michel case R_SPADDR1HI: 1680c755c943SLuc Michel case R_SPADDR2HI: 1681c755c943SLuc Michel case R_SPADDR3HI: 1682c755c943SLuc Michel case R_SPADDR4HI: 1683c755c943SLuc Michel s->sar_active[(offset - R_SPADDR1HI) / 2] = true; 168464eb9301SPeter Crosthwaite break; 1685c755c943SLuc Michel case R_PHYMNTNC: 168671a082a3SLuc Michel gem_handle_phy_access(s); 1687e9f186e5SPeter A. G. Crosthwaite break; 1688e9f186e5SPeter A. G. Crosthwaite } 1689e9f186e5SPeter A. G. Crosthwaite 1690e9f186e5SPeter A. G. Crosthwaite DB_PRINT("newval: 0x%08x\n", s->regs[offset]); 1691e9f186e5SPeter A. G. Crosthwaite } 1692e9f186e5SPeter A. G. Crosthwaite 1693e9f186e5SPeter A. G. Crosthwaite static const MemoryRegionOps gem_ops = { 1694e9f186e5SPeter A. G. Crosthwaite .read = gem_read, 1695e9f186e5SPeter A. G. Crosthwaite .write = gem_write, 1696e9f186e5SPeter A. G. Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 1697e9f186e5SPeter A. G. Crosthwaite }; 1698e9f186e5SPeter A. G. Crosthwaite 16994e68f7a0SStefan Hajnoczi static void gem_set_link(NetClientState *nc) 1700e9f186e5SPeter A. G. Crosthwaite { 170167101725SAlistair Francis CadenceGEMState *s = qemu_get_nic_opaque(nc); 170267101725SAlistair Francis 1703e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 170467101725SAlistair Francis phy_update_link(s); 170567101725SAlistair Francis gem_update_int_status(s); 1706e9f186e5SPeter A. G. Crosthwaite } 1707e9f186e5SPeter A. G. Crosthwaite 1708e9f186e5SPeter A. G. Crosthwaite static NetClientInfo net_gem_info = { 1709f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC, 1710e9f186e5SPeter A. G. Crosthwaite .size = sizeof(NICState), 1711e9f186e5SPeter A. G. Crosthwaite .can_receive = gem_can_receive, 1712e9f186e5SPeter A. G. Crosthwaite .receive = gem_receive, 1713e9f186e5SPeter A. G. Crosthwaite .link_status_changed = gem_set_link, 1714e9f186e5SPeter A. G. Crosthwaite }; 1715e9f186e5SPeter A. G. Crosthwaite 1716bcb39a65SAlistair Francis static void gem_realize(DeviceState *dev, Error **errp) 1717e9f186e5SPeter A. G. Crosthwaite { 1718448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(dev); 171967101725SAlistair Francis int i; 1720e9f186e5SPeter A. G. Crosthwaite 172184aec8efSEdgar E. Iglesias address_space_init(&s->dma_as, 172284aec8efSEdgar E. Iglesias s->dma_mr ? s->dma_mr : get_system_memory(), "dma"); 172384aec8efSEdgar E. Iglesias 17242bf57f73SAlistair Francis if (s->num_priority_queues == 0 || 17252bf57f73SAlistair Francis s->num_priority_queues > MAX_PRIORITY_QUEUES) { 17262bf57f73SAlistair Francis error_setg(errp, "Invalid num-priority-queues value: %" PRIx8, 17272bf57f73SAlistair Francis s->num_priority_queues); 17282bf57f73SAlistair Francis return; 1729e8e49943SAlistair Francis } else if (s->num_type1_screeners > MAX_TYPE1_SCREENERS) { 1730e8e49943SAlistair Francis error_setg(errp, "Invalid num-type1-screeners value: %" PRIx8, 1731e8e49943SAlistair Francis s->num_type1_screeners); 1732e8e49943SAlistair Francis return; 1733e8e49943SAlistair Francis } else if (s->num_type2_screeners > MAX_TYPE2_SCREENERS) { 1734e8e49943SAlistair Francis error_setg(errp, "Invalid num-type2-screeners value: %" PRIx8, 1735e8e49943SAlistair Francis s->num_type2_screeners); 1736e8e49943SAlistair Francis return; 17372bf57f73SAlistair Francis } 17382bf57f73SAlistair Francis 173967101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 174067101725SAlistair Francis sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[i]); 174167101725SAlistair Francis } 1742bcb39a65SAlistair Francis 1743bcb39a65SAlistair Francis qemu_macaddr_default_if_unset(&s->conf.macaddr); 1744bcb39a65SAlistair Francis 1745bcb39a65SAlistair Francis s->nic = qemu_new_nic(&net_gem_info, &s->conf, 1746*7d0fefdfSAkihiko Odaki object_get_typename(OBJECT(dev)), dev->id, 1747*7d0fefdfSAkihiko Odaki &dev->mem_reentrancy_guard, s); 17487ca151c3SSai Pavan Boddu 17497ca151c3SSai Pavan Boddu if (s->jumbo_max_len > MAX_FRAME_SIZE) { 17507ca151c3SSai Pavan Boddu error_setg(errp, "jumbo-max-len is greater than %d", 17517ca151c3SSai Pavan Boddu MAX_FRAME_SIZE); 17527ca151c3SSai Pavan Boddu return; 17537ca151c3SSai Pavan Boddu } 1754bcb39a65SAlistair Francis } 1755bcb39a65SAlistair Francis 1756bcb39a65SAlistair Francis static void gem_init(Object *obj) 1757bcb39a65SAlistair Francis { 1758bcb39a65SAlistair Francis CadenceGEMState *s = CADENCE_GEM(obj); 1759bcb39a65SAlistair Francis DeviceState *dev = DEVICE(obj); 1760bcb39a65SAlistair Francis 1761e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1762e9f186e5SPeter A. G. Crosthwaite 1763e9f186e5SPeter A. G. Crosthwaite gem_init_register_masks(s); 1764eedfac6fSPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &gem_ops, s, 1765eedfac6fSPaolo Bonzini "enet", sizeof(s->regs)); 1766e9f186e5SPeter A. G. Crosthwaite 1767bcb39a65SAlistair Francis sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); 1768e9f186e5SPeter A. G. Crosthwaite } 1769e9f186e5SPeter A. G. Crosthwaite 1770e9f186e5SPeter A. G. Crosthwaite static const VMStateDescription vmstate_cadence_gem = { 1771e9f186e5SPeter A. G. Crosthwaite .name = "cadence_gem", 1772e8e49943SAlistair Francis .version_id = 4, 1773e8e49943SAlistair Francis .minimum_version_id = 4, 1774e9f186e5SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 1775448f19e2SPeter Crosthwaite VMSTATE_UINT32_ARRAY(regs, CadenceGEMState, CADENCE_GEM_MAXREG), 1776448f19e2SPeter Crosthwaite VMSTATE_UINT16_ARRAY(phy_regs, CadenceGEMState, 32), 1777448f19e2SPeter Crosthwaite VMSTATE_UINT8(phy_loop, CadenceGEMState), 17782bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(rx_desc_addr, CadenceGEMState, 17792bf57f73SAlistair Francis MAX_PRIORITY_QUEUES), 17802bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(tx_desc_addr, CadenceGEMState, 17812bf57f73SAlistair Francis MAX_PRIORITY_QUEUES), 1782448f19e2SPeter Crosthwaite VMSTATE_BOOL_ARRAY(sar_active, CadenceGEMState, 4), 178317cf2c76SPeter Crosthwaite VMSTATE_END_OF_LIST(), 1784e9f186e5SPeter A. G. Crosthwaite } 1785e9f186e5SPeter A. G. Crosthwaite }; 1786e9f186e5SPeter A. G. Crosthwaite 1787e9f186e5SPeter A. G. Crosthwaite static Property gem_properties[] = { 1788448f19e2SPeter Crosthwaite DEFINE_NIC_PROPERTIES(CadenceGEMState, conf), 1789a5517666SAlistair Francis DEFINE_PROP_UINT32("revision", CadenceGEMState, revision, 1790a5517666SAlistair Francis GEM_MODID_VALUE), 179164ac1363SBin Meng DEFINE_PROP_UINT8("phy-addr", CadenceGEMState, phy_addr, BOARD_PHY_ADDRESS), 17922bf57f73SAlistair Francis DEFINE_PROP_UINT8("num-priority-queues", CadenceGEMState, 17932bf57f73SAlistair Francis num_priority_queues, 1), 1794e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type1-screeners", CadenceGEMState, 1795e8e49943SAlistair Francis num_type1_screeners, 4), 1796e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type2-screeners", CadenceGEMState, 1797e8e49943SAlistair Francis num_type2_screeners, 4), 17987ca151c3SSai Pavan Boddu DEFINE_PROP_UINT16("jumbo-max-len", CadenceGEMState, 17997ca151c3SSai Pavan Boddu jumbo_max_len, 10240), 180008d45942SPhilippe Mathieu-Daudé DEFINE_PROP_LINK("dma", CadenceGEMState, dma_mr, 180108d45942SPhilippe Mathieu-Daudé TYPE_MEMORY_REGION, MemoryRegion *), 1802e9f186e5SPeter A. G. Crosthwaite DEFINE_PROP_END_OF_LIST(), 1803e9f186e5SPeter A. G. Crosthwaite }; 1804e9f186e5SPeter A. G. Crosthwaite 1805e9f186e5SPeter A. G. Crosthwaite static void gem_class_init(ObjectClass *klass, void *data) 1806e9f186e5SPeter A. G. Crosthwaite { 1807e9f186e5SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 1808e9f186e5SPeter A. G. Crosthwaite 1809bcb39a65SAlistair Francis dc->realize = gem_realize; 18104f67d30bSMarc-André Lureau device_class_set_props(dc, gem_properties); 1811e9f186e5SPeter A. G. Crosthwaite dc->vmsd = &vmstate_cadence_gem; 1812e9f186e5SPeter A. G. Crosthwaite dc->reset = gem_reset; 1813e9f186e5SPeter A. G. Crosthwaite } 1814e9f186e5SPeter A. G. Crosthwaite 18158c43a6f0SAndreas Färber static const TypeInfo gem_info = { 1816318643beSAndreas Färber .name = TYPE_CADENCE_GEM, 1817e9f186e5SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 1818448f19e2SPeter Crosthwaite .instance_size = sizeof(CadenceGEMState), 1819bcb39a65SAlistair Francis .instance_init = gem_init, 1820318643beSAndreas Färber .class_init = gem_class_init, 1821e9f186e5SPeter A. G. Crosthwaite }; 1822e9f186e5SPeter A. G. Crosthwaite 1823e9f186e5SPeter A. G. Crosthwaite static void gem_register_types(void) 1824e9f186e5SPeter A. G. Crosthwaite { 1825e9f186e5SPeter A. G. Crosthwaite type_register_static(&gem_info); 1826e9f186e5SPeter A. G. Crosthwaite } 1827e9f186e5SPeter A. G. Crosthwaite 1828e9f186e5SPeter A. G. Crosthwaite type_init(gem_register_types) 1829