1e9f186e5SPeter A. G. Crosthwaite /* 2116d5546SPeter Crosthwaite * QEMU Cadence GEM emulation 3e9f186e5SPeter A. G. Crosthwaite * 4e9f186e5SPeter A. G. Crosthwaite * Copyright (c) 2011 Xilinx, Inc. 5e9f186e5SPeter A. G. Crosthwaite * 6e9f186e5SPeter A. G. Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy 7e9f186e5SPeter A. G. Crosthwaite * of this software and associated documentation files (the "Software"), to deal 8e9f186e5SPeter A. G. Crosthwaite * in the Software without restriction, including without limitation the rights 9e9f186e5SPeter A. G. Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10e9f186e5SPeter A. G. Crosthwaite * copies of the Software, and to permit persons to whom the Software is 11e9f186e5SPeter A. G. Crosthwaite * furnished to do so, subject to the following conditions: 12e9f186e5SPeter A. G. Crosthwaite * 13e9f186e5SPeter A. G. Crosthwaite * The above copyright notice and this permission notice shall be included in 14e9f186e5SPeter A. G. Crosthwaite * all copies or substantial portions of the Software. 15e9f186e5SPeter A. G. Crosthwaite * 16e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17e9f186e5SPeter A. G. Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18e9f186e5SPeter A. G. Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19e9f186e5SPeter A. G. Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20e9f186e5SPeter A. G. Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21e9f186e5SPeter A. G. Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE. 23e9f186e5SPeter A. G. Crosthwaite */ 24e9f186e5SPeter A. G. Crosthwaite 258ef94f0bSPeter Maydell #include "qemu/osdep.h" 26e9f186e5SPeter A. G. Crosthwaite #include <zlib.h> /* For crc32 */ 27e9f186e5SPeter A. G. Crosthwaite 2864552b6bSMarkus Armbruster #include "hw/irq.h" 29f49856d4SPeter Crosthwaite #include "hw/net/cadence_gem.h" 30a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 31d6454270SMarkus Armbruster #include "migration/vmstate.h" 322bf57f73SAlistair Francis #include "qapi/error.h" 33e8e49943SAlistair Francis #include "qemu/log.h" 340b8fa32fSMarkus Armbruster #include "qemu/module.h" 3584aec8efSEdgar E. Iglesias #include "sysemu/dma.h" 36e9f186e5SPeter A. G. Crosthwaite #include "net/checksum.h" 37e9f186e5SPeter A. G. Crosthwaite 386fe7661dSSai Pavan Boddu #define CADENCE_GEM_ERR_DEBUG 0 39e9f186e5SPeter A. G. Crosthwaite #define DB_PRINT(...) do {\ 406fe7661dSSai Pavan Boddu if (CADENCE_GEM_ERR_DEBUG) { \ 416fe7661dSSai Pavan Boddu qemu_log(": %s: ", __func__); \ 426fe7661dSSai Pavan Boddu qemu_log(__VA_ARGS__); \ 436fe7661dSSai Pavan Boddu } \ 442562755eSEric Blake } while (0) 45e9f186e5SPeter A. G. Crosthwaite 46e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL (0x00000000/4) /* Network Control reg */ 47e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG (0x00000004/4) /* Network Config reg */ 48e9f186e5SPeter A. G. Crosthwaite #define GEM_NWSTATUS (0x00000008/4) /* Network Status reg */ 49e9f186e5SPeter A. G. Crosthwaite #define GEM_USERIO (0x0000000C/4) /* User IO reg */ 50e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG (0x00000010/4) /* DMA Control reg */ 51e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS (0x00000014/4) /* TX Status reg */ 52e9f186e5SPeter A. G. Crosthwaite #define GEM_RXQBASE (0x00000018/4) /* RX Q Base address reg */ 53e9f186e5SPeter A. G. Crosthwaite #define GEM_TXQBASE (0x0000001C/4) /* TX Q Base address reg */ 54e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS (0x00000020/4) /* RX Status reg */ 55e9f186e5SPeter A. G. Crosthwaite #define GEM_ISR (0x00000024/4) /* Interrupt Status reg */ 56e9f186e5SPeter A. G. Crosthwaite #define GEM_IER (0x00000028/4) /* Interrupt Enable reg */ 57e9f186e5SPeter A. G. Crosthwaite #define GEM_IDR (0x0000002C/4) /* Interrupt Disable reg */ 58e9f186e5SPeter A. G. Crosthwaite #define GEM_IMR (0x00000030/4) /* Interrupt Mask reg */ 593048ed6aSPeter Crosthwaite #define GEM_PHYMNTNC (0x00000034/4) /* Phy Maintenance reg */ 60e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPAUSE (0x00000038/4) /* RX Pause Time reg */ 61e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPAUSE (0x0000003C/4) /* TX Pause Time reg */ 62e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPARTIALSF (0x00000040/4) /* TX Partial Store and Forward */ 63e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPARTIALSF (0x00000044/4) /* RX Partial Store and Forward */ 64e9f186e5SPeter A. G. Crosthwaite #define GEM_HASHLO (0x00000080/4) /* Hash Low address reg */ 65e9f186e5SPeter A. G. Crosthwaite #define GEM_HASHHI (0x00000084/4) /* Hash High address reg */ 66e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR1LO (0x00000088/4) /* Specific addr 1 low reg */ 67e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR1HI (0x0000008C/4) /* Specific addr 1 high reg */ 68e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR2LO (0x00000090/4) /* Specific addr 2 low reg */ 69e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR2HI (0x00000094/4) /* Specific addr 2 high reg */ 70e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR3LO (0x00000098/4) /* Specific addr 3 low reg */ 71e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR3HI (0x0000009C/4) /* Specific addr 3 high reg */ 72e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR4LO (0x000000A0/4) /* Specific addr 4 low reg */ 73e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR4HI (0x000000A4/4) /* Specific addr 4 high reg */ 74e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH1 (0x000000A8/4) /* Type ID1 Match reg */ 75e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH2 (0x000000AC/4) /* Type ID2 Match reg */ 76e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH3 (0x000000B0/4) /* Type ID3 Match reg */ 77e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH4 (0x000000B4/4) /* Type ID4 Match reg */ 78e9f186e5SPeter A. G. Crosthwaite #define GEM_WOLAN (0x000000B8/4) /* Wake on LAN reg */ 79e9f186e5SPeter A. G. Crosthwaite #define GEM_IPGSTRETCH (0x000000BC/4) /* IPG Stretch reg */ 80e9f186e5SPeter A. G. Crosthwaite #define GEM_SVLAN (0x000000C0/4) /* Stacked VLAN reg */ 81e9f186e5SPeter A. G. Crosthwaite #define GEM_MODID (0x000000FC/4) /* Module ID reg */ 82e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTTXLO (0x00000100/4) /* Octects transmitted Low reg */ 83e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTTXHI (0x00000104/4) /* Octects transmitted High reg */ 84e9f186e5SPeter A. G. Crosthwaite #define GEM_TXCNT (0x00000108/4) /* Error-free Frames transmitted */ 85e9f186e5SPeter A. G. Crosthwaite #define GEM_TXBCNT (0x0000010C/4) /* Error-free Broadcast Frames */ 86e9f186e5SPeter A. G. Crosthwaite #define GEM_TXMCNT (0x00000110/4) /* Error-free Multicast Frame */ 87e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPAUSECNT (0x00000114/4) /* Pause Frames Transmitted */ 88e9f186e5SPeter A. G. Crosthwaite #define GEM_TX64CNT (0x00000118/4) /* Error-free 64 TX */ 89e9f186e5SPeter A. G. Crosthwaite #define GEM_TX65CNT (0x0000011C/4) /* Error-free 65-127 TX */ 90e9f186e5SPeter A. G. Crosthwaite #define GEM_TX128CNT (0x00000120/4) /* Error-free 128-255 TX */ 91e9f186e5SPeter A. G. Crosthwaite #define GEM_TX256CNT (0x00000124/4) /* Error-free 256-511 */ 92e9f186e5SPeter A. G. Crosthwaite #define GEM_TX512CNT (0x00000128/4) /* Error-free 512-1023 TX */ 93e9f186e5SPeter A. G. Crosthwaite #define GEM_TX1024CNT (0x0000012C/4) /* Error-free 1024-1518 TX */ 94e9f186e5SPeter A. G. Crosthwaite #define GEM_TX1519CNT (0x00000130/4) /* Error-free larger than 1519 TX */ 95e9f186e5SPeter A. G. Crosthwaite #define GEM_TXURUNCNT (0x00000134/4) /* TX under run error counter */ 96e9f186e5SPeter A. G. Crosthwaite #define GEM_SINGLECOLLCNT (0x00000138/4) /* Single Collision Frames */ 97e9f186e5SPeter A. G. Crosthwaite #define GEM_MULTCOLLCNT (0x0000013C/4) /* Multiple Collision Frames */ 98e9f186e5SPeter A. G. Crosthwaite #define GEM_EXCESSCOLLCNT (0x00000140/4) /* Excessive Collision Frames */ 99e9f186e5SPeter A. G. Crosthwaite #define GEM_LATECOLLCNT (0x00000144/4) /* Late Collision Frames */ 100e9f186e5SPeter A. G. Crosthwaite #define GEM_DEFERTXCNT (0x00000148/4) /* Deferred Transmission Frames */ 101e9f186e5SPeter A. G. Crosthwaite #define GEM_CSENSECNT (0x0000014C/4) /* Carrier Sense Error Counter */ 102e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTRXLO (0x00000150/4) /* Octects Received register Low */ 103e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTRXHI (0x00000154/4) /* Octects Received register High */ 104e9f186e5SPeter A. G. Crosthwaite #define GEM_RXCNT (0x00000158/4) /* Error-free Frames Received */ 105e9f186e5SPeter A. G. Crosthwaite #define GEM_RXBROADCNT (0x0000015C/4) /* Error-free Broadcast Frames RX */ 106e9f186e5SPeter A. G. Crosthwaite #define GEM_RXMULTICNT (0x00000160/4) /* Error-free Multicast Frames RX */ 107e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPAUSECNT (0x00000164/4) /* Pause Frames Received Counter */ 108e9f186e5SPeter A. G. Crosthwaite #define GEM_RX64CNT (0x00000168/4) /* Error-free 64 byte Frames RX */ 109e9f186e5SPeter A. G. Crosthwaite #define GEM_RX65CNT (0x0000016C/4) /* Error-free 65-127B Frames RX */ 110e9f186e5SPeter A. G. Crosthwaite #define GEM_RX128CNT (0x00000170/4) /* Error-free 128-255B Frames RX */ 111e9f186e5SPeter A. G. Crosthwaite #define GEM_RX256CNT (0x00000174/4) /* Error-free 256-512B Frames RX */ 112e9f186e5SPeter A. G. Crosthwaite #define GEM_RX512CNT (0x00000178/4) /* Error-free 512-1023B Frames RX */ 113e9f186e5SPeter A. G. Crosthwaite #define GEM_RX1024CNT (0x0000017C/4) /* Error-free 1024-1518B Frames RX */ 114e9f186e5SPeter A. G. Crosthwaite #define GEM_RX1519CNT (0x00000180/4) /* Error-free 1519-max Frames RX */ 115e9f186e5SPeter A. G. Crosthwaite #define GEM_RXUNDERCNT (0x00000184/4) /* Undersize Frames Received */ 116e9f186e5SPeter A. G. Crosthwaite #define GEM_RXOVERCNT (0x00000188/4) /* Oversize Frames Received */ 117e9f186e5SPeter A. G. Crosthwaite #define GEM_RXJABCNT (0x0000018C/4) /* Jabbers Received Counter */ 118e9f186e5SPeter A. G. Crosthwaite #define GEM_RXFCSCNT (0x00000190/4) /* Frame Check seq. Error Counter */ 119e9f186e5SPeter A. G. Crosthwaite #define GEM_RXLENERRCNT (0x00000194/4) /* Length Field Error Counter */ 120e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSYMERRCNT (0x00000198/4) /* Symbol Error Counter */ 121e9f186e5SPeter A. G. Crosthwaite #define GEM_RXALIGNERRCNT (0x0000019C/4) /* Alignment Error Counter */ 122e9f186e5SPeter A. G. Crosthwaite #define GEM_RXRSCERRCNT (0x000001A0/4) /* Receive Resource Error Counter */ 123e9f186e5SPeter A. G. Crosthwaite #define GEM_RXORUNCNT (0x000001A4/4) /* Receive Overrun Counter */ 124e9f186e5SPeter A. G. Crosthwaite #define GEM_RXIPCSERRCNT (0x000001A8/4) /* IP header Checksum Error Counter */ 125e9f186e5SPeter A. G. Crosthwaite #define GEM_RXTCPCCNT (0x000001AC/4) /* TCP Checksum Error Counter */ 126e9f186e5SPeter A. G. Crosthwaite #define GEM_RXUDPCCNT (0x000001B0/4) /* UDP Checksum Error Counter */ 127e9f186e5SPeter A. G. Crosthwaite 128e9f186e5SPeter A. G. Crosthwaite #define GEM_1588S (0x000001D0/4) /* 1588 Timer Seconds */ 129e9f186e5SPeter A. G. Crosthwaite #define GEM_1588NS (0x000001D4/4) /* 1588 Timer Nanoseconds */ 130e9f186e5SPeter A. G. Crosthwaite #define GEM_1588ADJ (0x000001D8/4) /* 1588 Timer Adjust */ 131e9f186e5SPeter A. G. Crosthwaite #define GEM_1588INC (0x000001DC/4) /* 1588 Timer Increment */ 132e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPETXS (0x000001E0/4) /* PTP Event Frame Transmitted (s) */ 133e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPETXNS (0x000001E4/4) /* PTP Event Frame Transmitted (ns) */ 134e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPERXS (0x000001E8/4) /* PTP Event Frame Received (s) */ 135e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPERXNS (0x000001EC/4) /* PTP Event Frame Received (ns) */ 136e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPTXS (0x000001E0/4) /* PTP Peer Frame Transmitted (s) */ 137e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPTXNS (0x000001E4/4) /* PTP Peer Frame Transmitted (ns) */ 138e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPRXS (0x000001E8/4) /* PTP Peer Frame Received (s) */ 139e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPRXNS (0x000001EC/4) /* PTP Peer Frame Received (ns) */ 140e9f186e5SPeter A. G. Crosthwaite 141e9f186e5SPeter A. G. Crosthwaite /* Design Configuration Registers */ 142e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF (0x00000280/4) 143e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF2 (0x00000284/4) 144e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF3 (0x00000288/4) 145e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF4 (0x0000028C/4) 146e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF5 (0x00000290/4) 147e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF6 (0x00000294/4) 148e2c0c4eeSEdgar E. Iglesias #define GEM_DESCONF6_64B_MASK (1U << 23) 149e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF7 (0x00000298/4) 150e9f186e5SPeter A. G. Crosthwaite 15167101725SAlistair Francis #define GEM_INT_Q1_STATUS (0x00000400 / 4) 15267101725SAlistair Francis #define GEM_INT_Q1_MASK (0x00000640 / 4) 15367101725SAlistair Francis 15467101725SAlistair Francis #define GEM_TRANSMIT_Q1_PTR (0x00000440 / 4) 15579b2ac8fSAlistair Francis #define GEM_TRANSMIT_Q7_PTR (GEM_TRANSMIT_Q1_PTR + 6) 15667101725SAlistair Francis 15767101725SAlistair Francis #define GEM_RECEIVE_Q1_PTR (0x00000480 / 4) 15879b2ac8fSAlistair Francis #define GEM_RECEIVE_Q7_PTR (GEM_RECEIVE_Q1_PTR + 6) 15967101725SAlistair Francis 160357aa013SEdgar E. Iglesias #define GEM_TBQPH (0x000004C8 / 4) 161357aa013SEdgar E. Iglesias #define GEM_RBQPH (0x000004D4 / 4) 162357aa013SEdgar E. Iglesias 16367101725SAlistair Francis #define GEM_INT_Q1_ENABLE (0x00000600 / 4) 16467101725SAlistair Francis #define GEM_INT_Q7_ENABLE (GEM_INT_Q1_ENABLE + 6) 16567101725SAlistair Francis 16667101725SAlistair Francis #define GEM_INT_Q1_DISABLE (0x00000620 / 4) 16767101725SAlistair Francis #define GEM_INT_Q7_DISABLE (GEM_INT_Q1_DISABLE + 6) 16867101725SAlistair Francis 16967101725SAlistair Francis #define GEM_INT_Q1_MASK (0x00000640 / 4) 17067101725SAlistair Francis #define GEM_INT_Q7_MASK (GEM_INT_Q1_MASK + 6) 17167101725SAlistair Francis 172e8e49943SAlistair Francis #define GEM_SCREENING_TYPE1_REGISTER_0 (0x00000500 / 4) 173e8e49943SAlistair Francis 174e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_ENABLE (1 << 29) 175e8e49943SAlistair Francis #define GEM_ST1R_DSTC_ENABLE (1 << 28) 176e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_SHIFT (12) 177e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_WIDTH (27 - GEM_ST1R_UDP_PORT_MATCH_SHIFT + 1) 178e8e49943SAlistair Francis #define GEM_ST1R_DSTC_MATCH_SHIFT (4) 179e8e49943SAlistair Francis #define GEM_ST1R_DSTC_MATCH_WIDTH (11 - GEM_ST1R_DSTC_MATCH_SHIFT + 1) 180e8e49943SAlistair Francis #define GEM_ST1R_QUEUE_SHIFT (0) 181e8e49943SAlistair Francis #define GEM_ST1R_QUEUE_WIDTH (3 - GEM_ST1R_QUEUE_SHIFT + 1) 182e8e49943SAlistair Francis 183e8e49943SAlistair Francis #define GEM_SCREENING_TYPE2_REGISTER_0 (0x00000540 / 4) 184e8e49943SAlistair Francis 185e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_A_ENABLE (1 << 18) 186e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_A_SHIFT (13) 187e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_WIDTH (17 - GEM_ST2R_COMPARE_A_SHIFT + 1) 188e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_ENABLE (1 << 12) 189e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_INDEX_SHIFT (9) 190e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_INDEX_WIDTH (11 - GEM_ST2R_ETHERTYPE_INDEX_SHIFT \ 191e8e49943SAlistair Francis + 1) 192e8e49943SAlistair Francis #define GEM_ST2R_QUEUE_SHIFT (0) 193e8e49943SAlistair Francis #define GEM_ST2R_QUEUE_WIDTH (3 - GEM_ST2R_QUEUE_SHIFT + 1) 194e8e49943SAlistair Francis 195e8e49943SAlistair Francis #define GEM_SCREENING_TYPE2_ETHERTYPE_REG_0 (0x000006e0 / 4) 196e8e49943SAlistair Francis #define GEM_TYPE2_COMPARE_0_WORD_0 (0x00000700 / 4) 197e8e49943SAlistair Francis 198e8e49943SAlistair Francis #define GEM_T2CW1_COMPARE_OFFSET_SHIFT (7) 199e8e49943SAlistair Francis #define GEM_T2CW1_COMPARE_OFFSET_WIDTH (8 - GEM_T2CW1_COMPARE_OFFSET_SHIFT + 1) 200e8e49943SAlistair Francis #define GEM_T2CW1_OFFSET_VALUE_SHIFT (0) 201e8e49943SAlistair Francis #define GEM_T2CW1_OFFSET_VALUE_WIDTH (6 - GEM_T2CW1_OFFSET_VALUE_SHIFT + 1) 202e8e49943SAlistair Francis 203e9f186e5SPeter A. G. Crosthwaite /*****************************************/ 204e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXSTART 0x00000200 /* Transmit Enable */ 205e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXENA 0x00000008 /* Transmit Enable */ 206e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_RXENA 0x00000004 /* Receive Enable */ 207e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_LOCALLOOP 0x00000002 /* Local Loopback */ 208e9f186e5SPeter A. G. Crosthwaite 209e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_STRIP_FCS 0x00020000 /* Strip FCS field */ 2103048ed6aSPeter Crosthwaite #define GEM_NWCFG_LERR_DISC 0x00010000 /* Discard RX frames with len err */ 211e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_M 0x0000C000 /* Receive buffer offset mask */ 212e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_S 14 /* Receive buffer offset shift */ 213e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_UCAST_HASH 0x00000080 /* accept unicast if hash match */ 214e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_MCAST_HASH 0x00000040 /* accept multicast if hash match */ 215e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BCAST_REJ 0x00000020 /* Reject broadcast packets */ 216e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_PROMISC 0x00000010 /* Accept all packets */ 217e9f186e5SPeter A. G. Crosthwaite 218e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_ADDR_64B (1U << 30) 219e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_TX_BD_EXT (1U << 29) 220e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_RX_BD_EXT (1U << 28) 2212801339fSSai Pavan Boddu #define GEM_DMACFG_RBUFSZ_M 0x00FF0000 /* DMA RX Buffer Size mask */ 222e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_S 16 /* DMA RX Buffer Size shift */ 223e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_MUL 64 /* DMA RX Buffer Size multiplier */ 224e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_TXCSUM_OFFL 0x00000800 /* Transmit checksum offload */ 225e9f186e5SPeter A. G. Crosthwaite 226e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_TXCMPL 0x00000020 /* Transmit Complete */ 227e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_USED 0x00000001 /* sw owned descriptor encountered */ 228e9f186e5SPeter A. G. Crosthwaite 229e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_FRMRCVD 0x00000002 /* Frame received */ 230e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_NOBUF 0x00000001 /* Buffer unavailable */ 231e9f186e5SPeter A. G. Crosthwaite 232e9f186e5SPeter A. G. Crosthwaite /* GEM_ISR GEM_IER GEM_IDR GEM_IMR */ 233e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXCMPL 0x00000080 /* Transmit Complete */ 234e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXUSED 0x00000008 235e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXUSED 0x00000004 236e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXCMPL 0x00000002 237e9f186e5SPeter A. G. Crosthwaite 238e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_R 0x20000000 /* read operation */ 239e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_W 0x10000000 /* write operation */ 240e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR 0x0F800000 /* Address bits */ 241e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR_SHFT 23 242e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG 0x007C0000 /* register bits */ 243e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG_SHIFT 18 244e9f186e5SPeter A. G. Crosthwaite 245e9f186e5SPeter A. G. Crosthwaite /* Marvell PHY definitions */ 246e9f186e5SPeter A. G. Crosthwaite #define BOARD_PHY_ADDRESS 23 /* PHY address we will emulate a device at */ 247e9f186e5SPeter A. G. Crosthwaite 248e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL 0 249e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS 1 250e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID1 2 251e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID2 3 252e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGADV 4 253e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPABIL 5 254e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGEXP 6 255e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_NEXTP 7 256e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPNEXTP 8 257e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_100BTCTRL 9 258e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_1000BTSTAT 10 259e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXTSTAT 15 260e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_CTL 16 261e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_ST 17 262e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_EN 18 263e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST 19 264e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL 20 265e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_RXERR 21 266e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EACD 22 267e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED 24 268e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED_OVRD 25 269e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL2 26 270e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_ST 27 271e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CABLE_DIAG 28 272e9f186e5SPeter A. G. Crosthwaite 273e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_RST 0x8000 274e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_LOOP 0x4000 275e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_ANEG 0x1000 2766623d214SLinus Ziegert #define PHY_REG_CONTROL_ANRESTART 0x0200 277e9f186e5SPeter A. G. Crosthwaite 278e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_LINK 0x0004 279e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_ANEGCMPL 0x0020 280e9f186e5SPeter A. G. Crosthwaite 281e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ANEGCMPL 0x0800 282e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_LINKC 0x0400 283e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ENERGY 0x0010 284e9f186e5SPeter A. G. Crosthwaite 285e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 28663af1e0cSPeter Crosthwaite #define GEM_RX_REJECT (-1) 28763af1e0cSPeter Crosthwaite #define GEM_RX_PROMISCUOUS_ACCEPT (-2) 28863af1e0cSPeter Crosthwaite #define GEM_RX_BROADCAST_ACCEPT (-3) 28963af1e0cSPeter Crosthwaite #define GEM_RX_MULTICAST_HASH_ACCEPT (-4) 29063af1e0cSPeter Crosthwaite #define GEM_RX_UNICAST_HASH_ACCEPT (-5) 29163af1e0cSPeter Crosthwaite 29263af1e0cSPeter Crosthwaite #define GEM_RX_SAR_ACCEPT 0 293e9f186e5SPeter A. G. Crosthwaite 294e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 295e9f186e5SPeter A. G. Crosthwaite 296e9f186e5SPeter A. G. Crosthwaite #define DESC_1_USED 0x80000000 297e9f186e5SPeter A. G. Crosthwaite #define DESC_1_LENGTH 0x00001FFF 298e9f186e5SPeter A. G. Crosthwaite 299e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_WRAP 0x40000000 300e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_LAST 0x00008000 301e9f186e5SPeter A. G. Crosthwaite 302e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_WRAP 0x00000002 303e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_OWNERSHIP 0x00000001 304e9f186e5SPeter A. G. Crosthwaite 30563af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_SHIFT 25 30663af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_LENGTH 2 307a03f7429SPeter Crosthwaite #define R_DESC_1_RX_SAR_MATCH (1 << 27) 30863af1e0cSPeter Crosthwaite #define R_DESC_1_RX_UNICAST_HASH (1 << 29) 30963af1e0cSPeter Crosthwaite #define R_DESC_1_RX_MULTICAST_HASH (1 << 30) 31063af1e0cSPeter Crosthwaite #define R_DESC_1_RX_BROADCAST (1 << 31) 31163af1e0cSPeter Crosthwaite 312e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_SOF 0x00004000 313e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_EOF 0x00008000 314e9f186e5SPeter A. G. Crosthwaite 315a5517666SAlistair Francis #define GEM_MODID_VALUE 0x00020118 316a5517666SAlistair Francis 317e48fdd9dSEdgar E. Iglesias static inline uint64_t tx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc) 318e9f186e5SPeter A. G. Crosthwaite { 319e48fdd9dSEdgar E. Iglesias uint64_t ret = desc[0]; 320e48fdd9dSEdgar E. Iglesias 321e48fdd9dSEdgar E. Iglesias if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { 322e48fdd9dSEdgar E. Iglesias ret |= (uint64_t)desc[2] << 32; 323e48fdd9dSEdgar E. Iglesias } 324e48fdd9dSEdgar E. Iglesias return ret; 325e9f186e5SPeter A. G. Crosthwaite } 326e9f186e5SPeter A. G. Crosthwaite 327f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_used(uint32_t *desc) 328e9f186e5SPeter A. G. Crosthwaite { 329e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_USED) ? 1 : 0; 330e9f186e5SPeter A. G. Crosthwaite } 331e9f186e5SPeter A. G. Crosthwaite 332f0236182SEdgar E. Iglesias static inline void tx_desc_set_used(uint32_t *desc) 333e9f186e5SPeter A. G. Crosthwaite { 334e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_USED; 335e9f186e5SPeter A. G. Crosthwaite } 336e9f186e5SPeter A. G. Crosthwaite 337f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_wrap(uint32_t *desc) 338e9f186e5SPeter A. G. Crosthwaite { 339e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_WRAP) ? 1 : 0; 340e9f186e5SPeter A. G. Crosthwaite } 341e9f186e5SPeter A. G. Crosthwaite 342f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_last(uint32_t *desc) 343e9f186e5SPeter A. G. Crosthwaite { 344e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_LAST) ? 1 : 0; 345e9f186e5SPeter A. G. Crosthwaite } 346e9f186e5SPeter A. G. Crosthwaite 347f0236182SEdgar E. Iglesias static inline void tx_desc_set_last(uint32_t *desc) 348cbdab58dSAlistair Francis { 349cbdab58dSAlistair Francis desc[1] |= DESC_1_TX_LAST; 350cbdab58dSAlistair Francis } 351cbdab58dSAlistair Francis 352f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_length(uint32_t *desc) 353e9f186e5SPeter A. G. Crosthwaite { 354e9f186e5SPeter A. G. Crosthwaite return desc[1] & DESC_1_LENGTH; 355e9f186e5SPeter A. G. Crosthwaite } 356e9f186e5SPeter A. G. Crosthwaite 357f0236182SEdgar E. Iglesias static inline void print_gem_tx_desc(uint32_t *desc, uint8_t queue) 358e9f186e5SPeter A. G. Crosthwaite { 35967101725SAlistair Francis DB_PRINT("TXDESC (queue %" PRId8 "):\n", queue); 360e9f186e5SPeter A. G. Crosthwaite DB_PRINT("bufaddr: 0x%08x\n", *desc); 361e9f186e5SPeter A. G. Crosthwaite DB_PRINT("used_hw: %d\n", tx_desc_get_used(desc)); 362e9f186e5SPeter A. G. Crosthwaite DB_PRINT("wrap: %d\n", tx_desc_get_wrap(desc)); 363e9f186e5SPeter A. G. Crosthwaite DB_PRINT("last: %d\n", tx_desc_get_last(desc)); 364e9f186e5SPeter A. G. Crosthwaite DB_PRINT("length: %d\n", tx_desc_get_length(desc)); 365e9f186e5SPeter A. G. Crosthwaite } 366e9f186e5SPeter A. G. Crosthwaite 367e48fdd9dSEdgar E. Iglesias static inline uint64_t rx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc) 368e9f186e5SPeter A. G. Crosthwaite { 369e48fdd9dSEdgar E. Iglesias uint64_t ret = desc[0] & ~0x3UL; 370e48fdd9dSEdgar E. Iglesias 371e48fdd9dSEdgar E. Iglesias if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { 372e48fdd9dSEdgar E. Iglesias ret |= (uint64_t)desc[2] << 32; 373e48fdd9dSEdgar E. Iglesias } 374e48fdd9dSEdgar E. Iglesias return ret; 375e48fdd9dSEdgar E. Iglesias } 376e48fdd9dSEdgar E. Iglesias 377e48fdd9dSEdgar E. Iglesias static inline int gem_get_desc_len(CadenceGEMState *s, bool rx_n_tx) 378e48fdd9dSEdgar E. Iglesias { 379e48fdd9dSEdgar E. Iglesias int ret = 2; 380e48fdd9dSEdgar E. Iglesias 381e48fdd9dSEdgar E. Iglesias if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { 382e48fdd9dSEdgar E. Iglesias ret += 2; 383e48fdd9dSEdgar E. Iglesias } 384e48fdd9dSEdgar E. Iglesias if (s->regs[GEM_DMACFG] & (rx_n_tx ? GEM_DMACFG_RX_BD_EXT 385e48fdd9dSEdgar E. Iglesias : GEM_DMACFG_TX_BD_EXT)) { 386e48fdd9dSEdgar E. Iglesias ret += 2; 387e48fdd9dSEdgar E. Iglesias } 388e48fdd9dSEdgar E. Iglesias 389e48fdd9dSEdgar E. Iglesias assert(ret <= DESC_MAX_NUM_WORDS); 390e48fdd9dSEdgar E. Iglesias return ret; 391e9f186e5SPeter A. G. Crosthwaite } 392e9f186e5SPeter A. G. Crosthwaite 393f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_wrap(uint32_t *desc) 394e9f186e5SPeter A. G. Crosthwaite { 395e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_WRAP ? 1 : 0; 396e9f186e5SPeter A. G. Crosthwaite } 397e9f186e5SPeter A. G. Crosthwaite 398f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_ownership(uint32_t *desc) 399e9f186e5SPeter A. G. Crosthwaite { 400e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_OWNERSHIP ? 1 : 0; 401e9f186e5SPeter A. G. Crosthwaite } 402e9f186e5SPeter A. G. Crosthwaite 403f0236182SEdgar E. Iglesias static inline void rx_desc_set_ownership(uint32_t *desc) 404e9f186e5SPeter A. G. Crosthwaite { 405e9f186e5SPeter A. G. Crosthwaite desc[0] |= DESC_0_RX_OWNERSHIP; 406e9f186e5SPeter A. G. Crosthwaite } 407e9f186e5SPeter A. G. Crosthwaite 408f0236182SEdgar E. Iglesias static inline void rx_desc_set_sof(uint32_t *desc) 409e9f186e5SPeter A. G. Crosthwaite { 410e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_SOF; 411e9f186e5SPeter A. G. Crosthwaite } 412e9f186e5SPeter A. G. Crosthwaite 41359ab136aSRamon Fried static inline void rx_desc_clear_control(uint32_t *desc) 41459ab136aSRamon Fried { 41559ab136aSRamon Fried desc[1] = 0; 41659ab136aSRamon Fried } 41759ab136aSRamon Fried 418f0236182SEdgar E. Iglesias static inline void rx_desc_set_eof(uint32_t *desc) 419e9f186e5SPeter A. G. Crosthwaite { 420e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_EOF; 421e9f186e5SPeter A. G. Crosthwaite } 422e9f186e5SPeter A. G. Crosthwaite 423f0236182SEdgar E. Iglesias static inline void rx_desc_set_length(uint32_t *desc, unsigned len) 424e9f186e5SPeter A. G. Crosthwaite { 425e9f186e5SPeter A. G. Crosthwaite desc[1] &= ~DESC_1_LENGTH; 426e9f186e5SPeter A. G. Crosthwaite desc[1] |= len; 427e9f186e5SPeter A. G. Crosthwaite } 428e9f186e5SPeter A. G. Crosthwaite 429f0236182SEdgar E. Iglesias static inline void rx_desc_set_broadcast(uint32_t *desc) 43063af1e0cSPeter Crosthwaite { 43163af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_BROADCAST; 43263af1e0cSPeter Crosthwaite } 43363af1e0cSPeter Crosthwaite 434f0236182SEdgar E. Iglesias static inline void rx_desc_set_unicast_hash(uint32_t *desc) 43563af1e0cSPeter Crosthwaite { 43663af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_UNICAST_HASH; 43763af1e0cSPeter Crosthwaite } 43863af1e0cSPeter Crosthwaite 439f0236182SEdgar E. Iglesias static inline void rx_desc_set_multicast_hash(uint32_t *desc) 44063af1e0cSPeter Crosthwaite { 44163af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_MULTICAST_HASH; 44263af1e0cSPeter Crosthwaite } 44363af1e0cSPeter Crosthwaite 444f0236182SEdgar E. Iglesias static inline void rx_desc_set_sar(uint32_t *desc, int sar_idx) 44563af1e0cSPeter Crosthwaite { 44663af1e0cSPeter Crosthwaite desc[1] = deposit32(desc[1], R_DESC_1_RX_SAR_SHIFT, R_DESC_1_RX_SAR_LENGTH, 44763af1e0cSPeter Crosthwaite sar_idx); 448a03f7429SPeter Crosthwaite desc[1] |= R_DESC_1_RX_SAR_MATCH; 44963af1e0cSPeter Crosthwaite } 45063af1e0cSPeter Crosthwaite 451e9f186e5SPeter A. G. Crosthwaite /* The broadcast MAC address: 0xFFFFFFFFFFFF */ 4526a0a70b0SStefan Weil static const uint8_t broadcast_addr[] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF }; 453e9f186e5SPeter A. G. Crosthwaite 454*68dbee3bSSai Pavan Boddu static void gem_set_isr(CadenceGEMState *s, int q, uint32_t flag) 455*68dbee3bSSai Pavan Boddu { 456*68dbee3bSSai Pavan Boddu if (q == 0) { 457*68dbee3bSSai Pavan Boddu s->regs[GEM_ISR] |= flag & ~(s->regs[GEM_IMR]); 458*68dbee3bSSai Pavan Boddu } else { 459*68dbee3bSSai Pavan Boddu s->regs[GEM_INT_Q1_STATUS + q - 1] |= flag & 460*68dbee3bSSai Pavan Boddu ~(s->regs[GEM_INT_Q1_MASK + q - 1]); 461*68dbee3bSSai Pavan Boddu } 462*68dbee3bSSai Pavan Boddu } 463*68dbee3bSSai Pavan Boddu 464e9f186e5SPeter A. G. Crosthwaite /* 465e9f186e5SPeter A. G. Crosthwaite * gem_init_register_masks: 466e9f186e5SPeter A. G. Crosthwaite * One time initialization. 467e9f186e5SPeter A. G. Crosthwaite * Set masks to identify which register bits have magical clear properties 468e9f186e5SPeter A. G. Crosthwaite */ 469448f19e2SPeter Crosthwaite static void gem_init_register_masks(CadenceGEMState *s) 470e9f186e5SPeter A. G. Crosthwaite { 4714c70e32fSSai Pavan Boddu unsigned int i; 472e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are read only */ 473e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_ro[0], 0, sizeof(s->regs_ro)); 474e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_NWCTRL] = 0xFFF80000; 475e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_NWSTATUS] = 0xFFFFFFFF; 476e48fdd9dSEdgar E. Iglesias s->regs_ro[GEM_DMACFG] = 0x8E00F000; 477e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_TXSTATUS] = 0xFFFFFE08; 478e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_RXQBASE] = 0x00000003; 479e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_TXQBASE] = 0x00000003; 480e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_RXSTATUS] = 0xFFFFFFF0; 481e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_ISR] = 0xFFFFFFFF; 482e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_IMR] = 0xFFFFFFFF; 483e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_MODID] = 0xFFFFFFFF; 4844c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) { 4854c70e32fSSai Pavan Boddu s->regs_ro[GEM_INT_Q1_STATUS + i] = 0xFFFFFFFF; 4864c70e32fSSai Pavan Boddu s->regs_ro[GEM_INT_Q1_ENABLE + i] = 0xFFFFF319; 4874c70e32fSSai Pavan Boddu s->regs_ro[GEM_INT_Q1_DISABLE + i] = 0xFFFFF319; 4884c70e32fSSai Pavan Boddu s->regs_ro[GEM_INT_Q1_MASK + i] = 0xFFFFFFFF; 4894c70e32fSSai Pavan Boddu } 490e9f186e5SPeter A. G. Crosthwaite 491e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are clear on read */ 492e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_rtc[0], 0, sizeof(s->regs_rtc)); 493e9f186e5SPeter A. G. Crosthwaite s->regs_rtc[GEM_ISR] = 0xFFFFFFFF; 4944c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) { 4954c70e32fSSai Pavan Boddu s->regs_rtc[GEM_INT_Q1_STATUS + i] = 0x00000CE6; 4964c70e32fSSai Pavan Boddu } 497e9f186e5SPeter A. G. Crosthwaite 498e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write 1 to clear */ 499e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_w1c[0], 0, sizeof(s->regs_w1c)); 500e9f186e5SPeter A. G. Crosthwaite s->regs_w1c[GEM_TXSTATUS] = 0x000001F7; 501e9f186e5SPeter A. G. Crosthwaite s->regs_w1c[GEM_RXSTATUS] = 0x0000000F; 502e9f186e5SPeter A. G. Crosthwaite 503e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write only */ 504e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_wo[0], 0, sizeof(s->regs_wo)); 505e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_NWCTRL] = 0x00073E60; 506e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_IER] = 0x07FFFFFF; 507e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_IDR] = 0x07FFFFFF; 5084c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) { 5094c70e32fSSai Pavan Boddu s->regs_wo[GEM_INT_Q1_ENABLE + i] = 0x00000CE6; 5104c70e32fSSai Pavan Boddu s->regs_wo[GEM_INT_Q1_DISABLE + i] = 0x00000CE6; 5114c70e32fSSai Pavan Boddu } 512e9f186e5SPeter A. G. Crosthwaite } 513e9f186e5SPeter A. G. Crosthwaite 514e9f186e5SPeter A. G. Crosthwaite /* 515e9f186e5SPeter A. G. Crosthwaite * phy_update_link: 516e9f186e5SPeter A. G. Crosthwaite * Make the emulated PHY link state match the QEMU "interface" state. 517e9f186e5SPeter A. G. Crosthwaite */ 518448f19e2SPeter Crosthwaite static void phy_update_link(CadenceGEMState *s) 519e9f186e5SPeter A. G. Crosthwaite { 520b356f76dSJason Wang DB_PRINT("down %d\n", qemu_get_queue(s->nic)->link_down); 521e9f186e5SPeter A. G. Crosthwaite 522e9f186e5SPeter A. G. Crosthwaite /* Autonegotiation status mirrors link status. */ 523b356f76dSJason Wang if (qemu_get_queue(s->nic)->link_down) { 524e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] &= ~(PHY_REG_STATUS_ANEGCMPL | 525e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 526e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= PHY_REG_INT_ST_LINKC; 527e9f186e5SPeter A. G. Crosthwaite } else { 528e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= (PHY_REG_STATUS_ANEGCMPL | 529e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 530e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= (PHY_REG_INT_ST_LINKC | 531e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ANEGCMPL | 532e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ENERGY); 533e9f186e5SPeter A. G. Crosthwaite } 534e9f186e5SPeter A. G. Crosthwaite } 535e9f186e5SPeter A. G. Crosthwaite 536b8c4b67eSPhilippe Mathieu-Daudé static bool gem_can_receive(NetClientState *nc) 537e9f186e5SPeter A. G. Crosthwaite { 538448f19e2SPeter Crosthwaite CadenceGEMState *s; 53967101725SAlistair Francis int i; 540e9f186e5SPeter A. G. Crosthwaite 541cc1f0f45SJason Wang s = qemu_get_nic_opaque(nc); 542e9f186e5SPeter A. G. Crosthwaite 543e9f186e5SPeter A. G. Crosthwaite /* Do nothing if receive is not enabled. */ 544e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_RXENA)) { 5453ae5725fSPeter Crosthwaite if (s->can_rx_state != 1) { 5463ae5725fSPeter Crosthwaite s->can_rx_state = 1; 5473ae5725fSPeter Crosthwaite DB_PRINT("can't receive - no enable\n"); 5483ae5725fSPeter Crosthwaite } 549b8c4b67eSPhilippe Mathieu-Daudé return false; 550e9f186e5SPeter A. G. Crosthwaite } 551e9f186e5SPeter A. G. Crosthwaite 55267101725SAlistair Francis for (i = 0; i < s->num_priority_queues; i++) { 553dacc0566SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[i]) != 1) { 554dacc0566SAlistair Francis break; 555dacc0566SAlistair Francis } 556dacc0566SAlistair Francis }; 557dacc0566SAlistair Francis 558dacc0566SAlistair Francis if (i == s->num_priority_queues) { 5598202aa53SPeter Crosthwaite if (s->can_rx_state != 2) { 5608202aa53SPeter Crosthwaite s->can_rx_state = 2; 561dacc0566SAlistair Francis DB_PRINT("can't receive - all the buffer descriptors are busy\n"); 5628202aa53SPeter Crosthwaite } 563b8c4b67eSPhilippe Mathieu-Daudé return false; 5648202aa53SPeter Crosthwaite } 5658202aa53SPeter Crosthwaite 5663ae5725fSPeter Crosthwaite if (s->can_rx_state != 0) { 5673ae5725fSPeter Crosthwaite s->can_rx_state = 0; 56867101725SAlistair Francis DB_PRINT("can receive\n"); 5693ae5725fSPeter Crosthwaite } 570b8c4b67eSPhilippe Mathieu-Daudé return true; 571e9f186e5SPeter A. G. Crosthwaite } 572e9f186e5SPeter A. G. Crosthwaite 573e9f186e5SPeter A. G. Crosthwaite /* 574e9f186e5SPeter A. G. Crosthwaite * gem_update_int_status: 575e9f186e5SPeter A. G. Crosthwaite * Raise or lower interrupt based on current status. 576e9f186e5SPeter A. G. Crosthwaite */ 577448f19e2SPeter Crosthwaite static void gem_update_int_status(CadenceGEMState *s) 578e9f186e5SPeter A. G. Crosthwaite { 57967101725SAlistair Francis int i; 58067101725SAlistair Francis 58186a29d4cSSai Pavan Boddu qemu_set_irq(s->irq[0], !!s->regs[GEM_ISR]); 582596b6f51SAlistair Francis 58386a29d4cSSai Pavan Boddu for (i = 1; i < s->num_priority_queues; ++i) { 58486a29d4cSSai Pavan Boddu qemu_set_irq(s->irq[i], !!s->regs[GEM_INT_Q1_STATUS + i - 1]); 585e9f186e5SPeter A. G. Crosthwaite } 586e9f186e5SPeter A. G. Crosthwaite } 587e9f186e5SPeter A. G. Crosthwaite 588e9f186e5SPeter A. G. Crosthwaite /* 589e9f186e5SPeter A. G. Crosthwaite * gem_receive_updatestats: 590e9f186e5SPeter A. G. Crosthwaite * Increment receive statistics. 591e9f186e5SPeter A. G. Crosthwaite */ 592448f19e2SPeter Crosthwaite static void gem_receive_updatestats(CadenceGEMState *s, const uint8_t *packet, 593e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 594e9f186e5SPeter A. G. Crosthwaite { 595e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 596e9f186e5SPeter A. G. Crosthwaite 597e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) received */ 598e9f186e5SPeter A. G. Crosthwaite octets = ((uint64_t)(s->regs[GEM_OCTRXLO]) << 32) | 599e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXHI]; 600e9f186e5SPeter A. G. Crosthwaite octets += bytes; 601e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXLO] = octets >> 32; 602e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXHI] = octets; 603e9f186e5SPeter A. G. Crosthwaite 604e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames received */ 605e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXCNT]++; 606e9f186e5SPeter A. G. Crosthwaite 607e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 608e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 609e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXBROADCNT]++; 610e9f186e5SPeter A. G. Crosthwaite } 611e9f186e5SPeter A. G. Crosthwaite 612e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 613e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 614e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXMULTICNT]++; 615e9f186e5SPeter A. G. Crosthwaite } 616e9f186e5SPeter A. G. Crosthwaite 617e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 618e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX64CNT]++; 619e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 620e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX65CNT]++; 621e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 622e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX128CNT]++; 623e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 624e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX256CNT]++; 625e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 626e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX512CNT]++; 627e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 628e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX1024CNT]++; 629e9f186e5SPeter A. G. Crosthwaite } else { 630e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX1519CNT]++; 631e9f186e5SPeter A. G. Crosthwaite } 632e9f186e5SPeter A. G. Crosthwaite } 633e9f186e5SPeter A. G. Crosthwaite 634e9f186e5SPeter A. G. Crosthwaite /* 635e9f186e5SPeter A. G. Crosthwaite * Get the MAC Address bit from the specified position 636e9f186e5SPeter A. G. Crosthwaite */ 637e9f186e5SPeter A. G. Crosthwaite static unsigned get_bit(const uint8_t *mac, unsigned bit) 638e9f186e5SPeter A. G. Crosthwaite { 639e9f186e5SPeter A. G. Crosthwaite unsigned byte; 640e9f186e5SPeter A. G. Crosthwaite 641e9f186e5SPeter A. G. Crosthwaite byte = mac[bit / 8]; 642e9f186e5SPeter A. G. Crosthwaite byte >>= (bit & 0x7); 643e9f186e5SPeter A. G. Crosthwaite byte &= 1; 644e9f186e5SPeter A. G. Crosthwaite 645e9f186e5SPeter A. G. Crosthwaite return byte; 646e9f186e5SPeter A. G. Crosthwaite } 647e9f186e5SPeter A. G. Crosthwaite 648e9f186e5SPeter A. G. Crosthwaite /* 649e9f186e5SPeter A. G. Crosthwaite * Calculate a GEM MAC Address hash index 650e9f186e5SPeter A. G. Crosthwaite */ 651e9f186e5SPeter A. G. Crosthwaite static unsigned calc_mac_hash(const uint8_t *mac) 652e9f186e5SPeter A. G. Crosthwaite { 653e9f186e5SPeter A. G. Crosthwaite int index_bit, mac_bit; 654e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 655e9f186e5SPeter A. G. Crosthwaite 656e9f186e5SPeter A. G. Crosthwaite hash_index = 0; 657e9f186e5SPeter A. G. Crosthwaite mac_bit = 5; 658e9f186e5SPeter A. G. Crosthwaite for (index_bit = 5; index_bit >= 0; index_bit--) { 659e9f186e5SPeter A. G. Crosthwaite hash_index |= (get_bit(mac, mac_bit) ^ 660e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 6) ^ 661e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 12) ^ 662e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 18) ^ 663e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 24) ^ 664e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 30) ^ 665e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 36) ^ 666e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 42)) << index_bit; 667e9f186e5SPeter A. G. Crosthwaite mac_bit--; 668e9f186e5SPeter A. G. Crosthwaite } 669e9f186e5SPeter A. G. Crosthwaite 670e9f186e5SPeter A. G. Crosthwaite return hash_index; 671e9f186e5SPeter A. G. Crosthwaite } 672e9f186e5SPeter A. G. Crosthwaite 673e9f186e5SPeter A. G. Crosthwaite /* 674e9f186e5SPeter A. G. Crosthwaite * gem_mac_address_filter: 675e9f186e5SPeter A. G. Crosthwaite * Accept or reject this destination address? 676e9f186e5SPeter A. G. Crosthwaite * Returns: 677e9f186e5SPeter A. G. Crosthwaite * GEM_RX_REJECT: reject 67863af1e0cSPeter Crosthwaite * >= 0: Specific address accept (which matched SAR is returned) 67963af1e0cSPeter Crosthwaite * others for various other modes of accept: 68063af1e0cSPeter Crosthwaite * GEM_RM_PROMISCUOUS_ACCEPT, GEM_RX_BROADCAST_ACCEPT, 68163af1e0cSPeter Crosthwaite * GEM_RX_MULTICAST_HASH_ACCEPT or GEM_RX_UNICAST_HASH_ACCEPT 682e9f186e5SPeter A. G. Crosthwaite */ 683448f19e2SPeter Crosthwaite static int gem_mac_address_filter(CadenceGEMState *s, const uint8_t *packet) 684e9f186e5SPeter A. G. Crosthwaite { 685e9f186e5SPeter A. G. Crosthwaite uint8_t *gem_spaddr; 686e9f186e5SPeter A. G. Crosthwaite int i; 687e9f186e5SPeter A. G. Crosthwaite 688e9f186e5SPeter A. G. Crosthwaite /* Promiscuous mode? */ 689e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_PROMISC) { 69063af1e0cSPeter Crosthwaite return GEM_RX_PROMISCUOUS_ACCEPT; 691e9f186e5SPeter A. G. Crosthwaite } 692e9f186e5SPeter A. G. Crosthwaite 693e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 694e9f186e5SPeter A. G. Crosthwaite /* Reject broadcast packets? */ 695e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_BCAST_REJ) { 696e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 697e9f186e5SPeter A. G. Crosthwaite } 69863af1e0cSPeter Crosthwaite return GEM_RX_BROADCAST_ACCEPT; 699e9f186e5SPeter A. G. Crosthwaite } 700e9f186e5SPeter A. G. Crosthwaite 701e9f186e5SPeter A. G. Crosthwaite /* Accept packets -w- hash match? */ 702e9f186e5SPeter A. G. Crosthwaite if ((packet[0] == 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_MCAST_HASH)) || 703e9f186e5SPeter A. G. Crosthwaite (packet[0] != 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_UCAST_HASH))) { 704e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 705e9f186e5SPeter A. G. Crosthwaite 706e9f186e5SPeter A. G. Crosthwaite hash_index = calc_mac_hash(packet); 707e9f186e5SPeter A. G. Crosthwaite if (hash_index < 32) { 708e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_HASHLO] & (1<<hash_index)) { 70963af1e0cSPeter Crosthwaite return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT : 71063af1e0cSPeter Crosthwaite GEM_RX_UNICAST_HASH_ACCEPT; 711e9f186e5SPeter A. G. Crosthwaite } 712e9f186e5SPeter A. G. Crosthwaite } else { 713e9f186e5SPeter A. G. Crosthwaite hash_index -= 32; 714e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_HASHHI] & (1<<hash_index)) { 71563af1e0cSPeter Crosthwaite return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT : 71663af1e0cSPeter Crosthwaite GEM_RX_UNICAST_HASH_ACCEPT; 717e9f186e5SPeter A. G. Crosthwaite } 718e9f186e5SPeter A. G. Crosthwaite } 719e9f186e5SPeter A. G. Crosthwaite } 720e9f186e5SPeter A. G. Crosthwaite 721e9f186e5SPeter A. G. Crosthwaite /* Check all 4 specific addresses */ 722e9f186e5SPeter A. G. Crosthwaite gem_spaddr = (uint8_t *)&(s->regs[GEM_SPADDR1LO]); 72363af1e0cSPeter Crosthwaite for (i = 3; i >= 0; i--) { 72464eb9301SPeter Crosthwaite if (s->sar_active[i] && !memcmp(packet, gem_spaddr + 8 * i, 6)) { 72563af1e0cSPeter Crosthwaite return GEM_RX_SAR_ACCEPT + i; 726e9f186e5SPeter A. G. Crosthwaite } 727e9f186e5SPeter A. G. Crosthwaite } 728e9f186e5SPeter A. G. Crosthwaite 729e9f186e5SPeter A. G. Crosthwaite /* No address match; reject the packet */ 730e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 731e9f186e5SPeter A. G. Crosthwaite } 732e9f186e5SPeter A. G. Crosthwaite 733e8e49943SAlistair Francis /* Figure out which queue the received data should be sent to */ 734e8e49943SAlistair Francis static int get_queue_from_screen(CadenceGEMState *s, uint8_t *rxbuf_ptr, 735e8e49943SAlistair Francis unsigned rxbufsize) 736e8e49943SAlistair Francis { 737e8e49943SAlistair Francis uint32_t reg; 738e8e49943SAlistair Francis bool matched, mismatched; 739e8e49943SAlistair Francis int i, j; 740e8e49943SAlistair Francis 741e8e49943SAlistair Francis for (i = 0; i < s->num_type1_screeners; i++) { 742e8e49943SAlistair Francis reg = s->regs[GEM_SCREENING_TYPE1_REGISTER_0 + i]; 743e8e49943SAlistair Francis matched = false; 744e8e49943SAlistair Francis mismatched = false; 745e8e49943SAlistair Francis 746e8e49943SAlistair Francis /* Screening is based on UDP Port */ 747e8e49943SAlistair Francis if (reg & GEM_ST1R_UDP_PORT_MATCH_ENABLE) { 748e8e49943SAlistair Francis uint16_t udp_port = rxbuf_ptr[14 + 22] << 8 | rxbuf_ptr[14 + 23]; 749e8e49943SAlistair Francis if (udp_port == extract32(reg, GEM_ST1R_UDP_PORT_MATCH_SHIFT, 750e8e49943SAlistair Francis GEM_ST1R_UDP_PORT_MATCH_WIDTH)) { 751e8e49943SAlistair Francis matched = true; 752e8e49943SAlistair Francis } else { 753e8e49943SAlistair Francis mismatched = true; 754e8e49943SAlistair Francis } 755e8e49943SAlistair Francis } 756e8e49943SAlistair Francis 757e8e49943SAlistair Francis /* Screening is based on DS/TC */ 758e8e49943SAlistair Francis if (reg & GEM_ST1R_DSTC_ENABLE) { 759e8e49943SAlistair Francis uint8_t dscp = rxbuf_ptr[14 + 1]; 760e8e49943SAlistair Francis if (dscp == extract32(reg, GEM_ST1R_DSTC_MATCH_SHIFT, 761e8e49943SAlistair Francis GEM_ST1R_DSTC_MATCH_WIDTH)) { 762e8e49943SAlistair Francis matched = true; 763e8e49943SAlistair Francis } else { 764e8e49943SAlistair Francis mismatched = true; 765e8e49943SAlistair Francis } 766e8e49943SAlistair Francis } 767e8e49943SAlistair Francis 768e8e49943SAlistair Francis if (matched && !mismatched) { 769e8e49943SAlistair Francis return extract32(reg, GEM_ST1R_QUEUE_SHIFT, GEM_ST1R_QUEUE_WIDTH); 770e8e49943SAlistair Francis } 771e8e49943SAlistair Francis } 772e8e49943SAlistair Francis 773e8e49943SAlistair Francis for (i = 0; i < s->num_type2_screeners; i++) { 774e8e49943SAlistair Francis reg = s->regs[GEM_SCREENING_TYPE2_REGISTER_0 + i]; 775e8e49943SAlistair Francis matched = false; 776e8e49943SAlistair Francis mismatched = false; 777e8e49943SAlistair Francis 778e8e49943SAlistair Francis if (reg & GEM_ST2R_ETHERTYPE_ENABLE) { 779e8e49943SAlistair Francis uint16_t type = rxbuf_ptr[12] << 8 | rxbuf_ptr[13]; 780e8e49943SAlistair Francis int et_idx = extract32(reg, GEM_ST2R_ETHERTYPE_INDEX_SHIFT, 781e8e49943SAlistair Francis GEM_ST2R_ETHERTYPE_INDEX_WIDTH); 782e8e49943SAlistair Francis 783e8e49943SAlistair Francis if (et_idx > s->num_type2_screeners) { 784e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range ethertype " 785e8e49943SAlistair Francis "register index: %d\n", et_idx); 786e8e49943SAlistair Francis } 787e8e49943SAlistair Francis if (type == s->regs[GEM_SCREENING_TYPE2_ETHERTYPE_REG_0 + 788e8e49943SAlistair Francis et_idx]) { 789e8e49943SAlistair Francis matched = true; 790e8e49943SAlistair Francis } else { 791e8e49943SAlistair Francis mismatched = true; 792e8e49943SAlistair Francis } 793e8e49943SAlistair Francis } 794e8e49943SAlistair Francis 795e8e49943SAlistair Francis /* Compare A, B, C */ 796e8e49943SAlistair Francis for (j = 0; j < 3; j++) { 797e8e49943SAlistair Francis uint32_t cr0, cr1, mask; 798e8e49943SAlistair Francis uint16_t rx_cmp; 799e8e49943SAlistair Francis int offset; 800e8e49943SAlistair Francis int cr_idx = extract32(reg, GEM_ST2R_COMPARE_A_SHIFT + j * 6, 801e8e49943SAlistair Francis GEM_ST2R_COMPARE_WIDTH); 802e8e49943SAlistair Francis 803e8e49943SAlistair Francis if (!(reg & (GEM_ST2R_COMPARE_A_ENABLE << (j * 6)))) { 804e8e49943SAlistair Francis continue; 805e8e49943SAlistair Francis } 806e8e49943SAlistair Francis if (cr_idx > s->num_type2_screeners) { 807e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range compare " 808e8e49943SAlistair Francis "register index: %d\n", cr_idx); 809e8e49943SAlistair Francis } 810e8e49943SAlistair Francis 811e8e49943SAlistair Francis cr0 = s->regs[GEM_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2]; 812e8e49943SAlistair Francis cr1 = s->regs[GEM_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2 + 1]; 813e8e49943SAlistair Francis offset = extract32(cr1, GEM_T2CW1_OFFSET_VALUE_SHIFT, 814e8e49943SAlistair Francis GEM_T2CW1_OFFSET_VALUE_WIDTH); 815e8e49943SAlistair Francis 816e8e49943SAlistair Francis switch (extract32(cr1, GEM_T2CW1_COMPARE_OFFSET_SHIFT, 817e8e49943SAlistair Francis GEM_T2CW1_COMPARE_OFFSET_WIDTH)) { 818e8e49943SAlistair Francis case 3: /* Skip UDP header */ 819e8e49943SAlistair Francis qemu_log_mask(LOG_UNIMP, "TCP compare offsets" 820e8e49943SAlistair Francis "unimplemented - assuming UDP\n"); 821e8e49943SAlistair Francis offset += 8; 822e8e49943SAlistair Francis /* Fallthrough */ 823e8e49943SAlistair Francis case 2: /* skip the IP header */ 824e8e49943SAlistair Francis offset += 20; 825e8e49943SAlistair Francis /* Fallthrough */ 826e8e49943SAlistair Francis case 1: /* Count from after the ethertype */ 827e8e49943SAlistair Francis offset += 14; 828e8e49943SAlistair Francis break; 829e8e49943SAlistair Francis case 0: 830e8e49943SAlistair Francis /* Offset from start of frame */ 831e8e49943SAlistair Francis break; 832e8e49943SAlistair Francis } 833e8e49943SAlistair Francis 834e8e49943SAlistair Francis rx_cmp = rxbuf_ptr[offset] << 8 | rxbuf_ptr[offset]; 835e8e49943SAlistair Francis mask = extract32(cr0, 0, 16); 836e8e49943SAlistair Francis 837e8e49943SAlistair Francis if ((rx_cmp & mask) == (extract32(cr0, 16, 16) & mask)) { 838e8e49943SAlistair Francis matched = true; 839e8e49943SAlistair Francis } else { 840e8e49943SAlistair Francis mismatched = true; 841e8e49943SAlistair Francis } 842e8e49943SAlistair Francis } 843e8e49943SAlistair Francis 844e8e49943SAlistair Francis if (matched && !mismatched) { 845e8e49943SAlistair Francis return extract32(reg, GEM_ST2R_QUEUE_SHIFT, GEM_ST2R_QUEUE_WIDTH); 846e8e49943SAlistair Francis } 847e8e49943SAlistair Francis } 848e8e49943SAlistair Francis 849e8e49943SAlistair Francis /* We made it here, assume it's queue 0 */ 850e8e49943SAlistair Francis return 0; 851e8e49943SAlistair Francis } 852e8e49943SAlistair Francis 85396ea126aSSai Pavan Boddu static uint32_t gem_get_queue_base_addr(CadenceGEMState *s, bool tx, int q) 85496ea126aSSai Pavan Boddu { 85596ea126aSSai Pavan Boddu uint32_t base_addr = 0; 85696ea126aSSai Pavan Boddu 85796ea126aSSai Pavan Boddu switch (q) { 85896ea126aSSai Pavan Boddu case 0: 85996ea126aSSai Pavan Boddu base_addr = s->regs[tx ? GEM_TXQBASE : GEM_RXQBASE]; 86096ea126aSSai Pavan Boddu break; 86196ea126aSSai Pavan Boddu case 1 ... (MAX_PRIORITY_QUEUES - 1): 86296ea126aSSai Pavan Boddu base_addr = s->regs[(tx ? GEM_TRANSMIT_Q1_PTR : 86396ea126aSSai Pavan Boddu GEM_RECEIVE_Q1_PTR) + q - 1]; 86496ea126aSSai Pavan Boddu break; 86596ea126aSSai Pavan Boddu default: 86696ea126aSSai Pavan Boddu g_assert_not_reached(); 86796ea126aSSai Pavan Boddu }; 86896ea126aSSai Pavan Boddu 86996ea126aSSai Pavan Boddu return base_addr; 87096ea126aSSai Pavan Boddu } 87196ea126aSSai Pavan Boddu 87296ea126aSSai Pavan Boddu static inline uint32_t gem_get_tx_queue_base_addr(CadenceGEMState *s, int q) 87396ea126aSSai Pavan Boddu { 87496ea126aSSai Pavan Boddu return gem_get_queue_base_addr(s, true, q); 87596ea126aSSai Pavan Boddu } 87696ea126aSSai Pavan Boddu 87796ea126aSSai Pavan Boddu static inline uint32_t gem_get_rx_queue_base_addr(CadenceGEMState *s, int q) 87896ea126aSSai Pavan Boddu { 87996ea126aSSai Pavan Boddu return gem_get_queue_base_addr(s, false, q); 88096ea126aSSai Pavan Boddu } 88196ea126aSSai Pavan Boddu 882357aa013SEdgar E. Iglesias static hwaddr gem_get_desc_addr(CadenceGEMState *s, bool tx, int q) 883357aa013SEdgar E. Iglesias { 884357aa013SEdgar E. Iglesias hwaddr desc_addr = 0; 885357aa013SEdgar E. Iglesias 886357aa013SEdgar E. Iglesias if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { 887357aa013SEdgar E. Iglesias desc_addr = s->regs[tx ? GEM_TBQPH : GEM_RBQPH]; 888357aa013SEdgar E. Iglesias } 889357aa013SEdgar E. Iglesias desc_addr <<= 32; 890357aa013SEdgar E. Iglesias desc_addr |= tx ? s->tx_desc_addr[q] : s->rx_desc_addr[q]; 891357aa013SEdgar E. Iglesias return desc_addr; 892357aa013SEdgar E. Iglesias } 893357aa013SEdgar E. Iglesias 894357aa013SEdgar E. Iglesias static hwaddr gem_get_tx_desc_addr(CadenceGEMState *s, int q) 895357aa013SEdgar E. Iglesias { 896357aa013SEdgar E. Iglesias return gem_get_desc_addr(s, true, q); 897357aa013SEdgar E. Iglesias } 898357aa013SEdgar E. Iglesias 899357aa013SEdgar E. Iglesias static hwaddr gem_get_rx_desc_addr(CadenceGEMState *s, int q) 900357aa013SEdgar E. Iglesias { 901357aa013SEdgar E. Iglesias return gem_get_desc_addr(s, false, q); 902357aa013SEdgar E. Iglesias } 903357aa013SEdgar E. Iglesias 90467101725SAlistair Francis static void gem_get_rx_desc(CadenceGEMState *s, int q) 90506c2fe95SPeter Crosthwaite { 906357aa013SEdgar E. Iglesias hwaddr desc_addr = gem_get_rx_desc_addr(s, q); 907357aa013SEdgar E. Iglesias 908357aa013SEdgar E. Iglesias DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", desc_addr); 909357aa013SEdgar E. Iglesias 91006c2fe95SPeter Crosthwaite /* read current descriptor */ 911357aa013SEdgar E. Iglesias address_space_read(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED, 912b7cbebf2SPhilippe Mathieu-Daudé s->rx_desc[q], 913e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, true)); 91406c2fe95SPeter Crosthwaite 91506c2fe95SPeter Crosthwaite /* Descriptor owned by software ? */ 91667101725SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[q]) == 1) { 917357aa013SEdgar E. Iglesias DB_PRINT("descriptor 0x%" HWADDR_PRIx " owned by sw.\n", desc_addr); 91806c2fe95SPeter Crosthwaite s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_NOBUF; 919*68dbee3bSSai Pavan Boddu gem_set_isr(s, q, GEM_INT_RXUSED); 92006c2fe95SPeter Crosthwaite /* Handle interrupt consequences */ 92106c2fe95SPeter Crosthwaite gem_update_int_status(s); 92206c2fe95SPeter Crosthwaite } 92306c2fe95SPeter Crosthwaite } 92406c2fe95SPeter Crosthwaite 925e9f186e5SPeter A. G. Crosthwaite /* 926e9f186e5SPeter A. G. Crosthwaite * gem_receive: 927e9f186e5SPeter A. G. Crosthwaite * Fit a packet handed to us by QEMU into the receive descriptor ring. 928e9f186e5SPeter A. G. Crosthwaite */ 9294e68f7a0SStefan Hajnoczi static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) 930e9f186e5SPeter A. G. Crosthwaite { 931448f19e2SPeter Crosthwaite CadenceGEMState *s; 932e9f186e5SPeter A. G. Crosthwaite unsigned rxbufsize, bytes_to_copy; 933e9f186e5SPeter A. G. Crosthwaite unsigned rxbuf_offset; 934e9f186e5SPeter A. G. Crosthwaite uint8_t rxbuf[2048]; 935e9f186e5SPeter A. G. Crosthwaite uint8_t *rxbuf_ptr; 9363b2c97f9SEdgar E. Iglesias bool first_desc = true; 93763af1e0cSPeter Crosthwaite int maf; 9382bf57f73SAlistair Francis int q = 0; 939e9f186e5SPeter A. G. Crosthwaite 940cc1f0f45SJason Wang s = qemu_get_nic_opaque(nc); 941e9f186e5SPeter A. G. Crosthwaite 942e9f186e5SPeter A. G. Crosthwaite /* Is this destination MAC address "for us" ? */ 94363af1e0cSPeter Crosthwaite maf = gem_mac_address_filter(s, buf); 94463af1e0cSPeter Crosthwaite if (maf == GEM_RX_REJECT) { 945e9f186e5SPeter A. G. Crosthwaite return -1; 946e9f186e5SPeter A. G. Crosthwaite } 947e9f186e5SPeter A. G. Crosthwaite 948e9f186e5SPeter A. G. Crosthwaite /* Discard packets with receive length error enabled ? */ 949e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_LERR_DISC) { 950e9f186e5SPeter A. G. Crosthwaite unsigned type_len; 951e9f186e5SPeter A. G. Crosthwaite 952e9f186e5SPeter A. G. Crosthwaite /* Fish the ethertype / length field out of the RX packet */ 953e9f186e5SPeter A. G. Crosthwaite type_len = buf[12] << 8 | buf[13]; 954e9f186e5SPeter A. G. Crosthwaite /* It is a length field, not an ethertype */ 955e9f186e5SPeter A. G. Crosthwaite if (type_len < 0x600) { 956e9f186e5SPeter A. G. Crosthwaite if (size < type_len) { 957e9f186e5SPeter A. G. Crosthwaite /* discard */ 958e9f186e5SPeter A. G. Crosthwaite return -1; 959e9f186e5SPeter A. G. Crosthwaite } 960e9f186e5SPeter A. G. Crosthwaite } 961e9f186e5SPeter A. G. Crosthwaite } 962e9f186e5SPeter A. G. Crosthwaite 963e9f186e5SPeter A. G. Crosthwaite /* 964e9f186e5SPeter A. G. Crosthwaite * Determine configured receive buffer offset (probably 0) 965e9f186e5SPeter A. G. Crosthwaite */ 966e9f186e5SPeter A. G. Crosthwaite rxbuf_offset = (s->regs[GEM_NWCFG] & GEM_NWCFG_BUFF_OFST_M) >> 967e9f186e5SPeter A. G. Crosthwaite GEM_NWCFG_BUFF_OFST_S; 968e9f186e5SPeter A. G. Crosthwaite 969e9f186e5SPeter A. G. Crosthwaite /* The configure size of each receive buffer. Determines how many 970e9f186e5SPeter A. G. Crosthwaite * buffers needed to hold this packet. 971e9f186e5SPeter A. G. Crosthwaite */ 972e9f186e5SPeter A. G. Crosthwaite rxbufsize = ((s->regs[GEM_DMACFG] & GEM_DMACFG_RBUFSZ_M) >> 973e9f186e5SPeter A. G. Crosthwaite GEM_DMACFG_RBUFSZ_S) * GEM_DMACFG_RBUFSZ_MUL; 974e9f186e5SPeter A. G. Crosthwaite bytes_to_copy = size; 975e9f186e5SPeter A. G. Crosthwaite 976f265ae8cSAlistair Francis /* Hardware allows a zero value here but warns against it. To avoid QEMU 977f265ae8cSAlistair Francis * indefinite loops we enforce a minimum value here 978f265ae8cSAlistair Francis */ 979f265ae8cSAlistair Francis if (rxbufsize < GEM_DMACFG_RBUFSZ_MUL) { 980f265ae8cSAlistair Francis rxbufsize = GEM_DMACFG_RBUFSZ_MUL; 981f265ae8cSAlistair Francis } 982f265ae8cSAlistair Francis 983191946c5SPeter Crosthwaite /* Pad to minimum length. Assume FCS field is stripped, logic 984191946c5SPeter Crosthwaite * below will increment it to the real minimum of 64 when 985191946c5SPeter Crosthwaite * not FCS stripping 986191946c5SPeter Crosthwaite */ 987191946c5SPeter Crosthwaite if (size < 60) { 988191946c5SPeter Crosthwaite size = 60; 989191946c5SPeter Crosthwaite } 990191946c5SPeter Crosthwaite 991e9f186e5SPeter A. G. Crosthwaite /* Strip of FCS field ? (usually yes) */ 992e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_STRIP_FCS) { 993e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr = (void *)buf; 994e9f186e5SPeter A. G. Crosthwaite } else { 995e9f186e5SPeter A. G. Crosthwaite unsigned crc_val; 996e9f186e5SPeter A. G. Crosthwaite 997244381ecSPrasad J Pandit if (size > sizeof(rxbuf) - sizeof(crc_val)) { 998244381ecSPrasad J Pandit size = sizeof(rxbuf) - sizeof(crc_val); 999244381ecSPrasad J Pandit } 1000244381ecSPrasad J Pandit bytes_to_copy = size; 1001e9f186e5SPeter A. G. Crosthwaite /* The application wants the FCS field, which QEMU does not provide. 10023048ed6aSPeter Crosthwaite * We must try and calculate one. 1003e9f186e5SPeter A. G. Crosthwaite */ 1004e9f186e5SPeter A. G. Crosthwaite 1005e9f186e5SPeter A. G. Crosthwaite memcpy(rxbuf, buf, size); 10065fbe02e8SJim Meyering memset(rxbuf + size, 0, sizeof(rxbuf) - size); 1007e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr = rxbuf; 1008e9f186e5SPeter A. G. Crosthwaite crc_val = cpu_to_le32(crc32(0, rxbuf, MAX(size, 60))); 1009c94239feSPeter Maydell memcpy(rxbuf + size, &crc_val, sizeof(crc_val)); 1010e9f186e5SPeter A. G. Crosthwaite 1011e9f186e5SPeter A. G. Crosthwaite bytes_to_copy += 4; 1012e9f186e5SPeter A. G. Crosthwaite size += 4; 1013e9f186e5SPeter A. G. Crosthwaite } 1014e9f186e5SPeter A. G. Crosthwaite 10156fe7661dSSai Pavan Boddu DB_PRINT("config bufsize: %u packet size: %zd\n", rxbufsize, size); 1016e9f186e5SPeter A. G. Crosthwaite 1017b12227afSStefan Weil /* Find which queue we are targeting */ 1018e8e49943SAlistair Francis q = get_queue_from_screen(s, rxbuf_ptr, rxbufsize); 1019e8e49943SAlistair Francis 10207cfd65e4SPeter Crosthwaite while (bytes_to_copy) { 1021357aa013SEdgar E. Iglesias hwaddr desc_addr; 1022357aa013SEdgar E. Iglesias 102306c2fe95SPeter Crosthwaite /* Do nothing if receive is not enabled. */ 102406c2fe95SPeter Crosthwaite if (!gem_can_receive(nc)) { 1025e9f186e5SPeter A. G. Crosthwaite return -1; 1026e9f186e5SPeter A. G. Crosthwaite } 1027e9f186e5SPeter A. G. Crosthwaite 10286fe7661dSSai Pavan Boddu DB_PRINT("copy %" PRIu32 " bytes to 0x%" PRIx64 "\n", 1029dda8f185SBin Meng MIN(bytes_to_copy, rxbufsize), 1030dda8f185SBin Meng rx_desc_get_buffer(s, s->rx_desc[q])); 1031e9f186e5SPeter A. G. Crosthwaite 1032e9f186e5SPeter A. G. Crosthwaite /* Copy packet data to emulated DMA buffer */ 103384aec8efSEdgar E. Iglesias address_space_write(&s->dma_as, rx_desc_get_buffer(s, s->rx_desc[q]) + 10342bf57f73SAlistair Francis rxbuf_offset, 103584aec8efSEdgar E. Iglesias MEMTXATTRS_UNSPECIFIED, rxbuf_ptr, 1036e48fdd9dSEdgar E. Iglesias MIN(bytes_to_copy, rxbufsize)); 1037e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr += MIN(bytes_to_copy, rxbufsize); 103830570698SPeter Crosthwaite bytes_to_copy -= MIN(bytes_to_copy, rxbufsize); 10393b2c97f9SEdgar E. Iglesias 104059ab136aSRamon Fried rx_desc_clear_control(s->rx_desc[q]); 104159ab136aSRamon Fried 10423b2c97f9SEdgar E. Iglesias /* Update the descriptor. */ 10433b2c97f9SEdgar E. Iglesias if (first_desc) { 10442bf57f73SAlistair Francis rx_desc_set_sof(s->rx_desc[q]); 10453b2c97f9SEdgar E. Iglesias first_desc = false; 10463b2c97f9SEdgar E. Iglesias } 10473b2c97f9SEdgar E. Iglesias if (bytes_to_copy == 0) { 10482bf57f73SAlistair Francis rx_desc_set_eof(s->rx_desc[q]); 10492bf57f73SAlistair Francis rx_desc_set_length(s->rx_desc[q], size); 10503b2c97f9SEdgar E. Iglesias } 10512bf57f73SAlistair Francis rx_desc_set_ownership(s->rx_desc[q]); 105263af1e0cSPeter Crosthwaite 105363af1e0cSPeter Crosthwaite switch (maf) { 105463af1e0cSPeter Crosthwaite case GEM_RX_PROMISCUOUS_ACCEPT: 105563af1e0cSPeter Crosthwaite break; 105663af1e0cSPeter Crosthwaite case GEM_RX_BROADCAST_ACCEPT: 10572bf57f73SAlistair Francis rx_desc_set_broadcast(s->rx_desc[q]); 105863af1e0cSPeter Crosthwaite break; 105963af1e0cSPeter Crosthwaite case GEM_RX_UNICAST_HASH_ACCEPT: 10602bf57f73SAlistair Francis rx_desc_set_unicast_hash(s->rx_desc[q]); 106163af1e0cSPeter Crosthwaite break; 106263af1e0cSPeter Crosthwaite case GEM_RX_MULTICAST_HASH_ACCEPT: 10632bf57f73SAlistair Francis rx_desc_set_multicast_hash(s->rx_desc[q]); 106463af1e0cSPeter Crosthwaite break; 106563af1e0cSPeter Crosthwaite case GEM_RX_REJECT: 106663af1e0cSPeter Crosthwaite abort(); 106763af1e0cSPeter Crosthwaite default: /* SAR */ 10682bf57f73SAlistair Francis rx_desc_set_sar(s->rx_desc[q], maf); 106963af1e0cSPeter Crosthwaite } 107063af1e0cSPeter Crosthwaite 10713b2c97f9SEdgar E. Iglesias /* Descriptor write-back. */ 1072357aa013SEdgar E. Iglesias desc_addr = gem_get_rx_desc_addr(s, q); 1073b7cbebf2SPhilippe Mathieu-Daudé address_space_write(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED, 1074b7cbebf2SPhilippe Mathieu-Daudé s->rx_desc[q], 1075e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, true)); 10763b2c97f9SEdgar E. Iglesias 1077e9f186e5SPeter A. G. Crosthwaite /* Next descriptor */ 10782bf57f73SAlistair Francis if (rx_desc_get_wrap(s->rx_desc[q])) { 1079288f1e3fSPeter Crosthwaite DB_PRINT("wrapping RX descriptor list\n"); 108096ea126aSSai Pavan Boddu s->rx_desc_addr[q] = gem_get_rx_queue_base_addr(s, q); 1081e9f186e5SPeter A. G. Crosthwaite } else { 1082288f1e3fSPeter Crosthwaite DB_PRINT("incrementing RX descriptor list\n"); 1083e48fdd9dSEdgar E. Iglesias s->rx_desc_addr[q] += 4 * gem_get_desc_len(s, true); 1084e9f186e5SPeter A. G. Crosthwaite } 108567101725SAlistair Francis 108667101725SAlistair Francis gem_get_rx_desc(s, q); 10877cfd65e4SPeter Crosthwaite } 1088e9f186e5SPeter A. G. Crosthwaite 1089e9f186e5SPeter A. G. Crosthwaite /* Count it */ 1090e9f186e5SPeter A. G. Crosthwaite gem_receive_updatestats(s, buf, size); 1091e9f186e5SPeter A. G. Crosthwaite 1092e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_FRMRCVD; 1093*68dbee3bSSai Pavan Boddu gem_set_isr(s, q, GEM_INT_RXCMPL); 1094e9f186e5SPeter A. G. Crosthwaite 1095e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 1096e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1097e9f186e5SPeter A. G. Crosthwaite 1098e9f186e5SPeter A. G. Crosthwaite return size; 1099e9f186e5SPeter A. G. Crosthwaite } 1100e9f186e5SPeter A. G. Crosthwaite 1101e9f186e5SPeter A. G. Crosthwaite /* 1102e9f186e5SPeter A. G. Crosthwaite * gem_transmit_updatestats: 1103e9f186e5SPeter A. G. Crosthwaite * Increment transmit statistics. 1104e9f186e5SPeter A. G. Crosthwaite */ 1105448f19e2SPeter Crosthwaite static void gem_transmit_updatestats(CadenceGEMState *s, const uint8_t *packet, 1106e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 1107e9f186e5SPeter A. G. Crosthwaite { 1108e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 1109e9f186e5SPeter A. G. Crosthwaite 1110e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) transmitted */ 1111e9f186e5SPeter A. G. Crosthwaite octets = ((uint64_t)(s->regs[GEM_OCTTXLO]) << 32) | 1112e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXHI]; 1113e9f186e5SPeter A. G. Crosthwaite octets += bytes; 1114e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXLO] = octets >> 32; 1115e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXHI] = octets; 1116e9f186e5SPeter A. G. Crosthwaite 1117e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames transmitted */ 1118e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXCNT]++; 1119e9f186e5SPeter A. G. Crosthwaite 1120e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 1121e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 1122e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXBCNT]++; 1123e9f186e5SPeter A. G. Crosthwaite } 1124e9f186e5SPeter A. G. Crosthwaite 1125e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 1126e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 1127e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXMCNT]++; 1128e9f186e5SPeter A. G. Crosthwaite } 1129e9f186e5SPeter A. G. Crosthwaite 1130e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 1131e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX64CNT]++; 1132e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 1133e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX65CNT]++; 1134e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 1135e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX128CNT]++; 1136e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 1137e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX256CNT]++; 1138e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 1139e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX512CNT]++; 1140e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 1141e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX1024CNT]++; 1142e9f186e5SPeter A. G. Crosthwaite } else { 1143e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX1519CNT]++; 1144e9f186e5SPeter A. G. Crosthwaite } 1145e9f186e5SPeter A. G. Crosthwaite } 1146e9f186e5SPeter A. G. Crosthwaite 1147e9f186e5SPeter A. G. Crosthwaite /* 1148e9f186e5SPeter A. G. Crosthwaite * gem_transmit: 1149e9f186e5SPeter A. G. Crosthwaite * Fish packets out of the descriptor ring and feed them to QEMU 1150e9f186e5SPeter A. G. Crosthwaite */ 1151448f19e2SPeter Crosthwaite static void gem_transmit(CadenceGEMState *s) 1152e9f186e5SPeter A. G. Crosthwaite { 11538568313fSEdgar E. Iglesias uint32_t desc[DESC_MAX_NUM_WORDS]; 1154a8170e5eSAvi Kivity hwaddr packet_desc_addr; 1155e9f186e5SPeter A. G. Crosthwaite uint8_t tx_packet[2048]; 1156e9f186e5SPeter A. G. Crosthwaite uint8_t *p; 1157e9f186e5SPeter A. G. Crosthwaite unsigned total_bytes; 11582bf57f73SAlistair Francis int q = 0; 1159e9f186e5SPeter A. G. Crosthwaite 1160e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 1161e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) { 1162e9f186e5SPeter A. G. Crosthwaite return; 1163e9f186e5SPeter A. G. Crosthwaite } 1164e9f186e5SPeter A. G. Crosthwaite 1165e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1166e9f186e5SPeter A. G. Crosthwaite 11673048ed6aSPeter Crosthwaite /* The packet we will hand off to QEMU. 1168e9f186e5SPeter A. G. Crosthwaite * Packets scattered across multiple descriptors are gathered to this 1169e9f186e5SPeter A. G. Crosthwaite * one contiguous buffer first. 1170e9f186e5SPeter A. G. Crosthwaite */ 1171e9f186e5SPeter A. G. Crosthwaite p = tx_packet; 1172e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 1173e9f186e5SPeter A. G. Crosthwaite 117467101725SAlistair Francis for (q = s->num_priority_queues - 1; q >= 0; q--) { 1175e9f186e5SPeter A. G. Crosthwaite /* read current descriptor */ 1176357aa013SEdgar E. Iglesias packet_desc_addr = gem_get_tx_desc_addr(s, q); 1177fa15286aSPeter Crosthwaite 1178fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 117984aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, packet_desc_addr, 1180b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc, 1181e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, false)); 1182e9f186e5SPeter A. G. Crosthwaite /* Handle all descriptors owned by hardware */ 1183e9f186e5SPeter A. G. Crosthwaite while (tx_desc_get_used(desc) == 0) { 1184e9f186e5SPeter A. G. Crosthwaite 1185e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 1186e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) { 1187e9f186e5SPeter A. G. Crosthwaite return; 1188e9f186e5SPeter A. G. Crosthwaite } 118967101725SAlistair Francis print_gem_tx_desc(desc, q); 1190e9f186e5SPeter A. G. Crosthwaite 1191e9f186e5SPeter A. G. Crosthwaite /* The real hardware would eat this (and possibly crash). 1192e9f186e5SPeter A. G. Crosthwaite * For QEMU let's lend a helping hand. 1193e9f186e5SPeter A. G. Crosthwaite */ 1194e48fdd9dSEdgar E. Iglesias if ((tx_desc_get_buffer(s, desc) == 0) || 1195e9f186e5SPeter A. G. Crosthwaite (tx_desc_get_length(desc) == 0)) { 11966fe7661dSSai Pavan Boddu DB_PRINT("Invalid TX descriptor @ 0x%" HWADDR_PRIx "\n", 11976fe7661dSSai Pavan Boddu packet_desc_addr); 1198e9f186e5SPeter A. G. Crosthwaite break; 1199e9f186e5SPeter A. G. Crosthwaite } 1200e9f186e5SPeter A. G. Crosthwaite 120177524d11SAlistair Francis if (tx_desc_get_length(desc) > sizeof(tx_packet) - 120277524d11SAlistair Francis (p - tx_packet)) { 1203dda8f185SBin Meng DB_PRINT("TX descriptor @ 0x%" HWADDR_PRIx \ 1204dda8f185SBin Meng " too large: size 0x%x space 0x%zx\n", 1205dda8f185SBin Meng packet_desc_addr, tx_desc_get_length(desc), 1206d7f05365SMichael S. Tsirkin sizeof(tx_packet) - (p - tx_packet)); 1207d7f05365SMichael S. Tsirkin break; 1208d7f05365SMichael S. Tsirkin } 1209d7f05365SMichael S. Tsirkin 121077524d11SAlistair Francis /* Gather this fragment of the packet from "dma memory" to our 121177524d11SAlistair Francis * contig buffer. 1212e9f186e5SPeter A. G. Crosthwaite */ 121384aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, tx_desc_get_buffer(s, desc), 121484aec8efSEdgar E. Iglesias MEMTXATTRS_UNSPECIFIED, 121584aec8efSEdgar E. Iglesias p, tx_desc_get_length(desc)); 1216e9f186e5SPeter A. G. Crosthwaite p += tx_desc_get_length(desc); 1217e9f186e5SPeter A. G. Crosthwaite total_bytes += tx_desc_get_length(desc); 1218e9f186e5SPeter A. G. Crosthwaite 1219e9f186e5SPeter A. G. Crosthwaite /* Last descriptor for this packet; hand the whole thing off */ 1220e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_last(desc)) { 12218568313fSEdgar E. Iglesias uint32_t desc_first[DESC_MAX_NUM_WORDS]; 1222357aa013SEdgar E. Iglesias hwaddr desc_addr = gem_get_tx_desc_addr(s, q); 12236ab57a6bSPeter Crosthwaite 1224e9f186e5SPeter A. G. Crosthwaite /* Modify the 1st descriptor of this packet to be owned by 1225e9f186e5SPeter A. G. Crosthwaite * the processor. 1226e9f186e5SPeter A. G. Crosthwaite */ 1227357aa013SEdgar E. Iglesias address_space_read(&s->dma_as, desc_addr, 1228b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc_first, 12296ab57a6bSPeter Crosthwaite sizeof(desc_first)); 12306ab57a6bSPeter Crosthwaite tx_desc_set_used(desc_first); 1231357aa013SEdgar E. Iglesias address_space_write(&s->dma_as, desc_addr, 1232b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc_first, 12336ab57a6bSPeter Crosthwaite sizeof(desc_first)); 12343048ed6aSPeter Crosthwaite /* Advance the hardware current descriptor past this packet */ 1235e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 123696ea126aSSai Pavan Boddu s->tx_desc_addr[q] = gem_get_tx_queue_base_addr(s, q); 1237e9f186e5SPeter A. G. Crosthwaite } else { 1238e48fdd9dSEdgar E. Iglesias s->tx_desc_addr[q] = packet_desc_addr + 1239e48fdd9dSEdgar E. Iglesias 4 * gem_get_desc_len(s, false); 1240e9f186e5SPeter A. G. Crosthwaite } 12412bf57f73SAlistair Francis DB_PRINT("TX descriptor next: 0x%08x\n", s->tx_desc_addr[q]); 1242e9f186e5SPeter A. G. Crosthwaite 1243e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_TXCMPL; 1244*68dbee3bSSai Pavan Boddu gem_set_isr(s, q, GEM_INT_TXCMPL); 124567101725SAlistair Francis 1246e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 1247e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1248e9f186e5SPeter A. G. Crosthwaite 1249e9f186e5SPeter A. G. Crosthwaite /* Is checksum offload enabled? */ 1250e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_DMACFG] & GEM_DMACFG_TXCSUM_OFFL) { 1251e9f186e5SPeter A. G. Crosthwaite net_checksum_calculate(tx_packet, total_bytes); 1252e9f186e5SPeter A. G. Crosthwaite } 1253e9f186e5SPeter A. G. Crosthwaite 1254e9f186e5SPeter A. G. Crosthwaite /* Update MAC statistics */ 1255e9f186e5SPeter A. G. Crosthwaite gem_transmit_updatestats(s, tx_packet, total_bytes); 1256e9f186e5SPeter A. G. Crosthwaite 1257e9f186e5SPeter A. G. Crosthwaite /* Send the packet somewhere */ 125877524d11SAlistair Francis if (s->phy_loop || (s->regs[GEM_NWCTRL] & 125977524d11SAlistair Francis GEM_NWCTRL_LOCALLOOP)) { 126077524d11SAlistair Francis gem_receive(qemu_get_queue(s->nic), tx_packet, 126177524d11SAlistair Francis total_bytes); 1262e9f186e5SPeter A. G. Crosthwaite } else { 1263b356f76dSJason Wang qemu_send_packet(qemu_get_queue(s->nic), tx_packet, 1264b356f76dSJason Wang total_bytes); 1265e9f186e5SPeter A. G. Crosthwaite } 1266e9f186e5SPeter A. G. Crosthwaite 1267e9f186e5SPeter A. G. Crosthwaite /* Prepare for next packet */ 1268e9f186e5SPeter A. G. Crosthwaite p = tx_packet; 1269e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 1270e9f186e5SPeter A. G. Crosthwaite } 1271e9f186e5SPeter A. G. Crosthwaite 1272e9f186e5SPeter A. G. Crosthwaite /* read next descriptor */ 1273e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 1274cbdab58dSAlistair Francis tx_desc_set_last(desc); 1275f1e7cb13SRamon Fried 1276f1e7cb13SRamon Fried if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { 1277f1e7cb13SRamon Fried packet_desc_addr = s->regs[GEM_TBQPH]; 1278f1e7cb13SRamon Fried packet_desc_addr <<= 32; 1279f1e7cb13SRamon Fried } else { 1280f1e7cb13SRamon Fried packet_desc_addr = 0; 1281f1e7cb13SRamon Fried } 128296ea126aSSai Pavan Boddu packet_desc_addr |= gem_get_tx_queue_base_addr(s, q); 1283e9f186e5SPeter A. G. Crosthwaite } else { 1284e48fdd9dSEdgar E. Iglesias packet_desc_addr += 4 * gem_get_desc_len(s, false); 1285e9f186e5SPeter A. G. Crosthwaite } 1286fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 128784aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, packet_desc_addr, 1288b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc, 1289e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, false)); 1290e9f186e5SPeter A. G. Crosthwaite } 1291e9f186e5SPeter A. G. Crosthwaite 1292e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_used(desc)) { 1293e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_USED; 1294*68dbee3bSSai Pavan Boddu /* IRQ TXUSED is defined only for queue 0 */ 1295*68dbee3bSSai Pavan Boddu if (q == 0) { 1296*68dbee3bSSai Pavan Boddu gem_set_isr(s, 0, GEM_INT_TXUSED); 1297*68dbee3bSSai Pavan Boddu } 1298e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1299e9f186e5SPeter A. G. Crosthwaite } 1300e9f186e5SPeter A. G. Crosthwaite } 130167101725SAlistair Francis } 1302e9f186e5SPeter A. G. Crosthwaite 1303448f19e2SPeter Crosthwaite static void gem_phy_reset(CadenceGEMState *s) 1304e9f186e5SPeter A. G. Crosthwaite { 1305e9f186e5SPeter A. G. Crosthwaite memset(&s->phy_regs[0], 0, sizeof(s->phy_regs)); 1306e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_CONTROL] = 0x1140; 1307e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] = 0x7969; 1308e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID1] = 0x0141; 1309e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID2] = 0x0CC2; 1310e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGADV] = 0x01E1; 1311e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPABIL] = 0xCDE1; 1312e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGEXP] = 0x000F; 1313e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_NEXTP] = 0x2001; 1314e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPNEXTP] = 0x40E6; 1315e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_100BTCTRL] = 0x0300; 1316e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_1000BTSTAT] = 0x7C00; 1317e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXTSTAT] = 0x3000; 1318e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYSPCFC_CTL] = 0x0078; 13197777b7a0SAlistair Francis s->phy_regs[PHY_REG_PHYSPCFC_ST] = 0x7C00; 1320e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL] = 0x0C60; 1321e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LED] = 0x4100; 1322e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL2] = 0x000A; 1323e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_ST] = 0x848B; 1324e9f186e5SPeter A. G. Crosthwaite 1325e9f186e5SPeter A. G. Crosthwaite phy_update_link(s); 1326e9f186e5SPeter A. G. Crosthwaite } 1327e9f186e5SPeter A. G. Crosthwaite 1328e9f186e5SPeter A. G. Crosthwaite static void gem_reset(DeviceState *d) 1329e9f186e5SPeter A. G. Crosthwaite { 133064eb9301SPeter Crosthwaite int i; 1331448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(d); 1332afb4c51fSSebastian Huber const uint8_t *a; 1333726a2a95SEdgar E. Iglesias uint32_t queues_mask = 0; 1334e9f186e5SPeter A. G. Crosthwaite 1335e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1336e9f186e5SPeter A. G. Crosthwaite 1337e9f186e5SPeter A. G. Crosthwaite /* Set post reset register values */ 1338e9f186e5SPeter A. G. Crosthwaite memset(&s->regs[0], 0, sizeof(s->regs)); 1339e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_NWCFG] = 0x00080000; 1340e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_NWSTATUS] = 0x00000006; 1341e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DMACFG] = 0x00020784; 1342e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] = 0x07ffffff; 1343e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXPAUSE] = 0x0000ffff; 1344e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXPARTIALSF] = 0x000003ff; 1345e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXPARTIALSF] = 0x000003ff; 1346a5517666SAlistair Francis s->regs[GEM_MODID] = s->revision; 1347e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF] = 0x02500111; 1348e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF2] = 0x2ab13fff; 1349b2d43091SEdgar E. Iglesias s->regs[GEM_DESCONF5] = 0x002f2045; 1350e2c0c4eeSEdgar E. Iglesias s->regs[GEM_DESCONF6] = GEM_DESCONF6_64B_MASK; 1351726a2a95SEdgar E. Iglesias 1352726a2a95SEdgar E. Iglesias if (s->num_priority_queues > 1) { 1353726a2a95SEdgar E. Iglesias queues_mask = MAKE_64BIT_MASK(1, s->num_priority_queues - 1); 1354726a2a95SEdgar E. Iglesias s->regs[GEM_DESCONF6] |= queues_mask; 1355726a2a95SEdgar E. Iglesias } 1356e9f186e5SPeter A. G. Crosthwaite 1357afb4c51fSSebastian Huber /* Set MAC address */ 1358afb4c51fSSebastian Huber a = &s->conf.macaddr.a[0]; 1359afb4c51fSSebastian Huber s->regs[GEM_SPADDR1LO] = a[0] | (a[1] << 8) | (a[2] << 16) | (a[3] << 24); 1360afb4c51fSSebastian Huber s->regs[GEM_SPADDR1HI] = a[4] | (a[5] << 8); 1361afb4c51fSSebastian Huber 136264eb9301SPeter Crosthwaite for (i = 0; i < 4; i++) { 136364eb9301SPeter Crosthwaite s->sar_active[i] = false; 136464eb9301SPeter Crosthwaite } 136564eb9301SPeter Crosthwaite 1366e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1367e9f186e5SPeter A. G. Crosthwaite 1368e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1369e9f186e5SPeter A. G. Crosthwaite } 1370e9f186e5SPeter A. G. Crosthwaite 1371448f19e2SPeter Crosthwaite static uint16_t gem_phy_read(CadenceGEMState *s, unsigned reg_num) 1372e9f186e5SPeter A. G. Crosthwaite { 1373e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, s->phy_regs[reg_num]); 1374e9f186e5SPeter A. G. Crosthwaite return s->phy_regs[reg_num]; 1375e9f186e5SPeter A. G. Crosthwaite } 1376e9f186e5SPeter A. G. Crosthwaite 1377448f19e2SPeter Crosthwaite static void gem_phy_write(CadenceGEMState *s, unsigned reg_num, uint16_t val) 1378e9f186e5SPeter A. G. Crosthwaite { 1379e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, val); 1380e9f186e5SPeter A. G. Crosthwaite 1381e9f186e5SPeter A. G. Crosthwaite switch (reg_num) { 1382e9f186e5SPeter A. G. Crosthwaite case PHY_REG_CONTROL: 1383e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_RST) { 1384e9f186e5SPeter A. G. Crosthwaite /* Phy reset */ 1385e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1386e9f186e5SPeter A. G. Crosthwaite val &= ~(PHY_REG_CONTROL_RST | PHY_REG_CONTROL_LOOP); 1387e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1388e9f186e5SPeter A. G. Crosthwaite } 1389e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_ANEG) { 1390e9f186e5SPeter A. G. Crosthwaite /* Complete autonegotiation immediately */ 13916623d214SLinus Ziegert val &= ~(PHY_REG_CONTROL_ANEG | PHY_REG_CONTROL_ANRESTART); 1392e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= PHY_REG_STATUS_ANEGCMPL; 1393e9f186e5SPeter A. G. Crosthwaite } 1394e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_LOOP) { 1395e9f186e5SPeter A. G. Crosthwaite DB_PRINT("PHY placed in loopback\n"); 1396e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 1; 1397e9f186e5SPeter A. G. Crosthwaite } else { 1398e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1399e9f186e5SPeter A. G. Crosthwaite } 1400e9f186e5SPeter A. G. Crosthwaite break; 1401e9f186e5SPeter A. G. Crosthwaite } 1402e9f186e5SPeter A. G. Crosthwaite s->phy_regs[reg_num] = val; 1403e9f186e5SPeter A. G. Crosthwaite } 1404e9f186e5SPeter A. G. Crosthwaite 1405e9f186e5SPeter A. G. Crosthwaite /* 1406e9f186e5SPeter A. G. Crosthwaite * gem_read32: 1407e9f186e5SPeter A. G. Crosthwaite * Read a GEM register. 1408e9f186e5SPeter A. G. Crosthwaite */ 1409a8170e5eSAvi Kivity static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size) 1410e9f186e5SPeter A. G. Crosthwaite { 1411448f19e2SPeter Crosthwaite CadenceGEMState *s; 1412e9f186e5SPeter A. G. Crosthwaite uint32_t retval; 1413448f19e2SPeter Crosthwaite s = (CadenceGEMState *)opaque; 1414e9f186e5SPeter A. G. Crosthwaite 1415e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1416e9f186e5SPeter A. G. Crosthwaite retval = s->regs[offset]; 1417e9f186e5SPeter A. G. Crosthwaite 1418080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x read: 0x%08x\n", (unsigned)offset*4, retval); 1419e9f186e5SPeter A. G. Crosthwaite 1420e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1421e9f186e5SPeter A. G. Crosthwaite case GEM_ISR: 142267101725SAlistair Francis DB_PRINT("lowering irqs on ISR read\n"); 1423596b6f51SAlistair Francis /* The interrupts get updated at the end of the function. */ 1424e9f186e5SPeter A. G. Crosthwaite break; 1425e9f186e5SPeter A. G. Crosthwaite case GEM_PHYMNTNC: 1426e9f186e5SPeter A. G. Crosthwaite if (retval & GEM_PHYMNTNC_OP_R) { 1427e9f186e5SPeter A. G. Crosthwaite uint32_t phy_addr, reg_num; 1428e9f186e5SPeter A. G. Crosthwaite 1429e9f186e5SPeter A. G. Crosthwaite phy_addr = (retval & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT; 143055389373SPeter Crosthwaite if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) { 1431e9f186e5SPeter A. G. Crosthwaite reg_num = (retval & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT; 1432e9f186e5SPeter A. G. Crosthwaite retval &= 0xFFFF0000; 1433e9f186e5SPeter A. G. Crosthwaite retval |= gem_phy_read(s, reg_num); 1434e9f186e5SPeter A. G. Crosthwaite } else { 1435e9f186e5SPeter A. G. Crosthwaite retval |= 0xFFFF; /* No device at this address */ 1436e9f186e5SPeter A. G. Crosthwaite } 1437e9f186e5SPeter A. G. Crosthwaite } 1438e9f186e5SPeter A. G. Crosthwaite break; 1439e9f186e5SPeter A. G. Crosthwaite } 1440e9f186e5SPeter A. G. Crosthwaite 1441e9f186e5SPeter A. G. Crosthwaite /* Squash read to clear bits */ 1442e9f186e5SPeter A. G. Crosthwaite s->regs[offset] &= ~(s->regs_rtc[offset]); 1443e9f186e5SPeter A. G. Crosthwaite 1444e9f186e5SPeter A. G. Crosthwaite /* Do not provide write only bits */ 1445e9f186e5SPeter A. G. Crosthwaite retval &= ~(s->regs_wo[offset]); 1446e9f186e5SPeter A. G. Crosthwaite 1447e9f186e5SPeter A. G. Crosthwaite DB_PRINT("0x%08x\n", retval); 144867101725SAlistair Francis gem_update_int_status(s); 1449e9f186e5SPeter A. G. Crosthwaite return retval; 1450e9f186e5SPeter A. G. Crosthwaite } 1451e9f186e5SPeter A. G. Crosthwaite 1452e9f186e5SPeter A. G. Crosthwaite /* 1453e9f186e5SPeter A. G. Crosthwaite * gem_write32: 1454e9f186e5SPeter A. G. Crosthwaite * Write a GEM register. 1455e9f186e5SPeter A. G. Crosthwaite */ 1456a8170e5eSAvi Kivity static void gem_write(void *opaque, hwaddr offset, uint64_t val, 1457e9f186e5SPeter A. G. Crosthwaite unsigned size) 1458e9f186e5SPeter A. G. Crosthwaite { 1459448f19e2SPeter Crosthwaite CadenceGEMState *s = (CadenceGEMState *)opaque; 1460e9f186e5SPeter A. G. Crosthwaite uint32_t readonly; 146167101725SAlistair Francis int i; 1462e9f186e5SPeter A. G. Crosthwaite 1463080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x write: 0x%08x ", (unsigned)offset, (unsigned)val); 1464e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1465e9f186e5SPeter A. G. Crosthwaite 1466e9f186e5SPeter A. G. Crosthwaite /* Squash bits which are read only in write value */ 1467e9f186e5SPeter A. G. Crosthwaite val &= ~(s->regs_ro[offset]); 1468e2314fdaSPeter Crosthwaite /* Preserve (only) bits which are read only and wtc in register */ 1469e2314fdaSPeter Crosthwaite readonly = s->regs[offset] & (s->regs_ro[offset] | s->regs_w1c[offset]); 1470e9f186e5SPeter A. G. Crosthwaite 1471e9f186e5SPeter A. G. Crosthwaite /* Copy register write to backing store */ 1472e2314fdaSPeter Crosthwaite s->regs[offset] = (val & ~s->regs_w1c[offset]) | readonly; 1473e2314fdaSPeter Crosthwaite 1474e2314fdaSPeter Crosthwaite /* do w1c */ 1475e2314fdaSPeter Crosthwaite s->regs[offset] &= ~(s->regs_w1c[offset] & val); 1476e9f186e5SPeter A. G. Crosthwaite 1477e9f186e5SPeter A. G. Crosthwaite /* Handle register write side effects */ 1478e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1479e9f186e5SPeter A. G. Crosthwaite case GEM_NWCTRL: 148006c2fe95SPeter Crosthwaite if (val & GEM_NWCTRL_RXENA) { 148167101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 148267101725SAlistair Francis gem_get_rx_desc(s, i); 148367101725SAlistair Francis } 148406c2fe95SPeter Crosthwaite } 1485e9f186e5SPeter A. G. Crosthwaite if (val & GEM_NWCTRL_TXSTART) { 1486e9f186e5SPeter A. G. Crosthwaite gem_transmit(s); 1487e9f186e5SPeter A. G. Crosthwaite } 1488e9f186e5SPeter A. G. Crosthwaite if (!(val & GEM_NWCTRL_TXENA)) { 1489e9f186e5SPeter A. G. Crosthwaite /* Reset to start of Q when transmit disabled. */ 149067101725SAlistair Francis for (i = 0; i < s->num_priority_queues; i++) { 149196ea126aSSai Pavan Boddu s->tx_desc_addr[i] = gem_get_tx_queue_base_addr(s, i); 149267101725SAlistair Francis } 1493e9f186e5SPeter A. G. Crosthwaite } 14948202aa53SPeter Crosthwaite if (gem_can_receive(qemu_get_queue(s->nic))) { 1495e3f9d31cSPeter Crosthwaite qemu_flush_queued_packets(qemu_get_queue(s->nic)); 1496e3f9d31cSPeter Crosthwaite } 1497e9f186e5SPeter A. G. Crosthwaite break; 1498e9f186e5SPeter A. G. Crosthwaite 1499e9f186e5SPeter A. G. Crosthwaite case GEM_TXSTATUS: 1500e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1501e9f186e5SPeter A. G. Crosthwaite break; 1502e9f186e5SPeter A. G. Crosthwaite case GEM_RXQBASE: 15032bf57f73SAlistair Francis s->rx_desc_addr[0] = val; 1504e9f186e5SPeter A. G. Crosthwaite break; 150579b2ac8fSAlistair Francis case GEM_RECEIVE_Q1_PTR ... GEM_RECEIVE_Q7_PTR: 150667101725SAlistair Francis s->rx_desc_addr[offset - GEM_RECEIVE_Q1_PTR + 1] = val; 150767101725SAlistair Francis break; 1508e9f186e5SPeter A. G. Crosthwaite case GEM_TXQBASE: 15092bf57f73SAlistair Francis s->tx_desc_addr[0] = val; 1510e9f186e5SPeter A. G. Crosthwaite break; 151179b2ac8fSAlistair Francis case GEM_TRANSMIT_Q1_PTR ... GEM_TRANSMIT_Q7_PTR: 151267101725SAlistair Francis s->tx_desc_addr[offset - GEM_TRANSMIT_Q1_PTR + 1] = val; 151367101725SAlistair Francis break; 1514e9f186e5SPeter A. G. Crosthwaite case GEM_RXSTATUS: 1515e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1516e9f186e5SPeter A. G. Crosthwaite break; 1517e9f186e5SPeter A. G. Crosthwaite case GEM_IER: 1518e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] &= ~val; 1519e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1520e9f186e5SPeter A. G. Crosthwaite break; 152167101725SAlistair Francis case GEM_INT_Q1_ENABLE ... GEM_INT_Q7_ENABLE: 152267101725SAlistair Francis s->regs[GEM_INT_Q1_MASK + offset - GEM_INT_Q1_ENABLE] &= ~val; 152367101725SAlistair Francis gem_update_int_status(s); 152467101725SAlistair Francis break; 1525e9f186e5SPeter A. G. Crosthwaite case GEM_IDR: 1526e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] |= val; 1527e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1528e9f186e5SPeter A. G. Crosthwaite break; 152967101725SAlistair Francis case GEM_INT_Q1_DISABLE ... GEM_INT_Q7_DISABLE: 153067101725SAlistair Francis s->regs[GEM_INT_Q1_MASK + offset - GEM_INT_Q1_DISABLE] |= val; 153167101725SAlistair Francis gem_update_int_status(s); 153267101725SAlistair Francis break; 153364eb9301SPeter Crosthwaite case GEM_SPADDR1LO: 153464eb9301SPeter Crosthwaite case GEM_SPADDR2LO: 153564eb9301SPeter Crosthwaite case GEM_SPADDR3LO: 153664eb9301SPeter Crosthwaite case GEM_SPADDR4LO: 153764eb9301SPeter Crosthwaite s->sar_active[(offset - GEM_SPADDR1LO) / 2] = false; 153864eb9301SPeter Crosthwaite break; 153964eb9301SPeter Crosthwaite case GEM_SPADDR1HI: 154064eb9301SPeter Crosthwaite case GEM_SPADDR2HI: 154164eb9301SPeter Crosthwaite case GEM_SPADDR3HI: 154264eb9301SPeter Crosthwaite case GEM_SPADDR4HI: 154364eb9301SPeter Crosthwaite s->sar_active[(offset - GEM_SPADDR1HI) / 2] = true; 154464eb9301SPeter Crosthwaite break; 1545e9f186e5SPeter A. G. Crosthwaite case GEM_PHYMNTNC: 1546e9f186e5SPeter A. G. Crosthwaite if (val & GEM_PHYMNTNC_OP_W) { 1547e9f186e5SPeter A. G. Crosthwaite uint32_t phy_addr, reg_num; 1548e9f186e5SPeter A. G. Crosthwaite 1549e9f186e5SPeter A. G. Crosthwaite phy_addr = (val & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT; 155055389373SPeter Crosthwaite if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) { 1551e9f186e5SPeter A. G. Crosthwaite reg_num = (val & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT; 1552e9f186e5SPeter A. G. Crosthwaite gem_phy_write(s, reg_num, val); 1553e9f186e5SPeter A. G. Crosthwaite } 1554e9f186e5SPeter A. G. Crosthwaite } 1555e9f186e5SPeter A. G. Crosthwaite break; 1556e9f186e5SPeter A. G. Crosthwaite } 1557e9f186e5SPeter A. G. Crosthwaite 1558e9f186e5SPeter A. G. Crosthwaite DB_PRINT("newval: 0x%08x\n", s->regs[offset]); 1559e9f186e5SPeter A. G. Crosthwaite } 1560e9f186e5SPeter A. G. Crosthwaite 1561e9f186e5SPeter A. G. Crosthwaite static const MemoryRegionOps gem_ops = { 1562e9f186e5SPeter A. G. Crosthwaite .read = gem_read, 1563e9f186e5SPeter A. G. Crosthwaite .write = gem_write, 1564e9f186e5SPeter A. G. Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 1565e9f186e5SPeter A. G. Crosthwaite }; 1566e9f186e5SPeter A. G. Crosthwaite 15674e68f7a0SStefan Hajnoczi static void gem_set_link(NetClientState *nc) 1568e9f186e5SPeter A. G. Crosthwaite { 156967101725SAlistair Francis CadenceGEMState *s = qemu_get_nic_opaque(nc); 157067101725SAlistair Francis 1571e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 157267101725SAlistair Francis phy_update_link(s); 157367101725SAlistair Francis gem_update_int_status(s); 1574e9f186e5SPeter A. G. Crosthwaite } 1575e9f186e5SPeter A. G. Crosthwaite 1576e9f186e5SPeter A. G. Crosthwaite static NetClientInfo net_gem_info = { 1577f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC, 1578e9f186e5SPeter A. G. Crosthwaite .size = sizeof(NICState), 1579e9f186e5SPeter A. G. Crosthwaite .can_receive = gem_can_receive, 1580e9f186e5SPeter A. G. Crosthwaite .receive = gem_receive, 1581e9f186e5SPeter A. G. Crosthwaite .link_status_changed = gem_set_link, 1582e9f186e5SPeter A. G. Crosthwaite }; 1583e9f186e5SPeter A. G. Crosthwaite 1584bcb39a65SAlistair Francis static void gem_realize(DeviceState *dev, Error **errp) 1585e9f186e5SPeter A. G. Crosthwaite { 1586448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(dev); 158767101725SAlistair Francis int i; 1588e9f186e5SPeter A. G. Crosthwaite 158984aec8efSEdgar E. Iglesias address_space_init(&s->dma_as, 159084aec8efSEdgar E. Iglesias s->dma_mr ? s->dma_mr : get_system_memory(), "dma"); 159184aec8efSEdgar E. Iglesias 15922bf57f73SAlistair Francis if (s->num_priority_queues == 0 || 15932bf57f73SAlistair Francis s->num_priority_queues > MAX_PRIORITY_QUEUES) { 15942bf57f73SAlistair Francis error_setg(errp, "Invalid num-priority-queues value: %" PRIx8, 15952bf57f73SAlistair Francis s->num_priority_queues); 15962bf57f73SAlistair Francis return; 1597e8e49943SAlistair Francis } else if (s->num_type1_screeners > MAX_TYPE1_SCREENERS) { 1598e8e49943SAlistair Francis error_setg(errp, "Invalid num-type1-screeners value: %" PRIx8, 1599e8e49943SAlistair Francis s->num_type1_screeners); 1600e8e49943SAlistair Francis return; 1601e8e49943SAlistair Francis } else if (s->num_type2_screeners > MAX_TYPE2_SCREENERS) { 1602e8e49943SAlistair Francis error_setg(errp, "Invalid num-type2-screeners value: %" PRIx8, 1603e8e49943SAlistair Francis s->num_type2_screeners); 1604e8e49943SAlistair Francis return; 16052bf57f73SAlistair Francis } 16062bf57f73SAlistair Francis 160767101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 160867101725SAlistair Francis sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[i]); 160967101725SAlistair Francis } 1610bcb39a65SAlistair Francis 1611bcb39a65SAlistair Francis qemu_macaddr_default_if_unset(&s->conf.macaddr); 1612bcb39a65SAlistair Francis 1613bcb39a65SAlistair Francis s->nic = qemu_new_nic(&net_gem_info, &s->conf, 1614bcb39a65SAlistair Francis object_get_typename(OBJECT(dev)), dev->id, s); 1615bcb39a65SAlistair Francis } 1616bcb39a65SAlistair Francis 1617bcb39a65SAlistair Francis static void gem_init(Object *obj) 1618bcb39a65SAlistair Francis { 1619bcb39a65SAlistair Francis CadenceGEMState *s = CADENCE_GEM(obj); 1620bcb39a65SAlistair Francis DeviceState *dev = DEVICE(obj); 1621bcb39a65SAlistair Francis 1622e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1623e9f186e5SPeter A. G. Crosthwaite 1624e9f186e5SPeter A. G. Crosthwaite gem_init_register_masks(s); 1625eedfac6fSPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &gem_ops, s, 1626eedfac6fSPaolo Bonzini "enet", sizeof(s->regs)); 1627e9f186e5SPeter A. G. Crosthwaite 1628bcb39a65SAlistair Francis sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); 162984aec8efSEdgar E. Iglesias 163084aec8efSEdgar E. Iglesias object_property_add_link(obj, "dma", TYPE_MEMORY_REGION, 163184aec8efSEdgar E. Iglesias (Object **)&s->dma_mr, 163284aec8efSEdgar E. Iglesias qdev_prop_allow_set_link_before_realize, 1633d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1634e9f186e5SPeter A. G. Crosthwaite } 1635e9f186e5SPeter A. G. Crosthwaite 1636e9f186e5SPeter A. G. Crosthwaite static const VMStateDescription vmstate_cadence_gem = { 1637e9f186e5SPeter A. G. Crosthwaite .name = "cadence_gem", 1638e8e49943SAlistair Francis .version_id = 4, 1639e8e49943SAlistair Francis .minimum_version_id = 4, 1640e9f186e5SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 1641448f19e2SPeter Crosthwaite VMSTATE_UINT32_ARRAY(regs, CadenceGEMState, CADENCE_GEM_MAXREG), 1642448f19e2SPeter Crosthwaite VMSTATE_UINT16_ARRAY(phy_regs, CadenceGEMState, 32), 1643448f19e2SPeter Crosthwaite VMSTATE_UINT8(phy_loop, CadenceGEMState), 16442bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(rx_desc_addr, CadenceGEMState, 16452bf57f73SAlistair Francis MAX_PRIORITY_QUEUES), 16462bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(tx_desc_addr, CadenceGEMState, 16472bf57f73SAlistair Francis MAX_PRIORITY_QUEUES), 1648448f19e2SPeter Crosthwaite VMSTATE_BOOL_ARRAY(sar_active, CadenceGEMState, 4), 164917cf2c76SPeter Crosthwaite VMSTATE_END_OF_LIST(), 1650e9f186e5SPeter A. G. Crosthwaite } 1651e9f186e5SPeter A. G. Crosthwaite }; 1652e9f186e5SPeter A. G. Crosthwaite 1653e9f186e5SPeter A. G. Crosthwaite static Property gem_properties[] = { 1654448f19e2SPeter Crosthwaite DEFINE_NIC_PROPERTIES(CadenceGEMState, conf), 1655a5517666SAlistair Francis DEFINE_PROP_UINT32("revision", CadenceGEMState, revision, 1656a5517666SAlistair Francis GEM_MODID_VALUE), 16572bf57f73SAlistair Francis DEFINE_PROP_UINT8("num-priority-queues", CadenceGEMState, 16582bf57f73SAlistair Francis num_priority_queues, 1), 1659e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type1-screeners", CadenceGEMState, 1660e8e49943SAlistair Francis num_type1_screeners, 4), 1661e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type2-screeners", CadenceGEMState, 1662e8e49943SAlistair Francis num_type2_screeners, 4), 1663e9f186e5SPeter A. G. Crosthwaite DEFINE_PROP_END_OF_LIST(), 1664e9f186e5SPeter A. G. Crosthwaite }; 1665e9f186e5SPeter A. G. Crosthwaite 1666e9f186e5SPeter A. G. Crosthwaite static void gem_class_init(ObjectClass *klass, void *data) 1667e9f186e5SPeter A. G. Crosthwaite { 1668e9f186e5SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 1669e9f186e5SPeter A. G. Crosthwaite 1670bcb39a65SAlistair Francis dc->realize = gem_realize; 16714f67d30bSMarc-André Lureau device_class_set_props(dc, gem_properties); 1672e9f186e5SPeter A. G. Crosthwaite dc->vmsd = &vmstate_cadence_gem; 1673e9f186e5SPeter A. G. Crosthwaite dc->reset = gem_reset; 1674e9f186e5SPeter A. G. Crosthwaite } 1675e9f186e5SPeter A. G. Crosthwaite 16768c43a6f0SAndreas Färber static const TypeInfo gem_info = { 1677318643beSAndreas Färber .name = TYPE_CADENCE_GEM, 1678e9f186e5SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 1679448f19e2SPeter Crosthwaite .instance_size = sizeof(CadenceGEMState), 1680bcb39a65SAlistair Francis .instance_init = gem_init, 1681318643beSAndreas Färber .class_init = gem_class_init, 1682e9f186e5SPeter A. G. Crosthwaite }; 1683e9f186e5SPeter A. G. Crosthwaite 1684e9f186e5SPeter A. G. Crosthwaite static void gem_register_types(void) 1685e9f186e5SPeter A. G. Crosthwaite { 1686e9f186e5SPeter A. G. Crosthwaite type_register_static(&gem_info); 1687e9f186e5SPeter A. G. Crosthwaite } 1688e9f186e5SPeter A. G. Crosthwaite 1689e9f186e5SPeter A. G. Crosthwaite type_init(gem_register_types) 1690