1e9f186e5SPeter A. G. Crosthwaite /* 2116d5546SPeter Crosthwaite * QEMU Cadence GEM emulation 3e9f186e5SPeter A. G. Crosthwaite * 4e9f186e5SPeter A. G. Crosthwaite * Copyright (c) 2011 Xilinx, Inc. 5e9f186e5SPeter A. G. Crosthwaite * 6e9f186e5SPeter A. G. Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy 7e9f186e5SPeter A. G. Crosthwaite * of this software and associated documentation files (the "Software"), to deal 8e9f186e5SPeter A. G. Crosthwaite * in the Software without restriction, including without limitation the rights 9e9f186e5SPeter A. G. Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10e9f186e5SPeter A. G. Crosthwaite * copies of the Software, and to permit persons to whom the Software is 11e9f186e5SPeter A. G. Crosthwaite * furnished to do so, subject to the following conditions: 12e9f186e5SPeter A. G. Crosthwaite * 13e9f186e5SPeter A. G. Crosthwaite * The above copyright notice and this permission notice shall be included in 14e9f186e5SPeter A. G. Crosthwaite * all copies or substantial portions of the Software. 15e9f186e5SPeter A. G. Crosthwaite * 16e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17e9f186e5SPeter A. G. Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18e9f186e5SPeter A. G. Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19e9f186e5SPeter A. G. Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20e9f186e5SPeter A. G. Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21e9f186e5SPeter A. G. Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE. 23e9f186e5SPeter A. G. Crosthwaite */ 24e9f186e5SPeter A. G. Crosthwaite 258ef94f0bSPeter Maydell #include "qemu/osdep.h" 26e9f186e5SPeter A. G. Crosthwaite #include <zlib.h> /* For crc32 */ 27e9f186e5SPeter A. G. Crosthwaite 28f49856d4SPeter Crosthwaite #include "hw/net/cadence_gem.h" 292bf57f73SAlistair Francis #include "qapi/error.h" 30e8e49943SAlistair Francis #include "qemu/log.h" 31e9f186e5SPeter A. G. Crosthwaite #include "net/checksum.h" 32e9f186e5SPeter A. G. Crosthwaite 33e9f186e5SPeter A. G. Crosthwaite #ifdef CADENCE_GEM_ERR_DEBUG 34e9f186e5SPeter A. G. Crosthwaite #define DB_PRINT(...) do { \ 35e9f186e5SPeter A. G. Crosthwaite fprintf(stderr, ": %s: ", __func__); \ 36e9f186e5SPeter A. G. Crosthwaite fprintf(stderr, ## __VA_ARGS__); \ 37e9f186e5SPeter A. G. Crosthwaite } while (0); 38e9f186e5SPeter A. G. Crosthwaite #else 39e9f186e5SPeter A. G. Crosthwaite #define DB_PRINT(...) 40e9f186e5SPeter A. G. Crosthwaite #endif 41e9f186e5SPeter A. G. Crosthwaite 42e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL (0x00000000/4) /* Network Control reg */ 43e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG (0x00000004/4) /* Network Config reg */ 44e9f186e5SPeter A. G. Crosthwaite #define GEM_NWSTATUS (0x00000008/4) /* Network Status reg */ 45e9f186e5SPeter A. G. Crosthwaite #define GEM_USERIO (0x0000000C/4) /* User IO reg */ 46e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG (0x00000010/4) /* DMA Control reg */ 47e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS (0x00000014/4) /* TX Status reg */ 48e9f186e5SPeter A. G. Crosthwaite #define GEM_RXQBASE (0x00000018/4) /* RX Q Base address reg */ 49e9f186e5SPeter A. G. Crosthwaite #define GEM_TXQBASE (0x0000001C/4) /* TX Q Base address reg */ 50e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS (0x00000020/4) /* RX Status reg */ 51e9f186e5SPeter A. G. Crosthwaite #define GEM_ISR (0x00000024/4) /* Interrupt Status reg */ 52e9f186e5SPeter A. G. Crosthwaite #define GEM_IER (0x00000028/4) /* Interrupt Enable reg */ 53e9f186e5SPeter A. G. Crosthwaite #define GEM_IDR (0x0000002C/4) /* Interrupt Disable reg */ 54e9f186e5SPeter A. G. Crosthwaite #define GEM_IMR (0x00000030/4) /* Interrupt Mask reg */ 553048ed6aSPeter Crosthwaite #define GEM_PHYMNTNC (0x00000034/4) /* Phy Maintenance reg */ 56e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPAUSE (0x00000038/4) /* RX Pause Time reg */ 57e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPAUSE (0x0000003C/4) /* TX Pause Time reg */ 58e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPARTIALSF (0x00000040/4) /* TX Partial Store and Forward */ 59e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPARTIALSF (0x00000044/4) /* RX Partial Store and Forward */ 60e9f186e5SPeter A. G. Crosthwaite #define GEM_HASHLO (0x00000080/4) /* Hash Low address reg */ 61e9f186e5SPeter A. G. Crosthwaite #define GEM_HASHHI (0x00000084/4) /* Hash High address reg */ 62e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR1LO (0x00000088/4) /* Specific addr 1 low reg */ 63e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR1HI (0x0000008C/4) /* Specific addr 1 high reg */ 64e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR2LO (0x00000090/4) /* Specific addr 2 low reg */ 65e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR2HI (0x00000094/4) /* Specific addr 2 high reg */ 66e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR3LO (0x00000098/4) /* Specific addr 3 low reg */ 67e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR3HI (0x0000009C/4) /* Specific addr 3 high reg */ 68e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR4LO (0x000000A0/4) /* Specific addr 4 low reg */ 69e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR4HI (0x000000A4/4) /* Specific addr 4 high reg */ 70e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH1 (0x000000A8/4) /* Type ID1 Match reg */ 71e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH2 (0x000000AC/4) /* Type ID2 Match reg */ 72e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH3 (0x000000B0/4) /* Type ID3 Match reg */ 73e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH4 (0x000000B4/4) /* Type ID4 Match reg */ 74e9f186e5SPeter A. G. Crosthwaite #define GEM_WOLAN (0x000000B8/4) /* Wake on LAN reg */ 75e9f186e5SPeter A. G. Crosthwaite #define GEM_IPGSTRETCH (0x000000BC/4) /* IPG Stretch reg */ 76e9f186e5SPeter A. G. Crosthwaite #define GEM_SVLAN (0x000000C0/4) /* Stacked VLAN reg */ 77e9f186e5SPeter A. G. Crosthwaite #define GEM_MODID (0x000000FC/4) /* Module ID reg */ 78e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTTXLO (0x00000100/4) /* Octects transmitted Low reg */ 79e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTTXHI (0x00000104/4) /* Octects transmitted High reg */ 80e9f186e5SPeter A. G. Crosthwaite #define GEM_TXCNT (0x00000108/4) /* Error-free Frames transmitted */ 81e9f186e5SPeter A. G. Crosthwaite #define GEM_TXBCNT (0x0000010C/4) /* Error-free Broadcast Frames */ 82e9f186e5SPeter A. G. Crosthwaite #define GEM_TXMCNT (0x00000110/4) /* Error-free Multicast Frame */ 83e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPAUSECNT (0x00000114/4) /* Pause Frames Transmitted */ 84e9f186e5SPeter A. G. Crosthwaite #define GEM_TX64CNT (0x00000118/4) /* Error-free 64 TX */ 85e9f186e5SPeter A. G. Crosthwaite #define GEM_TX65CNT (0x0000011C/4) /* Error-free 65-127 TX */ 86e9f186e5SPeter A. G. Crosthwaite #define GEM_TX128CNT (0x00000120/4) /* Error-free 128-255 TX */ 87e9f186e5SPeter A. G. Crosthwaite #define GEM_TX256CNT (0x00000124/4) /* Error-free 256-511 */ 88e9f186e5SPeter A. G. Crosthwaite #define GEM_TX512CNT (0x00000128/4) /* Error-free 512-1023 TX */ 89e9f186e5SPeter A. G. Crosthwaite #define GEM_TX1024CNT (0x0000012C/4) /* Error-free 1024-1518 TX */ 90e9f186e5SPeter A. G. Crosthwaite #define GEM_TX1519CNT (0x00000130/4) /* Error-free larger than 1519 TX */ 91e9f186e5SPeter A. G. Crosthwaite #define GEM_TXURUNCNT (0x00000134/4) /* TX under run error counter */ 92e9f186e5SPeter A. G. Crosthwaite #define GEM_SINGLECOLLCNT (0x00000138/4) /* Single Collision Frames */ 93e9f186e5SPeter A. G. Crosthwaite #define GEM_MULTCOLLCNT (0x0000013C/4) /* Multiple Collision Frames */ 94e9f186e5SPeter A. G. Crosthwaite #define GEM_EXCESSCOLLCNT (0x00000140/4) /* Excessive Collision Frames */ 95e9f186e5SPeter A. G. Crosthwaite #define GEM_LATECOLLCNT (0x00000144/4) /* Late Collision Frames */ 96e9f186e5SPeter A. G. Crosthwaite #define GEM_DEFERTXCNT (0x00000148/4) /* Deferred Transmission Frames */ 97e9f186e5SPeter A. G. Crosthwaite #define GEM_CSENSECNT (0x0000014C/4) /* Carrier Sense Error Counter */ 98e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTRXLO (0x00000150/4) /* Octects Received register Low */ 99e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTRXHI (0x00000154/4) /* Octects Received register High */ 100e9f186e5SPeter A. G. Crosthwaite #define GEM_RXCNT (0x00000158/4) /* Error-free Frames Received */ 101e9f186e5SPeter A. G. Crosthwaite #define GEM_RXBROADCNT (0x0000015C/4) /* Error-free Broadcast Frames RX */ 102e9f186e5SPeter A. G. Crosthwaite #define GEM_RXMULTICNT (0x00000160/4) /* Error-free Multicast Frames RX */ 103e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPAUSECNT (0x00000164/4) /* Pause Frames Received Counter */ 104e9f186e5SPeter A. G. Crosthwaite #define GEM_RX64CNT (0x00000168/4) /* Error-free 64 byte Frames RX */ 105e9f186e5SPeter A. G. Crosthwaite #define GEM_RX65CNT (0x0000016C/4) /* Error-free 65-127B Frames RX */ 106e9f186e5SPeter A. G. Crosthwaite #define GEM_RX128CNT (0x00000170/4) /* Error-free 128-255B Frames RX */ 107e9f186e5SPeter A. G. Crosthwaite #define GEM_RX256CNT (0x00000174/4) /* Error-free 256-512B Frames RX */ 108e9f186e5SPeter A. G. Crosthwaite #define GEM_RX512CNT (0x00000178/4) /* Error-free 512-1023B Frames RX */ 109e9f186e5SPeter A. G. Crosthwaite #define GEM_RX1024CNT (0x0000017C/4) /* Error-free 1024-1518B Frames RX */ 110e9f186e5SPeter A. G. Crosthwaite #define GEM_RX1519CNT (0x00000180/4) /* Error-free 1519-max Frames RX */ 111e9f186e5SPeter A. G. Crosthwaite #define GEM_RXUNDERCNT (0x00000184/4) /* Undersize Frames Received */ 112e9f186e5SPeter A. G. Crosthwaite #define GEM_RXOVERCNT (0x00000188/4) /* Oversize Frames Received */ 113e9f186e5SPeter A. G. Crosthwaite #define GEM_RXJABCNT (0x0000018C/4) /* Jabbers Received Counter */ 114e9f186e5SPeter A. G. Crosthwaite #define GEM_RXFCSCNT (0x00000190/4) /* Frame Check seq. Error Counter */ 115e9f186e5SPeter A. G. Crosthwaite #define GEM_RXLENERRCNT (0x00000194/4) /* Length Field Error Counter */ 116e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSYMERRCNT (0x00000198/4) /* Symbol Error Counter */ 117e9f186e5SPeter A. G. Crosthwaite #define GEM_RXALIGNERRCNT (0x0000019C/4) /* Alignment Error Counter */ 118e9f186e5SPeter A. G. Crosthwaite #define GEM_RXRSCERRCNT (0x000001A0/4) /* Receive Resource Error Counter */ 119e9f186e5SPeter A. G. Crosthwaite #define GEM_RXORUNCNT (0x000001A4/4) /* Receive Overrun Counter */ 120e9f186e5SPeter A. G. Crosthwaite #define GEM_RXIPCSERRCNT (0x000001A8/4) /* IP header Checksum Error Counter */ 121e9f186e5SPeter A. G. Crosthwaite #define GEM_RXTCPCCNT (0x000001AC/4) /* TCP Checksum Error Counter */ 122e9f186e5SPeter A. G. Crosthwaite #define GEM_RXUDPCCNT (0x000001B0/4) /* UDP Checksum Error Counter */ 123e9f186e5SPeter A. G. Crosthwaite 124e9f186e5SPeter A. G. Crosthwaite #define GEM_1588S (0x000001D0/4) /* 1588 Timer Seconds */ 125e9f186e5SPeter A. G. Crosthwaite #define GEM_1588NS (0x000001D4/4) /* 1588 Timer Nanoseconds */ 126e9f186e5SPeter A. G. Crosthwaite #define GEM_1588ADJ (0x000001D8/4) /* 1588 Timer Adjust */ 127e9f186e5SPeter A. G. Crosthwaite #define GEM_1588INC (0x000001DC/4) /* 1588 Timer Increment */ 128e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPETXS (0x000001E0/4) /* PTP Event Frame Transmitted (s) */ 129e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPETXNS (0x000001E4/4) /* PTP Event Frame Transmitted (ns) */ 130e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPERXS (0x000001E8/4) /* PTP Event Frame Received (s) */ 131e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPERXNS (0x000001EC/4) /* PTP Event Frame Received (ns) */ 132e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPTXS (0x000001E0/4) /* PTP Peer Frame Transmitted (s) */ 133e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPTXNS (0x000001E4/4) /* PTP Peer Frame Transmitted (ns) */ 134e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPRXS (0x000001E8/4) /* PTP Peer Frame Received (s) */ 135e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPRXNS (0x000001EC/4) /* PTP Peer Frame Received (ns) */ 136e9f186e5SPeter A. G. Crosthwaite 137e9f186e5SPeter A. G. Crosthwaite /* Design Configuration Registers */ 138e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF (0x00000280/4) 139e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF2 (0x00000284/4) 140e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF3 (0x00000288/4) 141e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF4 (0x0000028C/4) 142e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF5 (0x00000290/4) 143e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF6 (0x00000294/4) 144e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF7 (0x00000298/4) 145e9f186e5SPeter A. G. Crosthwaite 146*67101725SAlistair Francis #define GEM_INT_Q1_STATUS (0x00000400 / 4) 147*67101725SAlistair Francis #define GEM_INT_Q1_MASK (0x00000640 / 4) 148*67101725SAlistair Francis 149*67101725SAlistair Francis #define GEM_TRANSMIT_Q1_PTR (0x00000440 / 4) 150*67101725SAlistair Francis #define GEM_TRANSMIT_Q15_PTR (GEM_TRANSMIT_Q1_PTR + 14) 151*67101725SAlistair Francis 152*67101725SAlistair Francis #define GEM_RECEIVE_Q1_PTR (0x00000480 / 4) 153*67101725SAlistair Francis #define GEM_RECEIVE_Q15_PTR (GEM_RECEIVE_Q1_PTR + 14) 154*67101725SAlistair Francis 155*67101725SAlistair Francis #define GEM_INT_Q1_ENABLE (0x00000600 / 4) 156*67101725SAlistair Francis #define GEM_INT_Q7_ENABLE (GEM_INT_Q1_ENABLE + 6) 157*67101725SAlistair Francis #define GEM_INT_Q8_ENABLE (0x00000660 / 4) 158*67101725SAlistair Francis #define GEM_INT_Q15_ENABLE (GEM_INT_Q8_ENABLE + 7) 159*67101725SAlistair Francis 160*67101725SAlistair Francis #define GEM_INT_Q1_DISABLE (0x00000620 / 4) 161*67101725SAlistair Francis #define GEM_INT_Q7_DISABLE (GEM_INT_Q1_DISABLE + 6) 162*67101725SAlistair Francis #define GEM_INT_Q8_DISABLE (0x00000680 / 4) 163*67101725SAlistair Francis #define GEM_INT_Q15_DISABLE (GEM_INT_Q8_DISABLE + 7) 164*67101725SAlistair Francis 165*67101725SAlistair Francis #define GEM_INT_Q1_MASK (0x00000640 / 4) 166*67101725SAlistair Francis #define GEM_INT_Q7_MASK (GEM_INT_Q1_MASK + 6) 167*67101725SAlistair Francis #define GEM_INT_Q8_MASK (0x000006A0 / 4) 168*67101725SAlistair Francis #define GEM_INT_Q15_MASK (GEM_INT_Q8_MASK + 7) 169*67101725SAlistair Francis 170e8e49943SAlistair Francis #define GEM_SCREENING_TYPE1_REGISTER_0 (0x00000500 / 4) 171e8e49943SAlistair Francis 172e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_ENABLE (1 << 29) 173e8e49943SAlistair Francis #define GEM_ST1R_DSTC_ENABLE (1 << 28) 174e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_SHIFT (12) 175e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_WIDTH (27 - GEM_ST1R_UDP_PORT_MATCH_SHIFT + 1) 176e8e49943SAlistair Francis #define GEM_ST1R_DSTC_MATCH_SHIFT (4) 177e8e49943SAlistair Francis #define GEM_ST1R_DSTC_MATCH_WIDTH (11 - GEM_ST1R_DSTC_MATCH_SHIFT + 1) 178e8e49943SAlistair Francis #define GEM_ST1R_QUEUE_SHIFT (0) 179e8e49943SAlistair Francis #define GEM_ST1R_QUEUE_WIDTH (3 - GEM_ST1R_QUEUE_SHIFT + 1) 180e8e49943SAlistair Francis 181e8e49943SAlistair Francis #define GEM_SCREENING_TYPE2_REGISTER_0 (0x00000540 / 4) 182e8e49943SAlistair Francis 183e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_A_ENABLE (1 << 18) 184e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_A_SHIFT (13) 185e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_WIDTH (17 - GEM_ST2R_COMPARE_A_SHIFT + 1) 186e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_ENABLE (1 << 12) 187e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_INDEX_SHIFT (9) 188e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_INDEX_WIDTH (11 - GEM_ST2R_ETHERTYPE_INDEX_SHIFT \ 189e8e49943SAlistair Francis + 1) 190e8e49943SAlistair Francis #define GEM_ST2R_QUEUE_SHIFT (0) 191e8e49943SAlistair Francis #define GEM_ST2R_QUEUE_WIDTH (3 - GEM_ST2R_QUEUE_SHIFT + 1) 192e8e49943SAlistair Francis 193e8e49943SAlistair Francis #define GEM_SCREENING_TYPE2_ETHERTYPE_REG_0 (0x000006e0 / 4) 194e8e49943SAlistair Francis #define GEM_TYPE2_COMPARE_0_WORD_0 (0x00000700 / 4) 195e8e49943SAlistair Francis 196e8e49943SAlistair Francis #define GEM_T2CW1_COMPARE_OFFSET_SHIFT (7) 197e8e49943SAlistair Francis #define GEM_T2CW1_COMPARE_OFFSET_WIDTH (8 - GEM_T2CW1_COMPARE_OFFSET_SHIFT + 1) 198e8e49943SAlistair Francis #define GEM_T2CW1_OFFSET_VALUE_SHIFT (0) 199e8e49943SAlistair Francis #define GEM_T2CW1_OFFSET_VALUE_WIDTH (6 - GEM_T2CW1_OFFSET_VALUE_SHIFT + 1) 200e8e49943SAlistair Francis 201e9f186e5SPeter A. G. Crosthwaite /*****************************************/ 202e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXSTART 0x00000200 /* Transmit Enable */ 203e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXENA 0x00000008 /* Transmit Enable */ 204e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_RXENA 0x00000004 /* Receive Enable */ 205e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_LOCALLOOP 0x00000002 /* Local Loopback */ 206e9f186e5SPeter A. G. Crosthwaite 207e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_STRIP_FCS 0x00020000 /* Strip FCS field */ 2083048ed6aSPeter Crosthwaite #define GEM_NWCFG_LERR_DISC 0x00010000 /* Discard RX frames with len err */ 209e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_M 0x0000C000 /* Receive buffer offset mask */ 210e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_S 14 /* Receive buffer offset shift */ 211e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_UCAST_HASH 0x00000080 /* accept unicast if hash match */ 212e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_MCAST_HASH 0x00000040 /* accept multicast if hash match */ 213e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BCAST_REJ 0x00000020 /* Reject broadcast packets */ 214e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_PROMISC 0x00000010 /* Accept all packets */ 215e9f186e5SPeter A. G. Crosthwaite 2162801339fSSai Pavan Boddu #define GEM_DMACFG_RBUFSZ_M 0x00FF0000 /* DMA RX Buffer Size mask */ 217e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_S 16 /* DMA RX Buffer Size shift */ 218e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_MUL 64 /* DMA RX Buffer Size multiplier */ 219e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_TXCSUM_OFFL 0x00000800 /* Transmit checksum offload */ 220e9f186e5SPeter A. G. Crosthwaite 221e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_TXCMPL 0x00000020 /* Transmit Complete */ 222e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_USED 0x00000001 /* sw owned descriptor encountered */ 223e9f186e5SPeter A. G. Crosthwaite 224e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_FRMRCVD 0x00000002 /* Frame received */ 225e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_NOBUF 0x00000001 /* Buffer unavailable */ 226e9f186e5SPeter A. G. Crosthwaite 227e9f186e5SPeter A. G. Crosthwaite /* GEM_ISR GEM_IER GEM_IDR GEM_IMR */ 228e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXCMPL 0x00000080 /* Transmit Complete */ 229e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXUSED 0x00000008 230e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXUSED 0x00000004 231e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXCMPL 0x00000002 232e9f186e5SPeter A. G. Crosthwaite 233e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_R 0x20000000 /* read operation */ 234e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_W 0x10000000 /* write operation */ 235e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR 0x0F800000 /* Address bits */ 236e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR_SHFT 23 237e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG 0x007C0000 /* register bits */ 238e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG_SHIFT 18 239e9f186e5SPeter A. G. Crosthwaite 240e9f186e5SPeter A. G. Crosthwaite /* Marvell PHY definitions */ 241e9f186e5SPeter A. G. Crosthwaite #define BOARD_PHY_ADDRESS 23 /* PHY address we will emulate a device at */ 242e9f186e5SPeter A. G. Crosthwaite 243e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL 0 244e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS 1 245e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID1 2 246e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID2 3 247e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGADV 4 248e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPABIL 5 249e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGEXP 6 250e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_NEXTP 7 251e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPNEXTP 8 252e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_100BTCTRL 9 253e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_1000BTSTAT 10 254e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXTSTAT 15 255e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_CTL 16 256e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_ST 17 257e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_EN 18 258e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST 19 259e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL 20 260e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_RXERR 21 261e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EACD 22 262e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED 24 263e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED_OVRD 25 264e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL2 26 265e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_ST 27 266e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CABLE_DIAG 28 267e9f186e5SPeter A. G. Crosthwaite 268e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_RST 0x8000 269e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_LOOP 0x4000 270e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_ANEG 0x1000 271e9f186e5SPeter A. G. Crosthwaite 272e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_LINK 0x0004 273e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_ANEGCMPL 0x0020 274e9f186e5SPeter A. G. Crosthwaite 275e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ANEGCMPL 0x0800 276e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_LINKC 0x0400 277e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ENERGY 0x0010 278e9f186e5SPeter A. G. Crosthwaite 279e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 28063af1e0cSPeter Crosthwaite #define GEM_RX_REJECT (-1) 28163af1e0cSPeter Crosthwaite #define GEM_RX_PROMISCUOUS_ACCEPT (-2) 28263af1e0cSPeter Crosthwaite #define GEM_RX_BROADCAST_ACCEPT (-3) 28363af1e0cSPeter Crosthwaite #define GEM_RX_MULTICAST_HASH_ACCEPT (-4) 28463af1e0cSPeter Crosthwaite #define GEM_RX_UNICAST_HASH_ACCEPT (-5) 28563af1e0cSPeter Crosthwaite 28663af1e0cSPeter Crosthwaite #define GEM_RX_SAR_ACCEPT 0 287e9f186e5SPeter A. G. Crosthwaite 288e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 289e9f186e5SPeter A. G. Crosthwaite 290e9f186e5SPeter A. G. Crosthwaite #define DESC_1_USED 0x80000000 291e9f186e5SPeter A. G. Crosthwaite #define DESC_1_LENGTH 0x00001FFF 292e9f186e5SPeter A. G. Crosthwaite 293e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_WRAP 0x40000000 294e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_LAST 0x00008000 295e9f186e5SPeter A. G. Crosthwaite 296e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_WRAP 0x00000002 297e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_OWNERSHIP 0x00000001 298e9f186e5SPeter A. G. Crosthwaite 29963af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_SHIFT 25 30063af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_LENGTH 2 301a03f7429SPeter Crosthwaite #define R_DESC_1_RX_SAR_MATCH (1 << 27) 30263af1e0cSPeter Crosthwaite #define R_DESC_1_RX_UNICAST_HASH (1 << 29) 30363af1e0cSPeter Crosthwaite #define R_DESC_1_RX_MULTICAST_HASH (1 << 30) 30463af1e0cSPeter Crosthwaite #define R_DESC_1_RX_BROADCAST (1 << 31) 30563af1e0cSPeter Crosthwaite 306e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_SOF 0x00004000 307e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_EOF 0x00008000 308e9f186e5SPeter A. G. Crosthwaite 309e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_buffer(unsigned *desc) 310e9f186e5SPeter A. G. Crosthwaite { 311e9f186e5SPeter A. G. Crosthwaite return desc[0]; 312e9f186e5SPeter A. G. Crosthwaite } 313e9f186e5SPeter A. G. Crosthwaite 314e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_used(unsigned *desc) 315e9f186e5SPeter A. G. Crosthwaite { 316e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_USED) ? 1 : 0; 317e9f186e5SPeter A. G. Crosthwaite } 318e9f186e5SPeter A. G. Crosthwaite 319e9f186e5SPeter A. G. Crosthwaite static inline void tx_desc_set_used(unsigned *desc) 320e9f186e5SPeter A. G. Crosthwaite { 321e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_USED; 322e9f186e5SPeter A. G. Crosthwaite } 323e9f186e5SPeter A. G. Crosthwaite 324e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_wrap(unsigned *desc) 325e9f186e5SPeter A. G. Crosthwaite { 326e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_WRAP) ? 1 : 0; 327e9f186e5SPeter A. G. Crosthwaite } 328e9f186e5SPeter A. G. Crosthwaite 329e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_last(unsigned *desc) 330e9f186e5SPeter A. G. Crosthwaite { 331e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_LAST) ? 1 : 0; 332e9f186e5SPeter A. G. Crosthwaite } 333e9f186e5SPeter A. G. Crosthwaite 334cbdab58dSAlistair Francis static inline void tx_desc_set_last(unsigned *desc) 335cbdab58dSAlistair Francis { 336cbdab58dSAlistair Francis desc[1] |= DESC_1_TX_LAST; 337cbdab58dSAlistair Francis } 338cbdab58dSAlistair Francis 339e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_length(unsigned *desc) 340e9f186e5SPeter A. G. Crosthwaite { 341e9f186e5SPeter A. G. Crosthwaite return desc[1] & DESC_1_LENGTH; 342e9f186e5SPeter A. G. Crosthwaite } 343e9f186e5SPeter A. G. Crosthwaite 344*67101725SAlistair Francis static inline void print_gem_tx_desc(unsigned *desc, uint8_t queue) 345e9f186e5SPeter A. G. Crosthwaite { 346*67101725SAlistair Francis DB_PRINT("TXDESC (queue %" PRId8 "):\n", queue); 347e9f186e5SPeter A. G. Crosthwaite DB_PRINT("bufaddr: 0x%08x\n", *desc); 348e9f186e5SPeter A. G. Crosthwaite DB_PRINT("used_hw: %d\n", tx_desc_get_used(desc)); 349e9f186e5SPeter A. G. Crosthwaite DB_PRINT("wrap: %d\n", tx_desc_get_wrap(desc)); 350e9f186e5SPeter A. G. Crosthwaite DB_PRINT("last: %d\n", tx_desc_get_last(desc)); 351e9f186e5SPeter A. G. Crosthwaite DB_PRINT("length: %d\n", tx_desc_get_length(desc)); 352e9f186e5SPeter A. G. Crosthwaite } 353e9f186e5SPeter A. G. Crosthwaite 354e9f186e5SPeter A. G. Crosthwaite static inline unsigned rx_desc_get_buffer(unsigned *desc) 355e9f186e5SPeter A. G. Crosthwaite { 356e9f186e5SPeter A. G. Crosthwaite return desc[0] & ~0x3UL; 357e9f186e5SPeter A. G. Crosthwaite } 358e9f186e5SPeter A. G. Crosthwaite 359e9f186e5SPeter A. G. Crosthwaite static inline unsigned rx_desc_get_wrap(unsigned *desc) 360e9f186e5SPeter A. G. Crosthwaite { 361e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_WRAP ? 1 : 0; 362e9f186e5SPeter A. G. Crosthwaite } 363e9f186e5SPeter A. G. Crosthwaite 364e9f186e5SPeter A. G. Crosthwaite static inline unsigned rx_desc_get_ownership(unsigned *desc) 365e9f186e5SPeter A. G. Crosthwaite { 366e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_OWNERSHIP ? 1 : 0; 367e9f186e5SPeter A. G. Crosthwaite } 368e9f186e5SPeter A. G. Crosthwaite 369e9f186e5SPeter A. G. Crosthwaite static inline void rx_desc_set_ownership(unsigned *desc) 370e9f186e5SPeter A. G. Crosthwaite { 371e9f186e5SPeter A. G. Crosthwaite desc[0] |= DESC_0_RX_OWNERSHIP; 372e9f186e5SPeter A. G. Crosthwaite } 373e9f186e5SPeter A. G. Crosthwaite 374e9f186e5SPeter A. G. Crosthwaite static inline void rx_desc_set_sof(unsigned *desc) 375e9f186e5SPeter A. G. Crosthwaite { 376e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_SOF; 377e9f186e5SPeter A. G. Crosthwaite } 378e9f186e5SPeter A. G. Crosthwaite 379e9f186e5SPeter A. G. Crosthwaite static inline void rx_desc_set_eof(unsigned *desc) 380e9f186e5SPeter A. G. Crosthwaite { 381e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_EOF; 382e9f186e5SPeter A. G. Crosthwaite } 383e9f186e5SPeter A. G. Crosthwaite 384e9f186e5SPeter A. G. Crosthwaite static inline void rx_desc_set_length(unsigned *desc, unsigned len) 385e9f186e5SPeter A. G. Crosthwaite { 386e9f186e5SPeter A. G. Crosthwaite desc[1] &= ~DESC_1_LENGTH; 387e9f186e5SPeter A. G. Crosthwaite desc[1] |= len; 388e9f186e5SPeter A. G. Crosthwaite } 389e9f186e5SPeter A. G. Crosthwaite 39063af1e0cSPeter Crosthwaite static inline void rx_desc_set_broadcast(unsigned *desc) 39163af1e0cSPeter Crosthwaite { 39263af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_BROADCAST; 39363af1e0cSPeter Crosthwaite } 39463af1e0cSPeter Crosthwaite 39563af1e0cSPeter Crosthwaite static inline void rx_desc_set_unicast_hash(unsigned *desc) 39663af1e0cSPeter Crosthwaite { 39763af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_UNICAST_HASH; 39863af1e0cSPeter Crosthwaite } 39963af1e0cSPeter Crosthwaite 40063af1e0cSPeter Crosthwaite static inline void rx_desc_set_multicast_hash(unsigned *desc) 40163af1e0cSPeter Crosthwaite { 40263af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_MULTICAST_HASH; 40363af1e0cSPeter Crosthwaite } 40463af1e0cSPeter Crosthwaite 40563af1e0cSPeter Crosthwaite static inline void rx_desc_set_sar(unsigned *desc, int sar_idx) 40663af1e0cSPeter Crosthwaite { 40763af1e0cSPeter Crosthwaite desc[1] = deposit32(desc[1], R_DESC_1_RX_SAR_SHIFT, R_DESC_1_RX_SAR_LENGTH, 40863af1e0cSPeter Crosthwaite sar_idx); 409a03f7429SPeter Crosthwaite desc[1] |= R_DESC_1_RX_SAR_MATCH; 41063af1e0cSPeter Crosthwaite } 41163af1e0cSPeter Crosthwaite 412e9f186e5SPeter A. G. Crosthwaite /* The broadcast MAC address: 0xFFFFFFFFFFFF */ 4136a0a70b0SStefan Weil static const uint8_t broadcast_addr[] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF }; 414e9f186e5SPeter A. G. Crosthwaite 415e9f186e5SPeter A. G. Crosthwaite /* 416e9f186e5SPeter A. G. Crosthwaite * gem_init_register_masks: 417e9f186e5SPeter A. G. Crosthwaite * One time initialization. 418e9f186e5SPeter A. G. Crosthwaite * Set masks to identify which register bits have magical clear properties 419e9f186e5SPeter A. G. Crosthwaite */ 420448f19e2SPeter Crosthwaite static void gem_init_register_masks(CadenceGEMState *s) 421e9f186e5SPeter A. G. Crosthwaite { 422e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are read only */ 423e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_ro[0], 0, sizeof(s->regs_ro)); 424e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_NWCTRL] = 0xFFF80000; 425e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_NWSTATUS] = 0xFFFFFFFF; 426e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_DMACFG] = 0xFE00F000; 427e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_TXSTATUS] = 0xFFFFFE08; 428e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_RXQBASE] = 0x00000003; 429e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_TXQBASE] = 0x00000003; 430e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_RXSTATUS] = 0xFFFFFFF0; 431e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_ISR] = 0xFFFFFFFF; 432e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_IMR] = 0xFFFFFFFF; 433e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_MODID] = 0xFFFFFFFF; 434e9f186e5SPeter A. G. Crosthwaite 435e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are clear on read */ 436e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_rtc[0], 0, sizeof(s->regs_rtc)); 437e9f186e5SPeter A. G. Crosthwaite s->regs_rtc[GEM_ISR] = 0xFFFFFFFF; 438e9f186e5SPeter A. G. Crosthwaite 439e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write 1 to clear */ 440e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_w1c[0], 0, sizeof(s->regs_w1c)); 441e9f186e5SPeter A. G. Crosthwaite s->regs_w1c[GEM_TXSTATUS] = 0x000001F7; 442e9f186e5SPeter A. G. Crosthwaite s->regs_w1c[GEM_RXSTATUS] = 0x0000000F; 443e9f186e5SPeter A. G. Crosthwaite 444e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write only */ 445e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_wo[0], 0, sizeof(s->regs_wo)); 446e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_NWCTRL] = 0x00073E60; 447e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_IER] = 0x07FFFFFF; 448e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_IDR] = 0x07FFFFFF; 449e9f186e5SPeter A. G. Crosthwaite } 450e9f186e5SPeter A. G. Crosthwaite 451e9f186e5SPeter A. G. Crosthwaite /* 452e9f186e5SPeter A. G. Crosthwaite * phy_update_link: 453e9f186e5SPeter A. G. Crosthwaite * Make the emulated PHY link state match the QEMU "interface" state. 454e9f186e5SPeter A. G. Crosthwaite */ 455448f19e2SPeter Crosthwaite static void phy_update_link(CadenceGEMState *s) 456e9f186e5SPeter A. G. Crosthwaite { 457b356f76dSJason Wang DB_PRINT("down %d\n", qemu_get_queue(s->nic)->link_down); 458e9f186e5SPeter A. G. Crosthwaite 459e9f186e5SPeter A. G. Crosthwaite /* Autonegotiation status mirrors link status. */ 460b356f76dSJason Wang if (qemu_get_queue(s->nic)->link_down) { 461e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] &= ~(PHY_REG_STATUS_ANEGCMPL | 462e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 463e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= PHY_REG_INT_ST_LINKC; 464e9f186e5SPeter A. G. Crosthwaite } else { 465e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= (PHY_REG_STATUS_ANEGCMPL | 466e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 467e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= (PHY_REG_INT_ST_LINKC | 468e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ANEGCMPL | 469e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ENERGY); 470e9f186e5SPeter A. G. Crosthwaite } 471e9f186e5SPeter A. G. Crosthwaite } 472e9f186e5SPeter A. G. Crosthwaite 4734e68f7a0SStefan Hajnoczi static int gem_can_receive(NetClientState *nc) 474e9f186e5SPeter A. G. Crosthwaite { 475448f19e2SPeter Crosthwaite CadenceGEMState *s; 476*67101725SAlistair Francis int i; 477e9f186e5SPeter A. G. Crosthwaite 478cc1f0f45SJason Wang s = qemu_get_nic_opaque(nc); 479e9f186e5SPeter A. G. Crosthwaite 480e9f186e5SPeter A. G. Crosthwaite /* Do nothing if receive is not enabled. */ 481e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_RXENA)) { 4823ae5725fSPeter Crosthwaite if (s->can_rx_state != 1) { 4833ae5725fSPeter Crosthwaite s->can_rx_state = 1; 4843ae5725fSPeter Crosthwaite DB_PRINT("can't receive - no enable\n"); 4853ae5725fSPeter Crosthwaite } 486e9f186e5SPeter A. G. Crosthwaite return 0; 487e9f186e5SPeter A. G. Crosthwaite } 488e9f186e5SPeter A. G. Crosthwaite 489*67101725SAlistair Francis for (i = 0; i < s->num_priority_queues; i++) { 490*67101725SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[i]) == 1) { 4918202aa53SPeter Crosthwaite if (s->can_rx_state != 2) { 4928202aa53SPeter Crosthwaite s->can_rx_state = 2; 493*67101725SAlistair Francis DB_PRINT("can't receive - busy buffer descriptor (q%d) 0x%x\n", 494*67101725SAlistair Francis i, s->rx_desc_addr[i]); 4958202aa53SPeter Crosthwaite } 4968202aa53SPeter Crosthwaite return 0; 4978202aa53SPeter Crosthwaite } 498*67101725SAlistair Francis } 4998202aa53SPeter Crosthwaite 5003ae5725fSPeter Crosthwaite if (s->can_rx_state != 0) { 5013ae5725fSPeter Crosthwaite s->can_rx_state = 0; 502*67101725SAlistair Francis DB_PRINT("can receive\n"); 5033ae5725fSPeter Crosthwaite } 504e9f186e5SPeter A. G. Crosthwaite return 1; 505e9f186e5SPeter A. G. Crosthwaite } 506e9f186e5SPeter A. G. Crosthwaite 507e9f186e5SPeter A. G. Crosthwaite /* 508e9f186e5SPeter A. G. Crosthwaite * gem_update_int_status: 509e9f186e5SPeter A. G. Crosthwaite * Raise or lower interrupt based on current status. 510e9f186e5SPeter A. G. Crosthwaite */ 511448f19e2SPeter Crosthwaite static void gem_update_int_status(CadenceGEMState *s) 512e9f186e5SPeter A. G. Crosthwaite { 513*67101725SAlistair Francis int i; 514*67101725SAlistair Francis 515*67101725SAlistair Francis if ((s->num_priority_queues == 1) && s->regs[GEM_ISR]) { 516*67101725SAlistair Francis /* No priority queues, just trigger the interrupt */ 517*67101725SAlistair Francis DB_PRINT("asserting int.\n", i); 5182bf57f73SAlistair Francis qemu_set_irq(s->irq[0], 1); 519*67101725SAlistair Francis return; 520*67101725SAlistair Francis } 521*67101725SAlistair Francis 522*67101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 523*67101725SAlistair Francis if (s->regs[GEM_INT_Q1_STATUS + i]) { 524*67101725SAlistair Francis DB_PRINT("asserting int. (q=%d)\n", i); 525*67101725SAlistair Francis qemu_set_irq(s->irq[i], 1); 526*67101725SAlistair Francis } 527e9f186e5SPeter A. G. Crosthwaite } 528e9f186e5SPeter A. G. Crosthwaite } 529e9f186e5SPeter A. G. Crosthwaite 530e9f186e5SPeter A. G. Crosthwaite /* 531e9f186e5SPeter A. G. Crosthwaite * gem_receive_updatestats: 532e9f186e5SPeter A. G. Crosthwaite * Increment receive statistics. 533e9f186e5SPeter A. G. Crosthwaite */ 534448f19e2SPeter Crosthwaite static void gem_receive_updatestats(CadenceGEMState *s, const uint8_t *packet, 535e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 536e9f186e5SPeter A. G. Crosthwaite { 537e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 538e9f186e5SPeter A. G. Crosthwaite 539e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) received */ 540e9f186e5SPeter A. G. Crosthwaite octets = ((uint64_t)(s->regs[GEM_OCTRXLO]) << 32) | 541e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXHI]; 542e9f186e5SPeter A. G. Crosthwaite octets += bytes; 543e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXLO] = octets >> 32; 544e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXHI] = octets; 545e9f186e5SPeter A. G. Crosthwaite 546e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames received */ 547e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXCNT]++; 548e9f186e5SPeter A. G. Crosthwaite 549e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 550e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 551e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXBROADCNT]++; 552e9f186e5SPeter A. G. Crosthwaite } 553e9f186e5SPeter A. G. Crosthwaite 554e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 555e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 556e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXMULTICNT]++; 557e9f186e5SPeter A. G. Crosthwaite } 558e9f186e5SPeter A. G. Crosthwaite 559e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 560e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX64CNT]++; 561e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 562e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX65CNT]++; 563e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 564e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX128CNT]++; 565e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 566e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX256CNT]++; 567e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 568e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX512CNT]++; 569e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 570e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX1024CNT]++; 571e9f186e5SPeter A. G. Crosthwaite } else { 572e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX1519CNT]++; 573e9f186e5SPeter A. G. Crosthwaite } 574e9f186e5SPeter A. G. Crosthwaite } 575e9f186e5SPeter A. G. Crosthwaite 576e9f186e5SPeter A. G. Crosthwaite /* 577e9f186e5SPeter A. G. Crosthwaite * Get the MAC Address bit from the specified position 578e9f186e5SPeter A. G. Crosthwaite */ 579e9f186e5SPeter A. G. Crosthwaite static unsigned get_bit(const uint8_t *mac, unsigned bit) 580e9f186e5SPeter A. G. Crosthwaite { 581e9f186e5SPeter A. G. Crosthwaite unsigned byte; 582e9f186e5SPeter A. G. Crosthwaite 583e9f186e5SPeter A. G. Crosthwaite byte = mac[bit / 8]; 584e9f186e5SPeter A. G. Crosthwaite byte >>= (bit & 0x7); 585e9f186e5SPeter A. G. Crosthwaite byte &= 1; 586e9f186e5SPeter A. G. Crosthwaite 587e9f186e5SPeter A. G. Crosthwaite return byte; 588e9f186e5SPeter A. G. Crosthwaite } 589e9f186e5SPeter A. G. Crosthwaite 590e9f186e5SPeter A. G. Crosthwaite /* 591e9f186e5SPeter A. G. Crosthwaite * Calculate a GEM MAC Address hash index 592e9f186e5SPeter A. G. Crosthwaite */ 593e9f186e5SPeter A. G. Crosthwaite static unsigned calc_mac_hash(const uint8_t *mac) 594e9f186e5SPeter A. G. Crosthwaite { 595e9f186e5SPeter A. G. Crosthwaite int index_bit, mac_bit; 596e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 597e9f186e5SPeter A. G. Crosthwaite 598e9f186e5SPeter A. G. Crosthwaite hash_index = 0; 599e9f186e5SPeter A. G. Crosthwaite mac_bit = 5; 600e9f186e5SPeter A. G. Crosthwaite for (index_bit = 5; index_bit >= 0; index_bit--) { 601e9f186e5SPeter A. G. Crosthwaite hash_index |= (get_bit(mac, mac_bit) ^ 602e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 6) ^ 603e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 12) ^ 604e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 18) ^ 605e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 24) ^ 606e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 30) ^ 607e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 36) ^ 608e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 42)) << index_bit; 609e9f186e5SPeter A. G. Crosthwaite mac_bit--; 610e9f186e5SPeter A. G. Crosthwaite } 611e9f186e5SPeter A. G. Crosthwaite 612e9f186e5SPeter A. G. Crosthwaite return hash_index; 613e9f186e5SPeter A. G. Crosthwaite } 614e9f186e5SPeter A. G. Crosthwaite 615e9f186e5SPeter A. G. Crosthwaite /* 616e9f186e5SPeter A. G. Crosthwaite * gem_mac_address_filter: 617e9f186e5SPeter A. G. Crosthwaite * Accept or reject this destination address? 618e9f186e5SPeter A. G. Crosthwaite * Returns: 619e9f186e5SPeter A. G. Crosthwaite * GEM_RX_REJECT: reject 62063af1e0cSPeter Crosthwaite * >= 0: Specific address accept (which matched SAR is returned) 62163af1e0cSPeter Crosthwaite * others for various other modes of accept: 62263af1e0cSPeter Crosthwaite * GEM_RM_PROMISCUOUS_ACCEPT, GEM_RX_BROADCAST_ACCEPT, 62363af1e0cSPeter Crosthwaite * GEM_RX_MULTICAST_HASH_ACCEPT or GEM_RX_UNICAST_HASH_ACCEPT 624e9f186e5SPeter A. G. Crosthwaite */ 625448f19e2SPeter Crosthwaite static int gem_mac_address_filter(CadenceGEMState *s, const uint8_t *packet) 626e9f186e5SPeter A. G. Crosthwaite { 627e9f186e5SPeter A. G. Crosthwaite uint8_t *gem_spaddr; 628e9f186e5SPeter A. G. Crosthwaite int i; 629e9f186e5SPeter A. G. Crosthwaite 630e9f186e5SPeter A. G. Crosthwaite /* Promiscuous mode? */ 631e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_PROMISC) { 63263af1e0cSPeter Crosthwaite return GEM_RX_PROMISCUOUS_ACCEPT; 633e9f186e5SPeter A. G. Crosthwaite } 634e9f186e5SPeter A. G. Crosthwaite 635e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 636e9f186e5SPeter A. G. Crosthwaite /* Reject broadcast packets? */ 637e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_BCAST_REJ) { 638e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 639e9f186e5SPeter A. G. Crosthwaite } 64063af1e0cSPeter Crosthwaite return GEM_RX_BROADCAST_ACCEPT; 641e9f186e5SPeter A. G. Crosthwaite } 642e9f186e5SPeter A. G. Crosthwaite 643e9f186e5SPeter A. G. Crosthwaite /* Accept packets -w- hash match? */ 644e9f186e5SPeter A. G. Crosthwaite if ((packet[0] == 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_MCAST_HASH)) || 645e9f186e5SPeter A. G. Crosthwaite (packet[0] != 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_UCAST_HASH))) { 646e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 647e9f186e5SPeter A. G. Crosthwaite 648e9f186e5SPeter A. G. Crosthwaite hash_index = calc_mac_hash(packet); 649e9f186e5SPeter A. G. Crosthwaite if (hash_index < 32) { 650e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_HASHLO] & (1<<hash_index)) { 65163af1e0cSPeter Crosthwaite return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT : 65263af1e0cSPeter Crosthwaite GEM_RX_UNICAST_HASH_ACCEPT; 653e9f186e5SPeter A. G. Crosthwaite } 654e9f186e5SPeter A. G. Crosthwaite } else { 655e9f186e5SPeter A. G. Crosthwaite hash_index -= 32; 656e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_HASHHI] & (1<<hash_index)) { 65763af1e0cSPeter Crosthwaite return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT : 65863af1e0cSPeter Crosthwaite GEM_RX_UNICAST_HASH_ACCEPT; 659e9f186e5SPeter A. G. Crosthwaite } 660e9f186e5SPeter A. G. Crosthwaite } 661e9f186e5SPeter A. G. Crosthwaite } 662e9f186e5SPeter A. G. Crosthwaite 663e9f186e5SPeter A. G. Crosthwaite /* Check all 4 specific addresses */ 664e9f186e5SPeter A. G. Crosthwaite gem_spaddr = (uint8_t *)&(s->regs[GEM_SPADDR1LO]); 66563af1e0cSPeter Crosthwaite for (i = 3; i >= 0; i--) { 66664eb9301SPeter Crosthwaite if (s->sar_active[i] && !memcmp(packet, gem_spaddr + 8 * i, 6)) { 66763af1e0cSPeter Crosthwaite return GEM_RX_SAR_ACCEPT + i; 668e9f186e5SPeter A. G. Crosthwaite } 669e9f186e5SPeter A. G. Crosthwaite } 670e9f186e5SPeter A. G. Crosthwaite 671e9f186e5SPeter A. G. Crosthwaite /* No address match; reject the packet */ 672e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 673e9f186e5SPeter A. G. Crosthwaite } 674e9f186e5SPeter A. G. Crosthwaite 675e8e49943SAlistair Francis /* Figure out which queue the received data should be sent to */ 676e8e49943SAlistair Francis static int get_queue_from_screen(CadenceGEMState *s, uint8_t *rxbuf_ptr, 677e8e49943SAlistair Francis unsigned rxbufsize) 678e8e49943SAlistair Francis { 679e8e49943SAlistair Francis uint32_t reg; 680e8e49943SAlistair Francis bool matched, mismatched; 681e8e49943SAlistair Francis int i, j; 682e8e49943SAlistair Francis 683e8e49943SAlistair Francis for (i = 0; i < s->num_type1_screeners; i++) { 684e8e49943SAlistair Francis reg = s->regs[GEM_SCREENING_TYPE1_REGISTER_0 + i]; 685e8e49943SAlistair Francis matched = false; 686e8e49943SAlistair Francis mismatched = false; 687e8e49943SAlistair Francis 688e8e49943SAlistair Francis /* Screening is based on UDP Port */ 689e8e49943SAlistair Francis if (reg & GEM_ST1R_UDP_PORT_MATCH_ENABLE) { 690e8e49943SAlistair Francis uint16_t udp_port = rxbuf_ptr[14 + 22] << 8 | rxbuf_ptr[14 + 23]; 691e8e49943SAlistair Francis if (udp_port == extract32(reg, GEM_ST1R_UDP_PORT_MATCH_SHIFT, 692e8e49943SAlistair Francis GEM_ST1R_UDP_PORT_MATCH_WIDTH)) { 693e8e49943SAlistair Francis matched = true; 694e8e49943SAlistair Francis } else { 695e8e49943SAlistair Francis mismatched = true; 696e8e49943SAlistair Francis } 697e8e49943SAlistair Francis } 698e8e49943SAlistair Francis 699e8e49943SAlistair Francis /* Screening is based on DS/TC */ 700e8e49943SAlistair Francis if (reg & GEM_ST1R_DSTC_ENABLE) { 701e8e49943SAlistair Francis uint8_t dscp = rxbuf_ptr[14 + 1]; 702e8e49943SAlistair Francis if (dscp == extract32(reg, GEM_ST1R_DSTC_MATCH_SHIFT, 703e8e49943SAlistair Francis GEM_ST1R_DSTC_MATCH_WIDTH)) { 704e8e49943SAlistair Francis matched = true; 705e8e49943SAlistair Francis } else { 706e8e49943SAlistair Francis mismatched = true; 707e8e49943SAlistair Francis } 708e8e49943SAlistair Francis } 709e8e49943SAlistair Francis 710e8e49943SAlistair Francis if (matched && !mismatched) { 711e8e49943SAlistair Francis return extract32(reg, GEM_ST1R_QUEUE_SHIFT, GEM_ST1R_QUEUE_WIDTH); 712e8e49943SAlistair Francis } 713e8e49943SAlistair Francis } 714e8e49943SAlistair Francis 715e8e49943SAlistair Francis for (i = 0; i < s->num_type2_screeners; i++) { 716e8e49943SAlistair Francis reg = s->regs[GEM_SCREENING_TYPE2_REGISTER_0 + i]; 717e8e49943SAlistair Francis matched = false; 718e8e49943SAlistair Francis mismatched = false; 719e8e49943SAlistair Francis 720e8e49943SAlistair Francis if (reg & GEM_ST2R_ETHERTYPE_ENABLE) { 721e8e49943SAlistair Francis uint16_t type = rxbuf_ptr[12] << 8 | rxbuf_ptr[13]; 722e8e49943SAlistair Francis int et_idx = extract32(reg, GEM_ST2R_ETHERTYPE_INDEX_SHIFT, 723e8e49943SAlistair Francis GEM_ST2R_ETHERTYPE_INDEX_WIDTH); 724e8e49943SAlistair Francis 725e8e49943SAlistair Francis if (et_idx > s->num_type2_screeners) { 726e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range ethertype " 727e8e49943SAlistair Francis "register index: %d\n", et_idx); 728e8e49943SAlistair Francis } 729e8e49943SAlistair Francis if (type == s->regs[GEM_SCREENING_TYPE2_ETHERTYPE_REG_0 + 730e8e49943SAlistair Francis et_idx]) { 731e8e49943SAlistair Francis matched = true; 732e8e49943SAlistair Francis } else { 733e8e49943SAlistair Francis mismatched = true; 734e8e49943SAlistair Francis } 735e8e49943SAlistair Francis } 736e8e49943SAlistair Francis 737e8e49943SAlistair Francis /* Compare A, B, C */ 738e8e49943SAlistair Francis for (j = 0; j < 3; j++) { 739e8e49943SAlistair Francis uint32_t cr0, cr1, mask; 740e8e49943SAlistair Francis uint16_t rx_cmp; 741e8e49943SAlistair Francis int offset; 742e8e49943SAlistair Francis int cr_idx = extract32(reg, GEM_ST2R_COMPARE_A_SHIFT + j * 6, 743e8e49943SAlistair Francis GEM_ST2R_COMPARE_WIDTH); 744e8e49943SAlistair Francis 745e8e49943SAlistair Francis if (!(reg & (GEM_ST2R_COMPARE_A_ENABLE << (j * 6)))) { 746e8e49943SAlistair Francis continue; 747e8e49943SAlistair Francis } 748e8e49943SAlistair Francis if (cr_idx > s->num_type2_screeners) { 749e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range compare " 750e8e49943SAlistair Francis "register index: %d\n", cr_idx); 751e8e49943SAlistair Francis } 752e8e49943SAlistair Francis 753e8e49943SAlistair Francis cr0 = s->regs[GEM_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2]; 754e8e49943SAlistair Francis cr1 = s->regs[GEM_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2 + 1]; 755e8e49943SAlistair Francis offset = extract32(cr1, GEM_T2CW1_OFFSET_VALUE_SHIFT, 756e8e49943SAlistair Francis GEM_T2CW1_OFFSET_VALUE_WIDTH); 757e8e49943SAlistair Francis 758e8e49943SAlistair Francis switch (extract32(cr1, GEM_T2CW1_COMPARE_OFFSET_SHIFT, 759e8e49943SAlistair Francis GEM_T2CW1_COMPARE_OFFSET_WIDTH)) { 760e8e49943SAlistair Francis case 3: /* Skip UDP header */ 761e8e49943SAlistair Francis qemu_log_mask(LOG_UNIMP, "TCP compare offsets" 762e8e49943SAlistair Francis "unimplemented - assuming UDP\n"); 763e8e49943SAlistair Francis offset += 8; 764e8e49943SAlistair Francis /* Fallthrough */ 765e8e49943SAlistair Francis case 2: /* skip the IP header */ 766e8e49943SAlistair Francis offset += 20; 767e8e49943SAlistair Francis /* Fallthrough */ 768e8e49943SAlistair Francis case 1: /* Count from after the ethertype */ 769e8e49943SAlistair Francis offset += 14; 770e8e49943SAlistair Francis break; 771e8e49943SAlistair Francis case 0: 772e8e49943SAlistair Francis /* Offset from start of frame */ 773e8e49943SAlistair Francis break; 774e8e49943SAlistair Francis } 775e8e49943SAlistair Francis 776e8e49943SAlistair Francis rx_cmp = rxbuf_ptr[offset] << 8 | rxbuf_ptr[offset]; 777e8e49943SAlistair Francis mask = extract32(cr0, 0, 16); 778e8e49943SAlistair Francis 779e8e49943SAlistair Francis if ((rx_cmp & mask) == (extract32(cr0, 16, 16) & mask)) { 780e8e49943SAlistair Francis matched = true; 781e8e49943SAlistair Francis } else { 782e8e49943SAlistair Francis mismatched = true; 783e8e49943SAlistair Francis } 784e8e49943SAlistair Francis } 785e8e49943SAlistair Francis 786e8e49943SAlistair Francis if (matched && !mismatched) { 787e8e49943SAlistair Francis return extract32(reg, GEM_ST2R_QUEUE_SHIFT, GEM_ST2R_QUEUE_WIDTH); 788e8e49943SAlistair Francis } 789e8e49943SAlistair Francis } 790e8e49943SAlistair Francis 791e8e49943SAlistair Francis /* We made it here, assume it's queue 0 */ 792e8e49943SAlistair Francis return 0; 793e8e49943SAlistair Francis } 794e8e49943SAlistair Francis 795*67101725SAlistair Francis static void gem_get_rx_desc(CadenceGEMState *s, int q) 79606c2fe95SPeter Crosthwaite { 797*67101725SAlistair Francis DB_PRINT("read descriptor 0x%x\n", (unsigned)s->rx_desc_addr[q]); 79806c2fe95SPeter Crosthwaite /* read current descriptor */ 7992bf57f73SAlistair Francis cpu_physical_memory_read(s->rx_desc_addr[0], 8002bf57f73SAlistair Francis (uint8_t *)s->rx_desc[0], sizeof(s->rx_desc[0])); 80106c2fe95SPeter Crosthwaite 80206c2fe95SPeter Crosthwaite /* Descriptor owned by software ? */ 803*67101725SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[q]) == 1) { 80406c2fe95SPeter Crosthwaite DB_PRINT("descriptor 0x%x owned by sw.\n", 805*67101725SAlistair Francis (unsigned)s->rx_desc_addr[q]); 80606c2fe95SPeter Crosthwaite s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_NOBUF; 80706c2fe95SPeter Crosthwaite s->regs[GEM_ISR] |= GEM_INT_RXUSED & ~(s->regs[GEM_IMR]); 80806c2fe95SPeter Crosthwaite /* Handle interrupt consequences */ 80906c2fe95SPeter Crosthwaite gem_update_int_status(s); 81006c2fe95SPeter Crosthwaite } 81106c2fe95SPeter Crosthwaite } 81206c2fe95SPeter Crosthwaite 813e9f186e5SPeter A. G. Crosthwaite /* 814e9f186e5SPeter A. G. Crosthwaite * gem_receive: 815e9f186e5SPeter A. G. Crosthwaite * Fit a packet handed to us by QEMU into the receive descriptor ring. 816e9f186e5SPeter A. G. Crosthwaite */ 8174e68f7a0SStefan Hajnoczi static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) 818e9f186e5SPeter A. G. Crosthwaite { 819448f19e2SPeter Crosthwaite CadenceGEMState *s; 820e9f186e5SPeter A. G. Crosthwaite unsigned rxbufsize, bytes_to_copy; 821e9f186e5SPeter A. G. Crosthwaite unsigned rxbuf_offset; 822e9f186e5SPeter A. G. Crosthwaite uint8_t rxbuf[2048]; 823e9f186e5SPeter A. G. Crosthwaite uint8_t *rxbuf_ptr; 8243b2c97f9SEdgar E. Iglesias bool first_desc = true; 82563af1e0cSPeter Crosthwaite int maf; 8262bf57f73SAlistair Francis int q = 0; 827e9f186e5SPeter A. G. Crosthwaite 828cc1f0f45SJason Wang s = qemu_get_nic_opaque(nc); 829e9f186e5SPeter A. G. Crosthwaite 830e9f186e5SPeter A. G. Crosthwaite /* Is this destination MAC address "for us" ? */ 83163af1e0cSPeter Crosthwaite maf = gem_mac_address_filter(s, buf); 83263af1e0cSPeter Crosthwaite if (maf == GEM_RX_REJECT) { 833e9f186e5SPeter A. G. Crosthwaite return -1; 834e9f186e5SPeter A. G. Crosthwaite } 835e9f186e5SPeter A. G. Crosthwaite 836e9f186e5SPeter A. G. Crosthwaite /* Discard packets with receive length error enabled ? */ 837e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_LERR_DISC) { 838e9f186e5SPeter A. G. Crosthwaite unsigned type_len; 839e9f186e5SPeter A. G. Crosthwaite 840e9f186e5SPeter A. G. Crosthwaite /* Fish the ethertype / length field out of the RX packet */ 841e9f186e5SPeter A. G. Crosthwaite type_len = buf[12] << 8 | buf[13]; 842e9f186e5SPeter A. G. Crosthwaite /* It is a length field, not an ethertype */ 843e9f186e5SPeter A. G. Crosthwaite if (type_len < 0x600) { 844e9f186e5SPeter A. G. Crosthwaite if (size < type_len) { 845e9f186e5SPeter A. G. Crosthwaite /* discard */ 846e9f186e5SPeter A. G. Crosthwaite return -1; 847e9f186e5SPeter A. G. Crosthwaite } 848e9f186e5SPeter A. G. Crosthwaite } 849e9f186e5SPeter A. G. Crosthwaite } 850e9f186e5SPeter A. G. Crosthwaite 851e9f186e5SPeter A. G. Crosthwaite /* 852e9f186e5SPeter A. G. Crosthwaite * Determine configured receive buffer offset (probably 0) 853e9f186e5SPeter A. G. Crosthwaite */ 854e9f186e5SPeter A. G. Crosthwaite rxbuf_offset = (s->regs[GEM_NWCFG] & GEM_NWCFG_BUFF_OFST_M) >> 855e9f186e5SPeter A. G. Crosthwaite GEM_NWCFG_BUFF_OFST_S; 856e9f186e5SPeter A. G. Crosthwaite 857e9f186e5SPeter A. G. Crosthwaite /* The configure size of each receive buffer. Determines how many 858e9f186e5SPeter A. G. Crosthwaite * buffers needed to hold this packet. 859e9f186e5SPeter A. G. Crosthwaite */ 860e9f186e5SPeter A. G. Crosthwaite rxbufsize = ((s->regs[GEM_DMACFG] & GEM_DMACFG_RBUFSZ_M) >> 861e9f186e5SPeter A. G. Crosthwaite GEM_DMACFG_RBUFSZ_S) * GEM_DMACFG_RBUFSZ_MUL; 862e9f186e5SPeter A. G. Crosthwaite bytes_to_copy = size; 863e9f186e5SPeter A. G. Crosthwaite 864f265ae8cSAlistair Francis /* Hardware allows a zero value here but warns against it. To avoid QEMU 865f265ae8cSAlistair Francis * indefinite loops we enforce a minimum value here 866f265ae8cSAlistair Francis */ 867f265ae8cSAlistair Francis if (rxbufsize < GEM_DMACFG_RBUFSZ_MUL) { 868f265ae8cSAlistair Francis rxbufsize = GEM_DMACFG_RBUFSZ_MUL; 869f265ae8cSAlistair Francis } 870f265ae8cSAlistair Francis 871191946c5SPeter Crosthwaite /* Pad to minimum length. Assume FCS field is stripped, logic 872191946c5SPeter Crosthwaite * below will increment it to the real minimum of 64 when 873191946c5SPeter Crosthwaite * not FCS stripping 874191946c5SPeter Crosthwaite */ 875191946c5SPeter Crosthwaite if (size < 60) { 876191946c5SPeter Crosthwaite size = 60; 877191946c5SPeter Crosthwaite } 878191946c5SPeter Crosthwaite 879e9f186e5SPeter A. G. Crosthwaite /* Strip of FCS field ? (usually yes) */ 880e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_STRIP_FCS) { 881e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr = (void *)buf; 882e9f186e5SPeter A. G. Crosthwaite } else { 883e9f186e5SPeter A. G. Crosthwaite unsigned crc_val; 884e9f186e5SPeter A. G. Crosthwaite 885244381ecSPrasad J Pandit if (size > sizeof(rxbuf) - sizeof(crc_val)) { 886244381ecSPrasad J Pandit size = sizeof(rxbuf) - sizeof(crc_val); 887244381ecSPrasad J Pandit } 888244381ecSPrasad J Pandit bytes_to_copy = size; 889e9f186e5SPeter A. G. Crosthwaite /* The application wants the FCS field, which QEMU does not provide. 8903048ed6aSPeter Crosthwaite * We must try and calculate one. 891e9f186e5SPeter A. G. Crosthwaite */ 892e9f186e5SPeter A. G. Crosthwaite 893e9f186e5SPeter A. G. Crosthwaite memcpy(rxbuf, buf, size); 8945fbe02e8SJim Meyering memset(rxbuf + size, 0, sizeof(rxbuf) - size); 895e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr = rxbuf; 896e9f186e5SPeter A. G. Crosthwaite crc_val = cpu_to_le32(crc32(0, rxbuf, MAX(size, 60))); 897c94239feSPeter Maydell memcpy(rxbuf + size, &crc_val, sizeof(crc_val)); 898e9f186e5SPeter A. G. Crosthwaite 899e9f186e5SPeter A. G. Crosthwaite bytes_to_copy += 4; 900e9f186e5SPeter A. G. Crosthwaite size += 4; 901e9f186e5SPeter A. G. Crosthwaite } 902e9f186e5SPeter A. G. Crosthwaite 903e9f186e5SPeter A. G. Crosthwaite DB_PRINT("config bufsize: %d packet size: %ld\n", rxbufsize, size); 904e9f186e5SPeter A. G. Crosthwaite 905e8e49943SAlistair Francis /* Find which queue we are targetting */ 906e8e49943SAlistair Francis q = get_queue_from_screen(s, rxbuf_ptr, rxbufsize); 907e8e49943SAlistair Francis 9087cfd65e4SPeter Crosthwaite while (bytes_to_copy) { 90906c2fe95SPeter Crosthwaite /* Do nothing if receive is not enabled. */ 91006c2fe95SPeter Crosthwaite if (!gem_can_receive(nc)) { 91106c2fe95SPeter Crosthwaite assert(!first_desc); 912e9f186e5SPeter A. G. Crosthwaite return -1; 913e9f186e5SPeter A. G. Crosthwaite } 914e9f186e5SPeter A. G. Crosthwaite 915e9f186e5SPeter A. G. Crosthwaite DB_PRINT("copy %d bytes to 0x%x\n", MIN(bytes_to_copy, rxbufsize), 9162bf57f73SAlistair Francis rx_desc_get_buffer(s->rx_desc[q])); 917e9f186e5SPeter A. G. Crosthwaite 918e9f186e5SPeter A. G. Crosthwaite /* Copy packet data to emulated DMA buffer */ 9192bf57f73SAlistair Francis cpu_physical_memory_write(rx_desc_get_buffer(s->rx_desc[q]) + 9202bf57f73SAlistair Francis rxbuf_offset, 921e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr, MIN(bytes_to_copy, rxbufsize)); 922e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr += MIN(bytes_to_copy, rxbufsize); 92330570698SPeter Crosthwaite bytes_to_copy -= MIN(bytes_to_copy, rxbufsize); 9243b2c97f9SEdgar E. Iglesias 9253b2c97f9SEdgar E. Iglesias /* Update the descriptor. */ 9263b2c97f9SEdgar E. Iglesias if (first_desc) { 9272bf57f73SAlistair Francis rx_desc_set_sof(s->rx_desc[q]); 9283b2c97f9SEdgar E. Iglesias first_desc = false; 9293b2c97f9SEdgar E. Iglesias } 9303b2c97f9SEdgar E. Iglesias if (bytes_to_copy == 0) { 9312bf57f73SAlistair Francis rx_desc_set_eof(s->rx_desc[q]); 9322bf57f73SAlistair Francis rx_desc_set_length(s->rx_desc[q], size); 9333b2c97f9SEdgar E. Iglesias } 9342bf57f73SAlistair Francis rx_desc_set_ownership(s->rx_desc[q]); 93563af1e0cSPeter Crosthwaite 93663af1e0cSPeter Crosthwaite switch (maf) { 93763af1e0cSPeter Crosthwaite case GEM_RX_PROMISCUOUS_ACCEPT: 93863af1e0cSPeter Crosthwaite break; 93963af1e0cSPeter Crosthwaite case GEM_RX_BROADCAST_ACCEPT: 9402bf57f73SAlistair Francis rx_desc_set_broadcast(s->rx_desc[q]); 94163af1e0cSPeter Crosthwaite break; 94263af1e0cSPeter Crosthwaite case GEM_RX_UNICAST_HASH_ACCEPT: 9432bf57f73SAlistair Francis rx_desc_set_unicast_hash(s->rx_desc[q]); 94463af1e0cSPeter Crosthwaite break; 94563af1e0cSPeter Crosthwaite case GEM_RX_MULTICAST_HASH_ACCEPT: 9462bf57f73SAlistair Francis rx_desc_set_multicast_hash(s->rx_desc[q]); 94763af1e0cSPeter Crosthwaite break; 94863af1e0cSPeter Crosthwaite case GEM_RX_REJECT: 94963af1e0cSPeter Crosthwaite abort(); 95063af1e0cSPeter Crosthwaite default: /* SAR */ 9512bf57f73SAlistair Francis rx_desc_set_sar(s->rx_desc[q], maf); 95263af1e0cSPeter Crosthwaite } 95363af1e0cSPeter Crosthwaite 9543b2c97f9SEdgar E. Iglesias /* Descriptor write-back. */ 9552bf57f73SAlistair Francis cpu_physical_memory_write(s->rx_desc_addr[q], 9562bf57f73SAlistair Francis (uint8_t *)s->rx_desc[q], 9572bf57f73SAlistair Francis sizeof(s->rx_desc[q])); 9583b2c97f9SEdgar E. Iglesias 959e9f186e5SPeter A. G. Crosthwaite /* Next descriptor */ 9602bf57f73SAlistair Francis if (rx_desc_get_wrap(s->rx_desc[q])) { 961288f1e3fSPeter Crosthwaite DB_PRINT("wrapping RX descriptor list\n"); 9622bf57f73SAlistair Francis s->rx_desc_addr[q] = s->regs[GEM_RXQBASE]; 963e9f186e5SPeter A. G. Crosthwaite } else { 964288f1e3fSPeter Crosthwaite DB_PRINT("incrementing RX descriptor list\n"); 9652bf57f73SAlistair Francis s->rx_desc_addr[q] += 8; 966e9f186e5SPeter A. G. Crosthwaite } 967*67101725SAlistair Francis 968*67101725SAlistair Francis gem_get_rx_desc(s, q); 9697cfd65e4SPeter Crosthwaite } 970e9f186e5SPeter A. G. Crosthwaite 971e9f186e5SPeter A. G. Crosthwaite /* Count it */ 972e9f186e5SPeter A. G. Crosthwaite gem_receive_updatestats(s, buf, size); 973e9f186e5SPeter A. G. Crosthwaite 974e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_FRMRCVD; 975ae80a354SPeter Crosthwaite s->regs[GEM_ISR] |= GEM_INT_RXCMPL & ~(s->regs[GEM_IMR]); 976e9f186e5SPeter A. G. Crosthwaite 977e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 978e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 979e9f186e5SPeter A. G. Crosthwaite 980e9f186e5SPeter A. G. Crosthwaite return size; 981e9f186e5SPeter A. G. Crosthwaite } 982e9f186e5SPeter A. G. Crosthwaite 983e9f186e5SPeter A. G. Crosthwaite /* 984e9f186e5SPeter A. G. Crosthwaite * gem_transmit_updatestats: 985e9f186e5SPeter A. G. Crosthwaite * Increment transmit statistics. 986e9f186e5SPeter A. G. Crosthwaite */ 987448f19e2SPeter Crosthwaite static void gem_transmit_updatestats(CadenceGEMState *s, const uint8_t *packet, 988e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 989e9f186e5SPeter A. G. Crosthwaite { 990e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 991e9f186e5SPeter A. G. Crosthwaite 992e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) transmitted */ 993e9f186e5SPeter A. G. Crosthwaite octets = ((uint64_t)(s->regs[GEM_OCTTXLO]) << 32) | 994e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXHI]; 995e9f186e5SPeter A. G. Crosthwaite octets += bytes; 996e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXLO] = octets >> 32; 997e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXHI] = octets; 998e9f186e5SPeter A. G. Crosthwaite 999e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames transmitted */ 1000e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXCNT]++; 1001e9f186e5SPeter A. G. Crosthwaite 1002e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 1003e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 1004e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXBCNT]++; 1005e9f186e5SPeter A. G. Crosthwaite } 1006e9f186e5SPeter A. G. Crosthwaite 1007e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 1008e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 1009e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXMCNT]++; 1010e9f186e5SPeter A. G. Crosthwaite } 1011e9f186e5SPeter A. G. Crosthwaite 1012e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 1013e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX64CNT]++; 1014e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 1015e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX65CNT]++; 1016e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 1017e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX128CNT]++; 1018e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 1019e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX256CNT]++; 1020e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 1021e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX512CNT]++; 1022e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 1023e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX1024CNT]++; 1024e9f186e5SPeter A. G. Crosthwaite } else { 1025e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX1519CNT]++; 1026e9f186e5SPeter A. G. Crosthwaite } 1027e9f186e5SPeter A. G. Crosthwaite } 1028e9f186e5SPeter A. G. Crosthwaite 1029e9f186e5SPeter A. G. Crosthwaite /* 1030e9f186e5SPeter A. G. Crosthwaite * gem_transmit: 1031e9f186e5SPeter A. G. Crosthwaite * Fish packets out of the descriptor ring and feed them to QEMU 1032e9f186e5SPeter A. G. Crosthwaite */ 1033448f19e2SPeter Crosthwaite static void gem_transmit(CadenceGEMState *s) 1034e9f186e5SPeter A. G. Crosthwaite { 1035e9f186e5SPeter A. G. Crosthwaite unsigned desc[2]; 1036a8170e5eSAvi Kivity hwaddr packet_desc_addr; 1037e9f186e5SPeter A. G. Crosthwaite uint8_t tx_packet[2048]; 1038e9f186e5SPeter A. G. Crosthwaite uint8_t *p; 1039e9f186e5SPeter A. G. Crosthwaite unsigned total_bytes; 10402bf57f73SAlistair Francis int q = 0; 1041e9f186e5SPeter A. G. Crosthwaite 1042e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 1043e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) { 1044e9f186e5SPeter A. G. Crosthwaite return; 1045e9f186e5SPeter A. G. Crosthwaite } 1046e9f186e5SPeter A. G. Crosthwaite 1047e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1048e9f186e5SPeter A. G. Crosthwaite 10493048ed6aSPeter Crosthwaite /* The packet we will hand off to QEMU. 1050e9f186e5SPeter A. G. Crosthwaite * Packets scattered across multiple descriptors are gathered to this 1051e9f186e5SPeter A. G. Crosthwaite * one contiguous buffer first. 1052e9f186e5SPeter A. G. Crosthwaite */ 1053e9f186e5SPeter A. G. Crosthwaite p = tx_packet; 1054e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 1055e9f186e5SPeter A. G. Crosthwaite 1056*67101725SAlistair Francis for (q = s->num_priority_queues - 1; q >= 0; q--) { 1057e9f186e5SPeter A. G. Crosthwaite /* read current descriptor */ 10582bf57f73SAlistair Francis packet_desc_addr = s->tx_desc_addr[q]; 1059fa15286aSPeter Crosthwaite 1060fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 1061e9f186e5SPeter A. G. Crosthwaite cpu_physical_memory_read(packet_desc_addr, 1062ef18c2f5SPeter Crosthwaite (uint8_t *)desc, sizeof(desc)); 1063e9f186e5SPeter A. G. Crosthwaite /* Handle all descriptors owned by hardware */ 1064e9f186e5SPeter A. G. Crosthwaite while (tx_desc_get_used(desc) == 0) { 1065e9f186e5SPeter A. G. Crosthwaite 1066e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 1067e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) { 1068e9f186e5SPeter A. G. Crosthwaite return; 1069e9f186e5SPeter A. G. Crosthwaite } 1070*67101725SAlistair Francis print_gem_tx_desc(desc, q); 1071e9f186e5SPeter A. G. Crosthwaite 1072e9f186e5SPeter A. G. Crosthwaite /* The real hardware would eat this (and possibly crash). 1073e9f186e5SPeter A. G. Crosthwaite * For QEMU let's lend a helping hand. 1074e9f186e5SPeter A. G. Crosthwaite */ 1075e9f186e5SPeter A. G. Crosthwaite if ((tx_desc_get_buffer(desc) == 0) || 1076e9f186e5SPeter A. G. Crosthwaite (tx_desc_get_length(desc) == 0)) { 1077080251a4SPeter Crosthwaite DB_PRINT("Invalid TX descriptor @ 0x%x\n", 1078080251a4SPeter Crosthwaite (unsigned)packet_desc_addr); 1079e9f186e5SPeter A. G. Crosthwaite break; 1080e9f186e5SPeter A. G. Crosthwaite } 1081e9f186e5SPeter A. G. Crosthwaite 1082d7f05365SMichael S. Tsirkin if (tx_desc_get_length(desc) > sizeof(tx_packet) - (p - tx_packet)) { 1083d7f05365SMichael S. Tsirkin DB_PRINT("TX descriptor @ 0x%x too large: size 0x%x space 0x%x\n", 1084d7f05365SMichael S. Tsirkin (unsigned)packet_desc_addr, 1085d7f05365SMichael S. Tsirkin (unsigned)tx_desc_get_length(desc), 1086d7f05365SMichael S. Tsirkin sizeof(tx_packet) - (p - tx_packet)); 1087d7f05365SMichael S. Tsirkin break; 1088d7f05365SMichael S. Tsirkin } 1089d7f05365SMichael S. Tsirkin 1090e9f186e5SPeter A. G. Crosthwaite /* Gather this fragment of the packet from "dma memory" to our contig. 1091e9f186e5SPeter A. G. Crosthwaite * buffer. 1092e9f186e5SPeter A. G. Crosthwaite */ 1093e9f186e5SPeter A. G. Crosthwaite cpu_physical_memory_read(tx_desc_get_buffer(desc), p, 1094e9f186e5SPeter A. G. Crosthwaite tx_desc_get_length(desc)); 1095e9f186e5SPeter A. G. Crosthwaite p += tx_desc_get_length(desc); 1096e9f186e5SPeter A. G. Crosthwaite total_bytes += tx_desc_get_length(desc); 1097e9f186e5SPeter A. G. Crosthwaite 1098e9f186e5SPeter A. G. Crosthwaite /* Last descriptor for this packet; hand the whole thing off */ 1099e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_last(desc)) { 11006ab57a6bSPeter Crosthwaite unsigned desc_first[2]; 11016ab57a6bSPeter Crosthwaite 1102e9f186e5SPeter A. G. Crosthwaite /* Modify the 1st descriptor of this packet to be owned by 1103e9f186e5SPeter A. G. Crosthwaite * the processor. 1104e9f186e5SPeter A. G. Crosthwaite */ 11052bf57f73SAlistair Francis cpu_physical_memory_read(s->tx_desc_addr[q], (uint8_t *)desc_first, 11066ab57a6bSPeter Crosthwaite sizeof(desc_first)); 11076ab57a6bSPeter Crosthwaite tx_desc_set_used(desc_first); 11082bf57f73SAlistair Francis cpu_physical_memory_write(s->tx_desc_addr[q], (uint8_t *)desc_first, 11096ab57a6bSPeter Crosthwaite sizeof(desc_first)); 11103048ed6aSPeter Crosthwaite /* Advance the hardware current descriptor past this packet */ 1111e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 11122bf57f73SAlistair Francis s->tx_desc_addr[q] = s->regs[GEM_TXQBASE]; 1113e9f186e5SPeter A. G. Crosthwaite } else { 11142bf57f73SAlistair Francis s->tx_desc_addr[q] = packet_desc_addr + 8; 1115e9f186e5SPeter A. G. Crosthwaite } 11162bf57f73SAlistair Francis DB_PRINT("TX descriptor next: 0x%08x\n", s->tx_desc_addr[q]); 1117e9f186e5SPeter A. G. Crosthwaite 1118e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_TXCMPL; 1119ae80a354SPeter Crosthwaite s->regs[GEM_ISR] |= GEM_INT_TXCMPL & ~(s->regs[GEM_IMR]); 1120e9f186e5SPeter A. G. Crosthwaite 1121*67101725SAlistair Francis /* Update queue interrupt status */ 1122*67101725SAlistair Francis if (s->num_priority_queues > 1) { 1123*67101725SAlistair Francis s->regs[GEM_INT_Q1_STATUS + q] |= 1124*67101725SAlistair Francis GEM_INT_TXCMPL & ~(s->regs[GEM_INT_Q1_MASK + q]); 1125*67101725SAlistair Francis } 1126*67101725SAlistair Francis 1127e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 1128e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1129e9f186e5SPeter A. G. Crosthwaite 1130e9f186e5SPeter A. G. Crosthwaite /* Is checksum offload enabled? */ 1131e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_DMACFG] & GEM_DMACFG_TXCSUM_OFFL) { 1132e9f186e5SPeter A. G. Crosthwaite net_checksum_calculate(tx_packet, total_bytes); 1133e9f186e5SPeter A. G. Crosthwaite } 1134e9f186e5SPeter A. G. Crosthwaite 1135e9f186e5SPeter A. G. Crosthwaite /* Update MAC statistics */ 1136e9f186e5SPeter A. G. Crosthwaite gem_transmit_updatestats(s, tx_packet, total_bytes); 1137e9f186e5SPeter A. G. Crosthwaite 1138e9f186e5SPeter A. G. Crosthwaite /* Send the packet somewhere */ 113924e822eaSPeter Crosthwaite if (s->phy_loop || (s->regs[GEM_NWCTRL] & GEM_NWCTRL_LOCALLOOP)) { 1140b356f76dSJason Wang gem_receive(qemu_get_queue(s->nic), tx_packet, total_bytes); 1141e9f186e5SPeter A. G. Crosthwaite } else { 1142b356f76dSJason Wang qemu_send_packet(qemu_get_queue(s->nic), tx_packet, 1143b356f76dSJason Wang total_bytes); 1144e9f186e5SPeter A. G. Crosthwaite } 1145e9f186e5SPeter A. G. Crosthwaite 1146e9f186e5SPeter A. G. Crosthwaite /* Prepare for next packet */ 1147e9f186e5SPeter A. G. Crosthwaite p = tx_packet; 1148e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 1149e9f186e5SPeter A. G. Crosthwaite } 1150e9f186e5SPeter A. G. Crosthwaite 1151e9f186e5SPeter A. G. Crosthwaite /* read next descriptor */ 1152e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 1153cbdab58dSAlistair Francis tx_desc_set_last(desc); 1154e9f186e5SPeter A. G. Crosthwaite packet_desc_addr = s->regs[GEM_TXQBASE]; 1155e9f186e5SPeter A. G. Crosthwaite } else { 1156e9f186e5SPeter A. G. Crosthwaite packet_desc_addr += 8; 1157e9f186e5SPeter A. G. Crosthwaite } 1158fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 1159e9f186e5SPeter A. G. Crosthwaite cpu_physical_memory_read(packet_desc_addr, 1160ef18c2f5SPeter Crosthwaite (uint8_t *)desc, sizeof(desc)); 1161e9f186e5SPeter A. G. Crosthwaite } 1162e9f186e5SPeter A. G. Crosthwaite 1163e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_used(desc)) { 1164e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_USED; 1165ae80a354SPeter Crosthwaite s->regs[GEM_ISR] |= GEM_INT_TXUSED & ~(s->regs[GEM_IMR]); 1166e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1167e9f186e5SPeter A. G. Crosthwaite } 1168e9f186e5SPeter A. G. Crosthwaite } 1169*67101725SAlistair Francis } 1170e9f186e5SPeter A. G. Crosthwaite 1171448f19e2SPeter Crosthwaite static void gem_phy_reset(CadenceGEMState *s) 1172e9f186e5SPeter A. G. Crosthwaite { 1173e9f186e5SPeter A. G. Crosthwaite memset(&s->phy_regs[0], 0, sizeof(s->phy_regs)); 1174e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_CONTROL] = 0x1140; 1175e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] = 0x7969; 1176e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID1] = 0x0141; 1177e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID2] = 0x0CC2; 1178e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGADV] = 0x01E1; 1179e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPABIL] = 0xCDE1; 1180e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGEXP] = 0x000F; 1181e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_NEXTP] = 0x2001; 1182e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPNEXTP] = 0x40E6; 1183e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_100BTCTRL] = 0x0300; 1184e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_1000BTSTAT] = 0x7C00; 1185e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXTSTAT] = 0x3000; 1186e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYSPCFC_CTL] = 0x0078; 11877777b7a0SAlistair Francis s->phy_regs[PHY_REG_PHYSPCFC_ST] = 0x7C00; 1188e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL] = 0x0C60; 1189e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LED] = 0x4100; 1190e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL2] = 0x000A; 1191e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_ST] = 0x848B; 1192e9f186e5SPeter A. G. Crosthwaite 1193e9f186e5SPeter A. G. Crosthwaite phy_update_link(s); 1194e9f186e5SPeter A. G. Crosthwaite } 1195e9f186e5SPeter A. G. Crosthwaite 1196e9f186e5SPeter A. G. Crosthwaite static void gem_reset(DeviceState *d) 1197e9f186e5SPeter A. G. Crosthwaite { 119864eb9301SPeter Crosthwaite int i; 1199448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(d); 1200afb4c51fSSebastian Huber const uint8_t *a; 1201e9f186e5SPeter A. G. Crosthwaite 1202e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1203e9f186e5SPeter A. G. Crosthwaite 1204e9f186e5SPeter A. G. Crosthwaite /* Set post reset register values */ 1205e9f186e5SPeter A. G. Crosthwaite memset(&s->regs[0], 0, sizeof(s->regs)); 1206e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_NWCFG] = 0x00080000; 1207e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_NWSTATUS] = 0x00000006; 1208e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DMACFG] = 0x00020784; 1209e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] = 0x07ffffff; 1210e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXPAUSE] = 0x0000ffff; 1211e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXPARTIALSF] = 0x000003ff; 1212e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXPARTIALSF] = 0x000003ff; 1213e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_MODID] = 0x00020118; 1214e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF] = 0x02500111; 1215e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF2] = 0x2ab13fff; 1216e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF5] = 0x002f2145; 1217e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF6] = 0x00000200; 1218e9f186e5SPeter A. G. Crosthwaite 1219afb4c51fSSebastian Huber /* Set MAC address */ 1220afb4c51fSSebastian Huber a = &s->conf.macaddr.a[0]; 1221afb4c51fSSebastian Huber s->regs[GEM_SPADDR1LO] = a[0] | (a[1] << 8) | (a[2] << 16) | (a[3] << 24); 1222afb4c51fSSebastian Huber s->regs[GEM_SPADDR1HI] = a[4] | (a[5] << 8); 1223afb4c51fSSebastian Huber 122464eb9301SPeter Crosthwaite for (i = 0; i < 4; i++) { 122564eb9301SPeter Crosthwaite s->sar_active[i] = false; 122664eb9301SPeter Crosthwaite } 122764eb9301SPeter Crosthwaite 1228e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1229e9f186e5SPeter A. G. Crosthwaite 1230e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1231e9f186e5SPeter A. G. Crosthwaite } 1232e9f186e5SPeter A. G. Crosthwaite 1233448f19e2SPeter Crosthwaite static uint16_t gem_phy_read(CadenceGEMState *s, unsigned reg_num) 1234e9f186e5SPeter A. G. Crosthwaite { 1235e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, s->phy_regs[reg_num]); 1236e9f186e5SPeter A. G. Crosthwaite return s->phy_regs[reg_num]; 1237e9f186e5SPeter A. G. Crosthwaite } 1238e9f186e5SPeter A. G. Crosthwaite 1239448f19e2SPeter Crosthwaite static void gem_phy_write(CadenceGEMState *s, unsigned reg_num, uint16_t val) 1240e9f186e5SPeter A. G. Crosthwaite { 1241e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, val); 1242e9f186e5SPeter A. G. Crosthwaite 1243e9f186e5SPeter A. G. Crosthwaite switch (reg_num) { 1244e9f186e5SPeter A. G. Crosthwaite case PHY_REG_CONTROL: 1245e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_RST) { 1246e9f186e5SPeter A. G. Crosthwaite /* Phy reset */ 1247e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1248e9f186e5SPeter A. G. Crosthwaite val &= ~(PHY_REG_CONTROL_RST | PHY_REG_CONTROL_LOOP); 1249e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1250e9f186e5SPeter A. G. Crosthwaite } 1251e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_ANEG) { 1252e9f186e5SPeter A. G. Crosthwaite /* Complete autonegotiation immediately */ 1253e9f186e5SPeter A. G. Crosthwaite val &= ~PHY_REG_CONTROL_ANEG; 1254e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= PHY_REG_STATUS_ANEGCMPL; 1255e9f186e5SPeter A. G. Crosthwaite } 1256e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_LOOP) { 1257e9f186e5SPeter A. G. Crosthwaite DB_PRINT("PHY placed in loopback\n"); 1258e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 1; 1259e9f186e5SPeter A. G. Crosthwaite } else { 1260e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1261e9f186e5SPeter A. G. Crosthwaite } 1262e9f186e5SPeter A. G. Crosthwaite break; 1263e9f186e5SPeter A. G. Crosthwaite } 1264e9f186e5SPeter A. G. Crosthwaite s->phy_regs[reg_num] = val; 1265e9f186e5SPeter A. G. Crosthwaite } 1266e9f186e5SPeter A. G. Crosthwaite 1267e9f186e5SPeter A. G. Crosthwaite /* 1268e9f186e5SPeter A. G. Crosthwaite * gem_read32: 1269e9f186e5SPeter A. G. Crosthwaite * Read a GEM register. 1270e9f186e5SPeter A. G. Crosthwaite */ 1271a8170e5eSAvi Kivity static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size) 1272e9f186e5SPeter A. G. Crosthwaite { 1273448f19e2SPeter Crosthwaite CadenceGEMState *s; 1274e9f186e5SPeter A. G. Crosthwaite uint32_t retval; 1275*67101725SAlistair Francis int i; 1276448f19e2SPeter Crosthwaite s = (CadenceGEMState *)opaque; 1277e9f186e5SPeter A. G. Crosthwaite 1278e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1279e9f186e5SPeter A. G. Crosthwaite retval = s->regs[offset]; 1280e9f186e5SPeter A. G. Crosthwaite 1281080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x read: 0x%08x\n", (unsigned)offset*4, retval); 1282e9f186e5SPeter A. G. Crosthwaite 1283e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1284e9f186e5SPeter A. G. Crosthwaite case GEM_ISR: 1285*67101725SAlistair Francis DB_PRINT("lowering irqs on ISR read\n"); 1286*67101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 1287*67101725SAlistair Francis qemu_set_irq(s->irq[i], 0); 1288*67101725SAlistair Francis } 1289e9f186e5SPeter A. G. Crosthwaite break; 1290e9f186e5SPeter A. G. Crosthwaite case GEM_PHYMNTNC: 1291e9f186e5SPeter A. G. Crosthwaite if (retval & GEM_PHYMNTNC_OP_R) { 1292e9f186e5SPeter A. G. Crosthwaite uint32_t phy_addr, reg_num; 1293e9f186e5SPeter A. G. Crosthwaite 1294e9f186e5SPeter A. G. Crosthwaite phy_addr = (retval & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT; 129555389373SPeter Crosthwaite if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) { 1296e9f186e5SPeter A. G. Crosthwaite reg_num = (retval & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT; 1297e9f186e5SPeter A. G. Crosthwaite retval &= 0xFFFF0000; 1298e9f186e5SPeter A. G. Crosthwaite retval |= gem_phy_read(s, reg_num); 1299e9f186e5SPeter A. G. Crosthwaite } else { 1300e9f186e5SPeter A. G. Crosthwaite retval |= 0xFFFF; /* No device at this address */ 1301e9f186e5SPeter A. G. Crosthwaite } 1302e9f186e5SPeter A. G. Crosthwaite } 1303e9f186e5SPeter A. G. Crosthwaite break; 1304e9f186e5SPeter A. G. Crosthwaite } 1305e9f186e5SPeter A. G. Crosthwaite 1306e9f186e5SPeter A. G. Crosthwaite /* Squash read to clear bits */ 1307e9f186e5SPeter A. G. Crosthwaite s->regs[offset] &= ~(s->regs_rtc[offset]); 1308e9f186e5SPeter A. G. Crosthwaite 1309e9f186e5SPeter A. G. Crosthwaite /* Do not provide write only bits */ 1310e9f186e5SPeter A. G. Crosthwaite retval &= ~(s->regs_wo[offset]); 1311e9f186e5SPeter A. G. Crosthwaite 1312e9f186e5SPeter A. G. Crosthwaite DB_PRINT("0x%08x\n", retval); 1313*67101725SAlistair Francis gem_update_int_status(s); 1314e9f186e5SPeter A. G. Crosthwaite return retval; 1315e9f186e5SPeter A. G. Crosthwaite } 1316e9f186e5SPeter A. G. Crosthwaite 1317e9f186e5SPeter A. G. Crosthwaite /* 1318e9f186e5SPeter A. G. Crosthwaite * gem_write32: 1319e9f186e5SPeter A. G. Crosthwaite * Write a GEM register. 1320e9f186e5SPeter A. G. Crosthwaite */ 1321a8170e5eSAvi Kivity static void gem_write(void *opaque, hwaddr offset, uint64_t val, 1322e9f186e5SPeter A. G. Crosthwaite unsigned size) 1323e9f186e5SPeter A. G. Crosthwaite { 1324448f19e2SPeter Crosthwaite CadenceGEMState *s = (CadenceGEMState *)opaque; 1325e9f186e5SPeter A. G. Crosthwaite uint32_t readonly; 1326*67101725SAlistair Francis int i; 1327e9f186e5SPeter A. G. Crosthwaite 1328080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x write: 0x%08x ", (unsigned)offset, (unsigned)val); 1329e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1330e9f186e5SPeter A. G. Crosthwaite 1331e9f186e5SPeter A. G. Crosthwaite /* Squash bits which are read only in write value */ 1332e9f186e5SPeter A. G. Crosthwaite val &= ~(s->regs_ro[offset]); 1333e2314fdaSPeter Crosthwaite /* Preserve (only) bits which are read only and wtc in register */ 1334e2314fdaSPeter Crosthwaite readonly = s->regs[offset] & (s->regs_ro[offset] | s->regs_w1c[offset]); 1335e9f186e5SPeter A. G. Crosthwaite 1336e9f186e5SPeter A. G. Crosthwaite /* Copy register write to backing store */ 1337e2314fdaSPeter Crosthwaite s->regs[offset] = (val & ~s->regs_w1c[offset]) | readonly; 1338e2314fdaSPeter Crosthwaite 1339e2314fdaSPeter Crosthwaite /* do w1c */ 1340e2314fdaSPeter Crosthwaite s->regs[offset] &= ~(s->regs_w1c[offset] & val); 1341e9f186e5SPeter A. G. Crosthwaite 1342e9f186e5SPeter A. G. Crosthwaite /* Handle register write side effects */ 1343e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1344e9f186e5SPeter A. G. Crosthwaite case GEM_NWCTRL: 134506c2fe95SPeter Crosthwaite if (val & GEM_NWCTRL_RXENA) { 1346*67101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 1347*67101725SAlistair Francis gem_get_rx_desc(s, i); 1348*67101725SAlistair Francis } 134906c2fe95SPeter Crosthwaite } 1350e9f186e5SPeter A. G. Crosthwaite if (val & GEM_NWCTRL_TXSTART) { 1351e9f186e5SPeter A. G. Crosthwaite gem_transmit(s); 1352e9f186e5SPeter A. G. Crosthwaite } 1353e9f186e5SPeter A. G. Crosthwaite if (!(val & GEM_NWCTRL_TXENA)) { 1354e9f186e5SPeter A. G. Crosthwaite /* Reset to start of Q when transmit disabled. */ 1355*67101725SAlistair Francis for (i = 0; i < s->num_priority_queues; i++) { 1356*67101725SAlistair Francis s->tx_desc_addr[i] = s->regs[GEM_TXQBASE]; 1357*67101725SAlistair Francis } 1358e9f186e5SPeter A. G. Crosthwaite } 13598202aa53SPeter Crosthwaite if (gem_can_receive(qemu_get_queue(s->nic))) { 1360e3f9d31cSPeter Crosthwaite qemu_flush_queued_packets(qemu_get_queue(s->nic)); 1361e3f9d31cSPeter Crosthwaite } 1362e9f186e5SPeter A. G. Crosthwaite break; 1363e9f186e5SPeter A. G. Crosthwaite 1364e9f186e5SPeter A. G. Crosthwaite case GEM_TXSTATUS: 1365e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1366e9f186e5SPeter A. G. Crosthwaite break; 1367e9f186e5SPeter A. G. Crosthwaite case GEM_RXQBASE: 13682bf57f73SAlistair Francis s->rx_desc_addr[0] = val; 1369e9f186e5SPeter A. G. Crosthwaite break; 1370*67101725SAlistair Francis case GEM_RECEIVE_Q1_PTR ... GEM_RECEIVE_Q15_PTR: 1371*67101725SAlistair Francis s->rx_desc_addr[offset - GEM_RECEIVE_Q1_PTR + 1] = val; 1372*67101725SAlistair Francis break; 1373e9f186e5SPeter A. G. Crosthwaite case GEM_TXQBASE: 13742bf57f73SAlistair Francis s->tx_desc_addr[0] = val; 1375e9f186e5SPeter A. G. Crosthwaite break; 1376*67101725SAlistair Francis case GEM_TRANSMIT_Q1_PTR ... GEM_TRANSMIT_Q15_PTR: 1377*67101725SAlistair Francis s->tx_desc_addr[offset - GEM_TRANSMIT_Q1_PTR + 1] = val; 1378*67101725SAlistair Francis break; 1379e9f186e5SPeter A. G. Crosthwaite case GEM_RXSTATUS: 1380e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1381e9f186e5SPeter A. G. Crosthwaite break; 1382e9f186e5SPeter A. G. Crosthwaite case GEM_IER: 1383e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] &= ~val; 1384e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1385e9f186e5SPeter A. G. Crosthwaite break; 1386*67101725SAlistair Francis case GEM_INT_Q1_ENABLE ... GEM_INT_Q7_ENABLE: 1387*67101725SAlistair Francis s->regs[GEM_INT_Q1_MASK + offset - GEM_INT_Q1_ENABLE] &= ~val; 1388*67101725SAlistair Francis gem_update_int_status(s); 1389*67101725SAlistair Francis break; 1390*67101725SAlistair Francis case GEM_INT_Q8_ENABLE ... GEM_INT_Q15_ENABLE: 1391*67101725SAlistair Francis s->regs[GEM_INT_Q8_MASK + offset - GEM_INT_Q8_ENABLE] &= ~val; 1392*67101725SAlistair Francis gem_update_int_status(s); 1393*67101725SAlistair Francis break; 1394e9f186e5SPeter A. G. Crosthwaite case GEM_IDR: 1395e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] |= val; 1396e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1397e9f186e5SPeter A. G. Crosthwaite break; 1398*67101725SAlistair Francis case GEM_INT_Q1_DISABLE ... GEM_INT_Q7_DISABLE: 1399*67101725SAlistair Francis s->regs[GEM_INT_Q1_MASK + offset - GEM_INT_Q1_DISABLE] |= val; 1400*67101725SAlistair Francis gem_update_int_status(s); 1401*67101725SAlistair Francis break; 1402*67101725SAlistair Francis case GEM_INT_Q8_DISABLE ... GEM_INT_Q15_DISABLE: 1403*67101725SAlistair Francis s->regs[GEM_INT_Q8_MASK + offset - GEM_INT_Q8_DISABLE] |= val; 1404*67101725SAlistair Francis gem_update_int_status(s); 1405*67101725SAlistair Francis break; 140664eb9301SPeter Crosthwaite case GEM_SPADDR1LO: 140764eb9301SPeter Crosthwaite case GEM_SPADDR2LO: 140864eb9301SPeter Crosthwaite case GEM_SPADDR3LO: 140964eb9301SPeter Crosthwaite case GEM_SPADDR4LO: 141064eb9301SPeter Crosthwaite s->sar_active[(offset - GEM_SPADDR1LO) / 2] = false; 141164eb9301SPeter Crosthwaite break; 141264eb9301SPeter Crosthwaite case GEM_SPADDR1HI: 141364eb9301SPeter Crosthwaite case GEM_SPADDR2HI: 141464eb9301SPeter Crosthwaite case GEM_SPADDR3HI: 141564eb9301SPeter Crosthwaite case GEM_SPADDR4HI: 141664eb9301SPeter Crosthwaite s->sar_active[(offset - GEM_SPADDR1HI) / 2] = true; 141764eb9301SPeter Crosthwaite break; 1418e9f186e5SPeter A. G. Crosthwaite case GEM_PHYMNTNC: 1419e9f186e5SPeter A. G. Crosthwaite if (val & GEM_PHYMNTNC_OP_W) { 1420e9f186e5SPeter A. G. Crosthwaite uint32_t phy_addr, reg_num; 1421e9f186e5SPeter A. G. Crosthwaite 1422e9f186e5SPeter A. G. Crosthwaite phy_addr = (val & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT; 142355389373SPeter Crosthwaite if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) { 1424e9f186e5SPeter A. G. Crosthwaite reg_num = (val & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT; 1425e9f186e5SPeter A. G. Crosthwaite gem_phy_write(s, reg_num, val); 1426e9f186e5SPeter A. G. Crosthwaite } 1427e9f186e5SPeter A. G. Crosthwaite } 1428e9f186e5SPeter A. G. Crosthwaite break; 1429e9f186e5SPeter A. G. Crosthwaite } 1430e9f186e5SPeter A. G. Crosthwaite 1431e9f186e5SPeter A. G. Crosthwaite DB_PRINT("newval: 0x%08x\n", s->regs[offset]); 1432e9f186e5SPeter A. G. Crosthwaite } 1433e9f186e5SPeter A. G. Crosthwaite 1434e9f186e5SPeter A. G. Crosthwaite static const MemoryRegionOps gem_ops = { 1435e9f186e5SPeter A. G. Crosthwaite .read = gem_read, 1436e9f186e5SPeter A. G. Crosthwaite .write = gem_write, 1437e9f186e5SPeter A. G. Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 1438e9f186e5SPeter A. G. Crosthwaite }; 1439e9f186e5SPeter A. G. Crosthwaite 14404e68f7a0SStefan Hajnoczi static void gem_set_link(NetClientState *nc) 1441e9f186e5SPeter A. G. Crosthwaite { 1442*67101725SAlistair Francis CadenceGEMState *s = qemu_get_nic_opaque(nc); 1443*67101725SAlistair Francis 1444e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1445*67101725SAlistair Francis phy_update_link(s); 1446*67101725SAlistair Francis gem_update_int_status(s); 1447e9f186e5SPeter A. G. Crosthwaite } 1448e9f186e5SPeter A. G. Crosthwaite 1449e9f186e5SPeter A. G. Crosthwaite static NetClientInfo net_gem_info = { 1450f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC, 1451e9f186e5SPeter A. G. Crosthwaite .size = sizeof(NICState), 1452e9f186e5SPeter A. G. Crosthwaite .can_receive = gem_can_receive, 1453e9f186e5SPeter A. G. Crosthwaite .receive = gem_receive, 1454e9f186e5SPeter A. G. Crosthwaite .link_status_changed = gem_set_link, 1455e9f186e5SPeter A. G. Crosthwaite }; 1456e9f186e5SPeter A. G. Crosthwaite 1457bcb39a65SAlistair Francis static void gem_realize(DeviceState *dev, Error **errp) 1458e9f186e5SPeter A. G. Crosthwaite { 1459448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(dev); 1460*67101725SAlistair Francis int i; 1461e9f186e5SPeter A. G. Crosthwaite 14622bf57f73SAlistair Francis if (s->num_priority_queues == 0 || 14632bf57f73SAlistair Francis s->num_priority_queues > MAX_PRIORITY_QUEUES) { 14642bf57f73SAlistair Francis error_setg(errp, "Invalid num-priority-queues value: %" PRIx8, 14652bf57f73SAlistair Francis s->num_priority_queues); 14662bf57f73SAlistair Francis return; 1467e8e49943SAlistair Francis } else if (s->num_type1_screeners > MAX_TYPE1_SCREENERS) { 1468e8e49943SAlistair Francis error_setg(errp, "Invalid num-type1-screeners value: %" PRIx8, 1469e8e49943SAlistair Francis s->num_type1_screeners); 1470e8e49943SAlistair Francis return; 1471e8e49943SAlistair Francis } else if (s->num_type2_screeners > MAX_TYPE2_SCREENERS) { 1472e8e49943SAlistair Francis error_setg(errp, "Invalid num-type2-screeners value: %" PRIx8, 1473e8e49943SAlistair Francis s->num_type2_screeners); 1474e8e49943SAlistair Francis return; 14752bf57f73SAlistair Francis } 14762bf57f73SAlistair Francis 1477*67101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 1478*67101725SAlistair Francis sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[i]); 1479*67101725SAlistair Francis } 1480bcb39a65SAlistair Francis 1481bcb39a65SAlistair Francis qemu_macaddr_default_if_unset(&s->conf.macaddr); 1482bcb39a65SAlistair Francis 1483bcb39a65SAlistair Francis s->nic = qemu_new_nic(&net_gem_info, &s->conf, 1484bcb39a65SAlistair Francis object_get_typename(OBJECT(dev)), dev->id, s); 1485bcb39a65SAlistair Francis } 1486bcb39a65SAlistair Francis 1487bcb39a65SAlistair Francis static void gem_init(Object *obj) 1488bcb39a65SAlistair Francis { 1489bcb39a65SAlistair Francis CadenceGEMState *s = CADENCE_GEM(obj); 1490bcb39a65SAlistair Francis DeviceState *dev = DEVICE(obj); 1491bcb39a65SAlistair Francis 1492e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1493e9f186e5SPeter A. G. Crosthwaite 1494e9f186e5SPeter A. G. Crosthwaite gem_init_register_masks(s); 1495eedfac6fSPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &gem_ops, s, 1496eedfac6fSPaolo Bonzini "enet", sizeof(s->regs)); 1497e9f186e5SPeter A. G. Crosthwaite 1498bcb39a65SAlistair Francis sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); 1499e9f186e5SPeter A. G. Crosthwaite } 1500e9f186e5SPeter A. G. Crosthwaite 1501e9f186e5SPeter A. G. Crosthwaite static const VMStateDescription vmstate_cadence_gem = { 1502e9f186e5SPeter A. G. Crosthwaite .name = "cadence_gem", 1503e8e49943SAlistair Francis .version_id = 4, 1504e8e49943SAlistair Francis .minimum_version_id = 4, 1505e9f186e5SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 1506448f19e2SPeter Crosthwaite VMSTATE_UINT32_ARRAY(regs, CadenceGEMState, CADENCE_GEM_MAXREG), 1507448f19e2SPeter Crosthwaite VMSTATE_UINT16_ARRAY(phy_regs, CadenceGEMState, 32), 1508448f19e2SPeter Crosthwaite VMSTATE_UINT8(phy_loop, CadenceGEMState), 15092bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(rx_desc_addr, CadenceGEMState, 15102bf57f73SAlistair Francis MAX_PRIORITY_QUEUES), 15112bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(tx_desc_addr, CadenceGEMState, 15122bf57f73SAlistair Francis MAX_PRIORITY_QUEUES), 1513448f19e2SPeter Crosthwaite VMSTATE_BOOL_ARRAY(sar_active, CadenceGEMState, 4), 151417cf2c76SPeter Crosthwaite VMSTATE_END_OF_LIST(), 1515e9f186e5SPeter A. G. Crosthwaite } 1516e9f186e5SPeter A. G. Crosthwaite }; 1517e9f186e5SPeter A. G. Crosthwaite 1518e9f186e5SPeter A. G. Crosthwaite static Property gem_properties[] = { 1519448f19e2SPeter Crosthwaite DEFINE_NIC_PROPERTIES(CadenceGEMState, conf), 15202bf57f73SAlistair Francis DEFINE_PROP_UINT8("num-priority-queues", CadenceGEMState, 15212bf57f73SAlistair Francis num_priority_queues, 1), 1522e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type1-screeners", CadenceGEMState, 1523e8e49943SAlistair Francis num_type1_screeners, 4), 1524e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type2-screeners", CadenceGEMState, 1525e8e49943SAlistair Francis num_type2_screeners, 4), 1526e9f186e5SPeter A. G. Crosthwaite DEFINE_PROP_END_OF_LIST(), 1527e9f186e5SPeter A. G. Crosthwaite }; 1528e9f186e5SPeter A. G. Crosthwaite 1529e9f186e5SPeter A. G. Crosthwaite static void gem_class_init(ObjectClass *klass, void *data) 1530e9f186e5SPeter A. G. Crosthwaite { 1531e9f186e5SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 1532e9f186e5SPeter A. G. Crosthwaite 1533bcb39a65SAlistair Francis dc->realize = gem_realize; 1534e9f186e5SPeter A. G. Crosthwaite dc->props = gem_properties; 1535e9f186e5SPeter A. G. Crosthwaite dc->vmsd = &vmstate_cadence_gem; 1536e9f186e5SPeter A. G. Crosthwaite dc->reset = gem_reset; 1537e9f186e5SPeter A. G. Crosthwaite } 1538e9f186e5SPeter A. G. Crosthwaite 15398c43a6f0SAndreas Färber static const TypeInfo gem_info = { 1540318643beSAndreas Färber .name = TYPE_CADENCE_GEM, 1541e9f186e5SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 1542448f19e2SPeter Crosthwaite .instance_size = sizeof(CadenceGEMState), 1543bcb39a65SAlistair Francis .instance_init = gem_init, 1544318643beSAndreas Färber .class_init = gem_class_init, 1545e9f186e5SPeter A. G. Crosthwaite }; 1546e9f186e5SPeter A. G. Crosthwaite 1547e9f186e5SPeter A. G. Crosthwaite static void gem_register_types(void) 1548e9f186e5SPeter A. G. Crosthwaite { 1549e9f186e5SPeter A. G. Crosthwaite type_register_static(&gem_info); 1550e9f186e5SPeter A. G. Crosthwaite } 1551e9f186e5SPeter A. G. Crosthwaite 1552e9f186e5SPeter A. G. Crosthwaite type_init(gem_register_types) 1553