1e9f186e5SPeter A. G. Crosthwaite /* 2116d5546SPeter Crosthwaite * QEMU Cadence GEM emulation 3e9f186e5SPeter A. G. Crosthwaite * 4e9f186e5SPeter A. G. Crosthwaite * Copyright (c) 2011 Xilinx, Inc. 5e9f186e5SPeter A. G. Crosthwaite * 6e9f186e5SPeter A. G. Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy 7e9f186e5SPeter A. G. Crosthwaite * of this software and associated documentation files (the "Software"), to deal 8e9f186e5SPeter A. G. Crosthwaite * in the Software without restriction, including without limitation the rights 9e9f186e5SPeter A. G. Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10e9f186e5SPeter A. G. Crosthwaite * copies of the Software, and to permit persons to whom the Software is 11e9f186e5SPeter A. G. Crosthwaite * furnished to do so, subject to the following conditions: 12e9f186e5SPeter A. G. Crosthwaite * 13e9f186e5SPeter A. G. Crosthwaite * The above copyright notice and this permission notice shall be included in 14e9f186e5SPeter A. G. Crosthwaite * all copies or substantial portions of the Software. 15e9f186e5SPeter A. G. Crosthwaite * 16e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17e9f186e5SPeter A. G. Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18e9f186e5SPeter A. G. Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19e9f186e5SPeter A. G. Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20e9f186e5SPeter A. G. Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21e9f186e5SPeter A. G. Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE. 23e9f186e5SPeter A. G. Crosthwaite */ 24e9f186e5SPeter A. G. Crosthwaite 258ef94f0bSPeter Maydell #include "qemu/osdep.h" 26e9f186e5SPeter A. G. Crosthwaite #include <zlib.h> /* For crc32 */ 27e9f186e5SPeter A. G. Crosthwaite 2864552b6bSMarkus Armbruster #include "hw/irq.h" 29f49856d4SPeter Crosthwaite #include "hw/net/cadence_gem.h" 30a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 31c755c943SLuc Michel #include "hw/registerfields.h" 32d6454270SMarkus Armbruster #include "migration/vmstate.h" 332bf57f73SAlistair Francis #include "qapi/error.h" 34e8e49943SAlistair Francis #include "qemu/log.h" 350b8fa32fSMarkus Armbruster #include "qemu/module.h" 3684aec8efSEdgar E. Iglesias #include "sysemu/dma.h" 37e9f186e5SPeter A. G. Crosthwaite #include "net/checksum.h" 38fbc14a09STong Ho #include "net/eth.h" 39e9f186e5SPeter A. G. Crosthwaite 406fe7661dSSai Pavan Boddu #define CADENCE_GEM_ERR_DEBUG 0 41e9f186e5SPeter A. G. Crosthwaite #define DB_PRINT(...) do {\ 426fe7661dSSai Pavan Boddu if (CADENCE_GEM_ERR_DEBUG) { \ 436fe7661dSSai Pavan Boddu qemu_log(": %s: ", __func__); \ 446fe7661dSSai Pavan Boddu qemu_log(__VA_ARGS__); \ 456fe7661dSSai Pavan Boddu } \ 462562755eSEric Blake } while (0) 47e9f186e5SPeter A. G. Crosthwaite 48c755c943SLuc Michel REG32(NWCTRL, 0x0) /* Network Control reg */ 49bd8a922dSLuc Michel FIELD(NWCTRL, LOOPBACK , 0, 1) 50bd8a922dSLuc Michel FIELD(NWCTRL, LOOPBACK_LOCAL , 1, 1) 51bd8a922dSLuc Michel FIELD(NWCTRL, ENABLE_RECEIVE, 2, 1) 52bd8a922dSLuc Michel FIELD(NWCTRL, ENABLE_TRANSMIT, 3, 1) 53bd8a922dSLuc Michel FIELD(NWCTRL, MAN_PORT_EN , 4, 1) 54bd8a922dSLuc Michel FIELD(NWCTRL, CLEAR_ALL_STATS_REGS , 5, 1) 55bd8a922dSLuc Michel FIELD(NWCTRL, INC_ALL_STATS_REGS, 6, 1) 56bd8a922dSLuc Michel FIELD(NWCTRL, STATS_WRITE_EN, 7, 1) 57bd8a922dSLuc Michel FIELD(NWCTRL, BACK_PRESSURE, 8, 1) 58bd8a922dSLuc Michel FIELD(NWCTRL, TRANSMIT_START , 9, 1) 59bd8a922dSLuc Michel FIELD(NWCTRL, TRANSMIT_HALT, 10, 1) 60bd8a922dSLuc Michel FIELD(NWCTRL, TX_PAUSE_FRAME_RE, 11, 1) 61bd8a922dSLuc Michel FIELD(NWCTRL, TX_PAUSE_FRAME_ZE, 12, 1) 62bd8a922dSLuc Michel FIELD(NWCTRL, STATS_TAKE_SNAP, 13, 1) 63bd8a922dSLuc Michel FIELD(NWCTRL, STATS_READ_SNAP, 14, 1) 64bd8a922dSLuc Michel FIELD(NWCTRL, STORE_RX_TS, 15, 1) 65bd8a922dSLuc Michel FIELD(NWCTRL, PFC_ENABLE, 16, 1) 66bd8a922dSLuc Michel FIELD(NWCTRL, PFC_PRIO_BASED, 17, 1) 67bd8a922dSLuc Michel FIELD(NWCTRL, FLUSH_RX_PKT_PCLK , 18, 1) 68bd8a922dSLuc Michel FIELD(NWCTRL, TX_LPI_EN, 19, 1) 69bd8a922dSLuc Michel FIELD(NWCTRL, PTP_UNICAST_ENA, 20, 1) 70bd8a922dSLuc Michel FIELD(NWCTRL, ALT_SGMII_MODE, 21, 1) 71bd8a922dSLuc Michel FIELD(NWCTRL, STORE_UDP_OFFSET, 22, 1) 72bd8a922dSLuc Michel FIELD(NWCTRL, EXT_TSU_PORT_EN, 23, 1) 73bd8a922dSLuc Michel FIELD(NWCTRL, ONE_STEP_SYNC_MO, 24, 1) 74bd8a922dSLuc Michel FIELD(NWCTRL, PFC_CTRL , 25, 1) 75bd8a922dSLuc Michel FIELD(NWCTRL, EXT_RXQ_SEL_EN , 26, 1) 76bd8a922dSLuc Michel FIELD(NWCTRL, OSS_CORRECTION_FIELD, 27, 1) 77bd8a922dSLuc Michel FIELD(NWCTRL, SEL_MII_ON_RGMII, 28, 1) 78bd8a922dSLuc Michel FIELD(NWCTRL, TWO_PT_FIVE_GIG, 29, 1) 79bd8a922dSLuc Michel FIELD(NWCTRL, IFG_EATS_QAV_CREDIT, 30, 1) 80bd8a922dSLuc Michel 81c755c943SLuc Michel REG32(NWCFG, 0x4) /* Network Config reg */ 8287a49c3fSLuc Michel FIELD(NWCFG, SPEED, 0, 1) 8387a49c3fSLuc Michel FIELD(NWCFG, FULL_DUPLEX, 1, 1) 8487a49c3fSLuc Michel FIELD(NWCFG, DISCARD_NON_VLAN_FRAMES, 2, 1) 8587a49c3fSLuc Michel FIELD(NWCFG, JUMBO_FRAMES, 3, 1) 8687a49c3fSLuc Michel FIELD(NWCFG, PROMISC, 4, 1) 8787a49c3fSLuc Michel FIELD(NWCFG, NO_BROADCAST, 5, 1) 8887a49c3fSLuc Michel FIELD(NWCFG, MULTICAST_HASH_EN, 6, 1) 8987a49c3fSLuc Michel FIELD(NWCFG, UNICAST_HASH_EN, 7, 1) 9087a49c3fSLuc Michel FIELD(NWCFG, RECV_1536_BYTE_FRAMES, 8, 1) 9187a49c3fSLuc Michel FIELD(NWCFG, EXTERNAL_ADDR_MATCH_EN, 9, 1) 9287a49c3fSLuc Michel FIELD(NWCFG, GIGABIT_MODE_ENABLE, 10, 1) 9387a49c3fSLuc Michel FIELD(NWCFG, PCS_SELECT, 11, 1) 9487a49c3fSLuc Michel FIELD(NWCFG, RETRY_TEST, 12, 1) 9587a49c3fSLuc Michel FIELD(NWCFG, PAUSE_ENABLE, 13, 1) 9687a49c3fSLuc Michel FIELD(NWCFG, RECV_BUF_OFFSET, 14, 2) 9787a49c3fSLuc Michel FIELD(NWCFG, LEN_ERR_DISCARD, 16, 1) 9887a49c3fSLuc Michel FIELD(NWCFG, FCS_REMOVE, 17, 1) 9987a49c3fSLuc Michel FIELD(NWCFG, MDC_CLOCK_DIV, 18, 3) 10087a49c3fSLuc Michel FIELD(NWCFG, DATA_BUS_WIDTH, 21, 2) 10187a49c3fSLuc Michel FIELD(NWCFG, DISABLE_COPY_PAUSE_FRAMES, 23, 1) 10287a49c3fSLuc Michel FIELD(NWCFG, RECV_CSUM_OFFLOAD_EN, 24, 1) 10387a49c3fSLuc Michel FIELD(NWCFG, EN_HALF_DUPLEX_RX, 25, 1) 10487a49c3fSLuc Michel FIELD(NWCFG, IGNORE_RX_FCS, 26, 1) 10587a49c3fSLuc Michel FIELD(NWCFG, SGMII_MODE_ENABLE, 27, 1) 10687a49c3fSLuc Michel FIELD(NWCFG, IPG_STRETCH_ENABLE, 28, 1) 10787a49c3fSLuc Michel FIELD(NWCFG, NSP_ACCEPT, 29, 1) 10887a49c3fSLuc Michel FIELD(NWCFG, IGNORE_IPG_RX_ER, 30, 1) 10987a49c3fSLuc Michel FIELD(NWCFG, UNI_DIRECTION_ENABLE, 31, 1) 11087a49c3fSLuc Michel 111c755c943SLuc Michel REG32(NWSTATUS, 0x8) /* Network Status reg */ 112c755c943SLuc Michel REG32(USERIO, 0xc) /* User IO reg */ 113*01f9175dSLuc Michel 114c755c943SLuc Michel REG32(DMACFG, 0x10) /* DMA Control reg */ 115*01f9175dSLuc Michel FIELD(DMACFG, SEND_BCAST_TO_ALL_QS, 31, 1) 116*01f9175dSLuc Michel FIELD(DMACFG, DMA_ADDR_BUS_WIDTH, 30, 1) 117*01f9175dSLuc Michel FIELD(DMACFG, TX_BD_EXT_MODE_EN , 29, 1) 118*01f9175dSLuc Michel FIELD(DMACFG, RX_BD_EXT_MODE_EN , 28, 1) 119*01f9175dSLuc Michel FIELD(DMACFG, FORCE_MAX_AMBA_BURST_TX, 26, 1) 120*01f9175dSLuc Michel FIELD(DMACFG, FORCE_MAX_AMBA_BURST_RX, 25, 1) 121*01f9175dSLuc Michel FIELD(DMACFG, FORCE_DISCARD_ON_ERR, 24, 1) 122*01f9175dSLuc Michel FIELD(DMACFG, RX_BUF_SIZE, 16, 8) 123*01f9175dSLuc Michel FIELD(DMACFG, CRC_ERROR_REPORT, 13, 1) 124*01f9175dSLuc Michel FIELD(DMACFG, INF_LAST_DBUF_SIZE_EN, 12, 1) 125*01f9175dSLuc Michel FIELD(DMACFG, TX_PBUF_CSUM_OFFLOAD, 11, 1) 126*01f9175dSLuc Michel FIELD(DMACFG, TX_PBUF_SIZE, 10, 1) 127*01f9175dSLuc Michel FIELD(DMACFG, RX_PBUF_SIZE, 8, 2) 128*01f9175dSLuc Michel FIELD(DMACFG, ENDIAN_SWAP_PACKET, 7, 1) 129*01f9175dSLuc Michel FIELD(DMACFG, ENDIAN_SWAP_MGNT, 6, 1) 130*01f9175dSLuc Michel FIELD(DMACFG, HDR_DATA_SPLIT_EN, 5, 1) 131*01f9175dSLuc Michel FIELD(DMACFG, AMBA_BURST_LEN , 0, 5) 132*01f9175dSLuc Michel #define GEM_DMACFG_RBUFSZ_MUL 64 /* DMA RX Buffer Size multiplier */ 133*01f9175dSLuc Michel 134c755c943SLuc Michel REG32(TXSTATUS, 0x14) /* TX Status reg */ 135c755c943SLuc Michel REG32(RXQBASE, 0x18) /* RX Q Base address reg */ 136c755c943SLuc Michel REG32(TXQBASE, 0x1c) /* TX Q Base address reg */ 137c755c943SLuc Michel REG32(RXSTATUS, 0x20) /* RX Status reg */ 138c755c943SLuc Michel REG32(ISR, 0x24) /* Interrupt Status reg */ 139c755c943SLuc Michel REG32(IER, 0x28) /* Interrupt Enable reg */ 140c755c943SLuc Michel REG32(IDR, 0x2c) /* Interrupt Disable reg */ 141c755c943SLuc Michel REG32(IMR, 0x30) /* Interrupt Mask reg */ 142c755c943SLuc Michel REG32(PHYMNTNC, 0x34) /* Phy Maintenance reg */ 143c755c943SLuc Michel REG32(RXPAUSE, 0x38) /* RX Pause Time reg */ 144c755c943SLuc Michel REG32(TXPAUSE, 0x3c) /* TX Pause Time reg */ 145c755c943SLuc Michel REG32(TXPARTIALSF, 0x40) /* TX Partial Store and Forward */ 146c755c943SLuc Michel REG32(RXPARTIALSF, 0x44) /* RX Partial Store and Forward */ 147c755c943SLuc Michel REG32(JUMBO_MAX_LEN, 0x48) /* Max Jumbo Frame Size */ 148c755c943SLuc Michel REG32(HASHLO, 0x80) /* Hash Low address reg */ 149c755c943SLuc Michel REG32(HASHHI, 0x84) /* Hash High address reg */ 150c755c943SLuc Michel REG32(SPADDR1LO, 0x88) /* Specific addr 1 low reg */ 151c755c943SLuc Michel REG32(SPADDR1HI, 0x8c) /* Specific addr 1 high reg */ 152c755c943SLuc Michel REG32(SPADDR2LO, 0x90) /* Specific addr 2 low reg */ 153c755c943SLuc Michel REG32(SPADDR2HI, 0x94) /* Specific addr 2 high reg */ 154c755c943SLuc Michel REG32(SPADDR3LO, 0x98) /* Specific addr 3 low reg */ 155c755c943SLuc Michel REG32(SPADDR3HI, 0x9c) /* Specific addr 3 high reg */ 156c755c943SLuc Michel REG32(SPADDR4LO, 0xa0) /* Specific addr 4 low reg */ 157c755c943SLuc Michel REG32(SPADDR4HI, 0xa4) /* Specific addr 4 high reg */ 158c755c943SLuc Michel REG32(TIDMATCH1, 0xa8) /* Type ID1 Match reg */ 159c755c943SLuc Michel REG32(TIDMATCH2, 0xac) /* Type ID2 Match reg */ 160c755c943SLuc Michel REG32(TIDMATCH3, 0xb0) /* Type ID3 Match reg */ 161c755c943SLuc Michel REG32(TIDMATCH4, 0xb4) /* Type ID4 Match reg */ 162c755c943SLuc Michel REG32(WOLAN, 0xb8) /* Wake on LAN reg */ 163c755c943SLuc Michel REG32(IPGSTRETCH, 0xbc) /* IPG Stretch reg */ 164c755c943SLuc Michel REG32(SVLAN, 0xc0) /* Stacked VLAN reg */ 165c755c943SLuc Michel REG32(MODID, 0xfc) /* Module ID reg */ 166c755c943SLuc Michel REG32(OCTTXLO, 0x100) /* Octects transmitted Low reg */ 167c755c943SLuc Michel REG32(OCTTXHI, 0x104) /* Octects transmitted High reg */ 168c755c943SLuc Michel REG32(TXCNT, 0x108) /* Error-free Frames transmitted */ 169c755c943SLuc Michel REG32(TXBCNT, 0x10c) /* Error-free Broadcast Frames */ 170c755c943SLuc Michel REG32(TXMCNT, 0x110) /* Error-free Multicast Frame */ 171c755c943SLuc Michel REG32(TXPAUSECNT, 0x114) /* Pause Frames Transmitted */ 172c755c943SLuc Michel REG32(TX64CNT, 0x118) /* Error-free 64 TX */ 173c755c943SLuc Michel REG32(TX65CNT, 0x11c) /* Error-free 65-127 TX */ 174c755c943SLuc Michel REG32(TX128CNT, 0x120) /* Error-free 128-255 TX */ 175c755c943SLuc Michel REG32(TX256CNT, 0x124) /* Error-free 256-511 */ 176c755c943SLuc Michel REG32(TX512CNT, 0x128) /* Error-free 512-1023 TX */ 177c755c943SLuc Michel REG32(TX1024CNT, 0x12c) /* Error-free 1024-1518 TX */ 178c755c943SLuc Michel REG32(TX1519CNT, 0x130) /* Error-free larger than 1519 TX */ 179c755c943SLuc Michel REG32(TXURUNCNT, 0x134) /* TX under run error counter */ 180c755c943SLuc Michel REG32(SINGLECOLLCNT, 0x138) /* Single Collision Frames */ 181c755c943SLuc Michel REG32(MULTCOLLCNT, 0x13c) /* Multiple Collision Frames */ 182c755c943SLuc Michel REG32(EXCESSCOLLCNT, 0x140) /* Excessive Collision Frames */ 183c755c943SLuc Michel REG32(LATECOLLCNT, 0x144) /* Late Collision Frames */ 184c755c943SLuc Michel REG32(DEFERTXCNT, 0x148) /* Deferred Transmission Frames */ 185c755c943SLuc Michel REG32(CSENSECNT, 0x14c) /* Carrier Sense Error Counter */ 186c755c943SLuc Michel REG32(OCTRXLO, 0x150) /* Octects Received register Low */ 187c755c943SLuc Michel REG32(OCTRXHI, 0x154) /* Octects Received register High */ 188c755c943SLuc Michel REG32(RXCNT, 0x158) /* Error-free Frames Received */ 189c755c943SLuc Michel REG32(RXBROADCNT, 0x15c) /* Error-free Broadcast Frames RX */ 190c755c943SLuc Michel REG32(RXMULTICNT, 0x160) /* Error-free Multicast Frames RX */ 191c755c943SLuc Michel REG32(RXPAUSECNT, 0x164) /* Pause Frames Received Counter */ 192c755c943SLuc Michel REG32(RX64CNT, 0x168) /* Error-free 64 byte Frames RX */ 193c755c943SLuc Michel REG32(RX65CNT, 0x16c) /* Error-free 65-127B Frames RX */ 194c755c943SLuc Michel REG32(RX128CNT, 0x170) /* Error-free 128-255B Frames RX */ 195c755c943SLuc Michel REG32(RX256CNT, 0x174) /* Error-free 256-512B Frames RX */ 196c755c943SLuc Michel REG32(RX512CNT, 0x178) /* Error-free 512-1023B Frames RX */ 197c755c943SLuc Michel REG32(RX1024CNT, 0x17c) /* Error-free 1024-1518B Frames RX */ 198c755c943SLuc Michel REG32(RX1519CNT, 0x180) /* Error-free 1519-max Frames RX */ 199c755c943SLuc Michel REG32(RXUNDERCNT, 0x184) /* Undersize Frames Received */ 200c755c943SLuc Michel REG32(RXOVERCNT, 0x188) /* Oversize Frames Received */ 201c755c943SLuc Michel REG32(RXJABCNT, 0x18c) /* Jabbers Received Counter */ 202c755c943SLuc Michel REG32(RXFCSCNT, 0x190) /* Frame Check seq. Error Counter */ 203c755c943SLuc Michel REG32(RXLENERRCNT, 0x194) /* Length Field Error Counter */ 204c755c943SLuc Michel REG32(RXSYMERRCNT, 0x198) /* Symbol Error Counter */ 205c755c943SLuc Michel REG32(RXALIGNERRCNT, 0x19c) /* Alignment Error Counter */ 206c755c943SLuc Michel REG32(RXRSCERRCNT, 0x1a0) /* Receive Resource Error Counter */ 207c755c943SLuc Michel REG32(RXORUNCNT, 0x1a4) /* Receive Overrun Counter */ 208c755c943SLuc Michel REG32(RXIPCSERRCNT, 0x1a8) /* IP header Checksum Err Counter */ 209c755c943SLuc Michel REG32(RXTCPCCNT, 0x1ac) /* TCP Checksum Error Counter */ 210c755c943SLuc Michel REG32(RXUDPCCNT, 0x1b0) /* UDP Checksum Error Counter */ 211e9f186e5SPeter A. G. Crosthwaite 212c755c943SLuc Michel REG32(1588S, 0x1d0) /* 1588 Timer Seconds */ 213c755c943SLuc Michel REG32(1588NS, 0x1d4) /* 1588 Timer Nanoseconds */ 214c755c943SLuc Michel REG32(1588ADJ, 0x1d8) /* 1588 Timer Adjust */ 215c755c943SLuc Michel REG32(1588INC, 0x1dc) /* 1588 Timer Increment */ 216c755c943SLuc Michel REG32(PTPETXS, 0x1e0) /* PTP Event Frame Transmitted (s) */ 217c755c943SLuc Michel REG32(PTPETXNS, 0x1e4) /* PTP Event Frame Transmitted (ns) */ 218c755c943SLuc Michel REG32(PTPERXS, 0x1e8) /* PTP Event Frame Received (s) */ 219c755c943SLuc Michel REG32(PTPERXNS, 0x1ec) /* PTP Event Frame Received (ns) */ 220c755c943SLuc Michel REG32(PTPPTXS, 0x1e0) /* PTP Peer Frame Transmitted (s) */ 221c755c943SLuc Michel REG32(PTPPTXNS, 0x1e4) /* PTP Peer Frame Transmitted (ns) */ 222c755c943SLuc Michel REG32(PTPPRXS, 0x1e8) /* PTP Peer Frame Received (s) */ 223c755c943SLuc Michel REG32(PTPPRXNS, 0x1ec) /* PTP Peer Frame Received (ns) */ 224e9f186e5SPeter A. G. Crosthwaite 225e9f186e5SPeter A. G. Crosthwaite /* Design Configuration Registers */ 226c755c943SLuc Michel REG32(DESCONF, 0x280) 227c755c943SLuc Michel REG32(DESCONF2, 0x284) 228c755c943SLuc Michel REG32(DESCONF3, 0x288) 229c755c943SLuc Michel REG32(DESCONF4, 0x28c) 230c755c943SLuc Michel REG32(DESCONF5, 0x290) 231c755c943SLuc Michel REG32(DESCONF6, 0x294) 232e2c0c4eeSEdgar E. Iglesias #define GEM_DESCONF6_64B_MASK (1U << 23) 233c755c943SLuc Michel REG32(DESCONF7, 0x298) 234e9f186e5SPeter A. G. Crosthwaite 235c755c943SLuc Michel REG32(INT_Q1_STATUS, 0x400) 236c755c943SLuc Michel REG32(INT_Q1_MASK, 0x640) 23767101725SAlistair Francis 238c755c943SLuc Michel REG32(TRANSMIT_Q1_PTR, 0x440) 239c755c943SLuc Michel REG32(TRANSMIT_Q7_PTR, 0x458) 24067101725SAlistair Francis 241c755c943SLuc Michel REG32(RECEIVE_Q1_PTR, 0x480) 242c755c943SLuc Michel REG32(RECEIVE_Q7_PTR, 0x498) 24367101725SAlistair Francis 244c755c943SLuc Michel REG32(TBQPH, 0x4c8) 245c755c943SLuc Michel REG32(RBQPH, 0x4d4) 246357aa013SEdgar E. Iglesias 247c755c943SLuc Michel REG32(INT_Q1_ENABLE, 0x600) 248c755c943SLuc Michel REG32(INT_Q7_ENABLE, 0x618) 24967101725SAlistair Francis 250c755c943SLuc Michel REG32(INT_Q1_DISABLE, 0x620) 251c755c943SLuc Michel REG32(INT_Q7_DISABLE, 0x638) 25267101725SAlistair Francis 253c755c943SLuc Michel REG32(SCREENING_TYPE1_REG0, 0x500) 254b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, QUEUE_NUM, 0, 4) 255b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, DSTC_MATCH, 4, 8) 256b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, UDP_PORT_MATCH, 12, 16) 257b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, DSTC_ENABLE, 28, 1) 258b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, UDP_PORT_MATCH_EN, 29, 1) 259b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, DROP_ON_MATCH, 30, 1) 260e8e49943SAlistair Francis 261c755c943SLuc Michel REG32(SCREENING_TYPE2_REG0, 0x540) 262b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, QUEUE_NUM, 0, 4) 263b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, VLAN_PRIORITY, 4, 3) 264b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, VLAN_ENABLE, 8, 1) 265b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, ETHERTYPE_REG_INDEX, 9, 3) 266b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, ETHERTYPE_ENABLE, 12, 1) 267b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_A, 13, 5) 268b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_A_ENABLE, 18, 1) 269b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_B, 19, 5) 270b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_B_ENABLE, 24, 1) 271b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_C, 25, 5) 272b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_C_ENABLE, 30, 1) 273b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, DROP_ON_MATCH, 31, 1) 274e8e49943SAlistair Francis 275c755c943SLuc Michel REG32(SCREENING_TYPE2_ETHERTYPE_REG0, 0x6e0) 276e8e49943SAlistair Francis 277b46b526cSLuc Michel REG32(TYPE2_COMPARE_0_WORD_0, 0x700) 278b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_0, MASK_VALUE, 0, 16) 279b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_0, COMPARE_VALUE, 16, 16) 280b46b526cSLuc Michel 281b46b526cSLuc Michel REG32(TYPE2_COMPARE_0_WORD_1, 0x704) 282b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_1, OFFSET_VALUE, 0, 7) 283b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_1, COMPARE_OFFSET, 7, 2) 284b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_1, DISABLE_MASK, 9, 1) 285b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_1, COMPARE_VLAN_ID, 10, 1) 286e8e49943SAlistair Francis 287e9f186e5SPeter A. G. Crosthwaite /*****************************************/ 288e9f186e5SPeter A. G. Crosthwaite 289e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_TXCMPL 0x00000020 /* Transmit Complete */ 290e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_USED 0x00000001 /* sw owned descriptor encountered */ 291e9f186e5SPeter A. G. Crosthwaite 292e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_FRMRCVD 0x00000002 /* Frame received */ 293e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_NOBUF 0x00000001 /* Buffer unavailable */ 294e9f186e5SPeter A. G. Crosthwaite 295e9f186e5SPeter A. G. Crosthwaite /* GEM_ISR GEM_IER GEM_IDR GEM_IMR */ 296e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXCMPL 0x00000080 /* Transmit Complete */ 2977ca151c3SSai Pavan Boddu #define GEM_INT_AMBA_ERR 0x00000040 298e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXUSED 0x00000008 299e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXUSED 0x00000004 300e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXCMPL 0x00000002 301e9f186e5SPeter A. G. Crosthwaite 302e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_R 0x20000000 /* read operation */ 303e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_W 0x10000000 /* write operation */ 304e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR 0x0F800000 /* Address bits */ 305e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR_SHFT 23 306e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG 0x007C0000 /* register bits */ 307e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG_SHIFT 18 308e9f186e5SPeter A. G. Crosthwaite 309e9f186e5SPeter A. G. Crosthwaite /* Marvell PHY definitions */ 310dfc38879SBin Meng #define BOARD_PHY_ADDRESS 0 /* PHY address we will emulate a device at */ 311e9f186e5SPeter A. G. Crosthwaite 312e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL 0 313e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS 1 314e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID1 2 315e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID2 3 316e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGADV 4 317e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPABIL 5 318e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGEXP 6 319e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_NEXTP 7 320e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPNEXTP 8 321e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_100BTCTRL 9 322e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_1000BTSTAT 10 323e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXTSTAT 15 324e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_CTL 16 325e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_ST 17 326e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_EN 18 327e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST 19 328e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL 20 329e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_RXERR 21 330e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EACD 22 331e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED 24 332e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED_OVRD 25 333e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL2 26 334e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_ST 27 335e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CABLE_DIAG 28 336e9f186e5SPeter A. G. Crosthwaite 337e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_RST 0x8000 338e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_LOOP 0x4000 339e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_ANEG 0x1000 3406623d214SLinus Ziegert #define PHY_REG_CONTROL_ANRESTART 0x0200 341e9f186e5SPeter A. G. Crosthwaite 342e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_LINK 0x0004 343e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_ANEGCMPL 0x0020 344e9f186e5SPeter A. G. Crosthwaite 345e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ANEGCMPL 0x0800 346e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_LINKC 0x0400 347e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ENERGY 0x0010 348e9f186e5SPeter A. G. Crosthwaite 349e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 35063af1e0cSPeter Crosthwaite #define GEM_RX_REJECT (-1) 35163af1e0cSPeter Crosthwaite #define GEM_RX_PROMISCUOUS_ACCEPT (-2) 35263af1e0cSPeter Crosthwaite #define GEM_RX_BROADCAST_ACCEPT (-3) 35363af1e0cSPeter Crosthwaite #define GEM_RX_MULTICAST_HASH_ACCEPT (-4) 35463af1e0cSPeter Crosthwaite #define GEM_RX_UNICAST_HASH_ACCEPT (-5) 35563af1e0cSPeter Crosthwaite 35663af1e0cSPeter Crosthwaite #define GEM_RX_SAR_ACCEPT 0 357e9f186e5SPeter A. G. Crosthwaite 358e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 359e9f186e5SPeter A. G. Crosthwaite 360e9f186e5SPeter A. G. Crosthwaite #define DESC_1_USED 0x80000000 361e9f186e5SPeter A. G. Crosthwaite #define DESC_1_LENGTH 0x00001FFF 362e9f186e5SPeter A. G. Crosthwaite 363e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_WRAP 0x40000000 364e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_LAST 0x00008000 365e9f186e5SPeter A. G. Crosthwaite 366e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_WRAP 0x00000002 367e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_OWNERSHIP 0x00000001 368e9f186e5SPeter A. G. Crosthwaite 36963af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_SHIFT 25 37063af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_LENGTH 2 371a03f7429SPeter Crosthwaite #define R_DESC_1_RX_SAR_MATCH (1 << 27) 37263af1e0cSPeter Crosthwaite #define R_DESC_1_RX_UNICAST_HASH (1 << 29) 37363af1e0cSPeter Crosthwaite #define R_DESC_1_RX_MULTICAST_HASH (1 << 30) 37463af1e0cSPeter Crosthwaite #define R_DESC_1_RX_BROADCAST (1 << 31) 37563af1e0cSPeter Crosthwaite 376e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_SOF 0x00004000 377e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_EOF 0x00008000 378e9f186e5SPeter A. G. Crosthwaite 379a5517666SAlistair Francis #define GEM_MODID_VALUE 0x00020118 380a5517666SAlistair Francis 381e48fdd9dSEdgar E. Iglesias static inline uint64_t tx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc) 382e9f186e5SPeter A. G. Crosthwaite { 383e48fdd9dSEdgar E. Iglesias uint64_t ret = desc[0]; 384e48fdd9dSEdgar E. Iglesias 385*01f9175dSLuc Michel if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) { 386e48fdd9dSEdgar E. Iglesias ret |= (uint64_t)desc[2] << 32; 387e48fdd9dSEdgar E. Iglesias } 388e48fdd9dSEdgar E. Iglesias return ret; 389e9f186e5SPeter A. G. Crosthwaite } 390e9f186e5SPeter A. G. Crosthwaite 391f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_used(uint32_t *desc) 392e9f186e5SPeter A. G. Crosthwaite { 393e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_USED) ? 1 : 0; 394e9f186e5SPeter A. G. Crosthwaite } 395e9f186e5SPeter A. G. Crosthwaite 396f0236182SEdgar E. Iglesias static inline void tx_desc_set_used(uint32_t *desc) 397e9f186e5SPeter A. G. Crosthwaite { 398e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_USED; 399e9f186e5SPeter A. G. Crosthwaite } 400e9f186e5SPeter A. G. Crosthwaite 401f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_wrap(uint32_t *desc) 402e9f186e5SPeter A. G. Crosthwaite { 403e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_WRAP) ? 1 : 0; 404e9f186e5SPeter A. G. Crosthwaite } 405e9f186e5SPeter A. G. Crosthwaite 406f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_last(uint32_t *desc) 407e9f186e5SPeter A. G. Crosthwaite { 408e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_LAST) ? 1 : 0; 409e9f186e5SPeter A. G. Crosthwaite } 410e9f186e5SPeter A. G. Crosthwaite 411f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_length(uint32_t *desc) 412e9f186e5SPeter A. G. Crosthwaite { 413e9f186e5SPeter A. G. Crosthwaite return desc[1] & DESC_1_LENGTH; 414e9f186e5SPeter A. G. Crosthwaite } 415e9f186e5SPeter A. G. Crosthwaite 416f0236182SEdgar E. Iglesias static inline void print_gem_tx_desc(uint32_t *desc, uint8_t queue) 417e9f186e5SPeter A. G. Crosthwaite { 41867101725SAlistair Francis DB_PRINT("TXDESC (queue %" PRId8 "):\n", queue); 419e9f186e5SPeter A. G. Crosthwaite DB_PRINT("bufaddr: 0x%08x\n", *desc); 420e9f186e5SPeter A. G. Crosthwaite DB_PRINT("used_hw: %d\n", tx_desc_get_used(desc)); 421e9f186e5SPeter A. G. Crosthwaite DB_PRINT("wrap: %d\n", tx_desc_get_wrap(desc)); 422e9f186e5SPeter A. G. Crosthwaite DB_PRINT("last: %d\n", tx_desc_get_last(desc)); 423e9f186e5SPeter A. G. Crosthwaite DB_PRINT("length: %d\n", tx_desc_get_length(desc)); 424e9f186e5SPeter A. G. Crosthwaite } 425e9f186e5SPeter A. G. Crosthwaite 426e48fdd9dSEdgar E. Iglesias static inline uint64_t rx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc) 427e9f186e5SPeter A. G. Crosthwaite { 428e48fdd9dSEdgar E. Iglesias uint64_t ret = desc[0] & ~0x3UL; 429e48fdd9dSEdgar E. Iglesias 430*01f9175dSLuc Michel if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) { 431e48fdd9dSEdgar E. Iglesias ret |= (uint64_t)desc[2] << 32; 432e48fdd9dSEdgar E. Iglesias } 433e48fdd9dSEdgar E. Iglesias return ret; 434e48fdd9dSEdgar E. Iglesias } 435e48fdd9dSEdgar E. Iglesias 436e48fdd9dSEdgar E. Iglesias static inline int gem_get_desc_len(CadenceGEMState *s, bool rx_n_tx) 437e48fdd9dSEdgar E. Iglesias { 438e48fdd9dSEdgar E. Iglesias int ret = 2; 439e48fdd9dSEdgar E. Iglesias 440*01f9175dSLuc Michel if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) { 441e48fdd9dSEdgar E. Iglesias ret += 2; 442e48fdd9dSEdgar E. Iglesias } 443*01f9175dSLuc Michel if (s->regs[R_DMACFG] & (rx_n_tx ? R_DMACFG_RX_BD_EXT_MODE_EN_MASK 444*01f9175dSLuc Michel : R_DMACFG_TX_BD_EXT_MODE_EN_MASK)) { 445e48fdd9dSEdgar E. Iglesias ret += 2; 446e48fdd9dSEdgar E. Iglesias } 447e48fdd9dSEdgar E. Iglesias 448e48fdd9dSEdgar E. Iglesias assert(ret <= DESC_MAX_NUM_WORDS); 449e48fdd9dSEdgar E. Iglesias return ret; 450e9f186e5SPeter A. G. Crosthwaite } 451e9f186e5SPeter A. G. Crosthwaite 452f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_wrap(uint32_t *desc) 453e9f186e5SPeter A. G. Crosthwaite { 454e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_WRAP ? 1 : 0; 455e9f186e5SPeter A. G. Crosthwaite } 456e9f186e5SPeter A. G. Crosthwaite 457f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_ownership(uint32_t *desc) 458e9f186e5SPeter A. G. Crosthwaite { 459e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_OWNERSHIP ? 1 : 0; 460e9f186e5SPeter A. G. Crosthwaite } 461e9f186e5SPeter A. G. Crosthwaite 462f0236182SEdgar E. Iglesias static inline void rx_desc_set_ownership(uint32_t *desc) 463e9f186e5SPeter A. G. Crosthwaite { 464e9f186e5SPeter A. G. Crosthwaite desc[0] |= DESC_0_RX_OWNERSHIP; 465e9f186e5SPeter A. G. Crosthwaite } 466e9f186e5SPeter A. G. Crosthwaite 467f0236182SEdgar E. Iglesias static inline void rx_desc_set_sof(uint32_t *desc) 468e9f186e5SPeter A. G. Crosthwaite { 469e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_SOF; 470e9f186e5SPeter A. G. Crosthwaite } 471e9f186e5SPeter A. G. Crosthwaite 47259ab136aSRamon Fried static inline void rx_desc_clear_control(uint32_t *desc) 47359ab136aSRamon Fried { 47459ab136aSRamon Fried desc[1] = 0; 47559ab136aSRamon Fried } 47659ab136aSRamon Fried 477f0236182SEdgar E. Iglesias static inline void rx_desc_set_eof(uint32_t *desc) 478e9f186e5SPeter A. G. Crosthwaite { 479e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_EOF; 480e9f186e5SPeter A. G. Crosthwaite } 481e9f186e5SPeter A. G. Crosthwaite 482f0236182SEdgar E. Iglesias static inline void rx_desc_set_length(uint32_t *desc, unsigned len) 483e9f186e5SPeter A. G. Crosthwaite { 484e9f186e5SPeter A. G. Crosthwaite desc[1] &= ~DESC_1_LENGTH; 485e9f186e5SPeter A. G. Crosthwaite desc[1] |= len; 486e9f186e5SPeter A. G. Crosthwaite } 487e9f186e5SPeter A. G. Crosthwaite 488f0236182SEdgar E. Iglesias static inline void rx_desc_set_broadcast(uint32_t *desc) 48963af1e0cSPeter Crosthwaite { 49063af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_BROADCAST; 49163af1e0cSPeter Crosthwaite } 49263af1e0cSPeter Crosthwaite 493f0236182SEdgar E. Iglesias static inline void rx_desc_set_unicast_hash(uint32_t *desc) 49463af1e0cSPeter Crosthwaite { 49563af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_UNICAST_HASH; 49663af1e0cSPeter Crosthwaite } 49763af1e0cSPeter Crosthwaite 498f0236182SEdgar E. Iglesias static inline void rx_desc_set_multicast_hash(uint32_t *desc) 49963af1e0cSPeter Crosthwaite { 50063af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_MULTICAST_HASH; 50163af1e0cSPeter Crosthwaite } 50263af1e0cSPeter Crosthwaite 503f0236182SEdgar E. Iglesias static inline void rx_desc_set_sar(uint32_t *desc, int sar_idx) 50463af1e0cSPeter Crosthwaite { 50563af1e0cSPeter Crosthwaite desc[1] = deposit32(desc[1], R_DESC_1_RX_SAR_SHIFT, R_DESC_1_RX_SAR_LENGTH, 50663af1e0cSPeter Crosthwaite sar_idx); 507a03f7429SPeter Crosthwaite desc[1] |= R_DESC_1_RX_SAR_MATCH; 50863af1e0cSPeter Crosthwaite } 50963af1e0cSPeter Crosthwaite 510e9f186e5SPeter A. G. Crosthwaite /* The broadcast MAC address: 0xFFFFFFFFFFFF */ 5116a0a70b0SStefan Weil static const uint8_t broadcast_addr[] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF }; 512e9f186e5SPeter A. G. Crosthwaite 5137ca151c3SSai Pavan Boddu static uint32_t gem_get_max_buf_len(CadenceGEMState *s, bool tx) 5147ca151c3SSai Pavan Boddu { 5157ca151c3SSai Pavan Boddu uint32_t size; 51687a49c3fSLuc Michel if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, JUMBO_FRAMES)) { 517c755c943SLuc Michel size = s->regs[R_JUMBO_MAX_LEN]; 5187ca151c3SSai Pavan Boddu if (size > s->jumbo_max_len) { 5197ca151c3SSai Pavan Boddu size = s->jumbo_max_len; 5207ca151c3SSai Pavan Boddu qemu_log_mask(LOG_GUEST_ERROR, "GEM_JUMBO_MAX_LEN reg cannot be" 5217ca151c3SSai Pavan Boddu " greater than 0x%" PRIx32 "\n", s->jumbo_max_len); 5227ca151c3SSai Pavan Boddu } 5237ca151c3SSai Pavan Boddu } else if (tx) { 5247ca151c3SSai Pavan Boddu size = 1518; 5257ca151c3SSai Pavan Boddu } else { 52687a49c3fSLuc Michel size = FIELD_EX32(s->regs[R_NWCFG], 52787a49c3fSLuc Michel NWCFG, RECV_1536_BYTE_FRAMES) ? 1538 : 1518; 5287ca151c3SSai Pavan Boddu } 5297ca151c3SSai Pavan Boddu return size; 5307ca151c3SSai Pavan Boddu } 5317ca151c3SSai Pavan Boddu 53268dbee3bSSai Pavan Boddu static void gem_set_isr(CadenceGEMState *s, int q, uint32_t flag) 53368dbee3bSSai Pavan Boddu { 53468dbee3bSSai Pavan Boddu if (q == 0) { 535c755c943SLuc Michel s->regs[R_ISR] |= flag & ~(s->regs[R_IMR]); 53668dbee3bSSai Pavan Boddu } else { 537c755c943SLuc Michel s->regs[R_INT_Q1_STATUS + q - 1] |= flag & 538c755c943SLuc Michel ~(s->regs[R_INT_Q1_MASK + q - 1]); 53968dbee3bSSai Pavan Boddu } 54068dbee3bSSai Pavan Boddu } 54168dbee3bSSai Pavan Boddu 542e9f186e5SPeter A. G. Crosthwaite /* 543e9f186e5SPeter A. G. Crosthwaite * gem_init_register_masks: 544e9f186e5SPeter A. G. Crosthwaite * One time initialization. 545e9f186e5SPeter A. G. Crosthwaite * Set masks to identify which register bits have magical clear properties 546e9f186e5SPeter A. G. Crosthwaite */ 547448f19e2SPeter Crosthwaite static void gem_init_register_masks(CadenceGEMState *s) 548e9f186e5SPeter A. G. Crosthwaite { 5494c70e32fSSai Pavan Boddu unsigned int i; 550e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are read only */ 551e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_ro[0], 0, sizeof(s->regs_ro)); 552c755c943SLuc Michel s->regs_ro[R_NWCTRL] = 0xFFF80000; 553c755c943SLuc Michel s->regs_ro[R_NWSTATUS] = 0xFFFFFFFF; 554c755c943SLuc Michel s->regs_ro[R_DMACFG] = 0x8E00F000; 555c755c943SLuc Michel s->regs_ro[R_TXSTATUS] = 0xFFFFFE08; 556c755c943SLuc Michel s->regs_ro[R_RXQBASE] = 0x00000003; 557c755c943SLuc Michel s->regs_ro[R_TXQBASE] = 0x00000003; 558c755c943SLuc Michel s->regs_ro[R_RXSTATUS] = 0xFFFFFFF0; 559c755c943SLuc Michel s->regs_ro[R_ISR] = 0xFFFFFFFF; 560c755c943SLuc Michel s->regs_ro[R_IMR] = 0xFFFFFFFF; 561c755c943SLuc Michel s->regs_ro[R_MODID] = 0xFFFFFFFF; 5624c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) { 563c755c943SLuc Michel s->regs_ro[R_INT_Q1_STATUS + i] = 0xFFFFFFFF; 564c755c943SLuc Michel s->regs_ro[R_INT_Q1_ENABLE + i] = 0xFFFFF319; 565c755c943SLuc Michel s->regs_ro[R_INT_Q1_DISABLE + i] = 0xFFFFF319; 566c755c943SLuc Michel s->regs_ro[R_INT_Q1_MASK + i] = 0xFFFFFFFF; 5674c70e32fSSai Pavan Boddu } 568e9f186e5SPeter A. G. Crosthwaite 569e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are clear on read */ 570e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_rtc[0], 0, sizeof(s->regs_rtc)); 571c755c943SLuc Michel s->regs_rtc[R_ISR] = 0xFFFFFFFF; 5724c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) { 573c755c943SLuc Michel s->regs_rtc[R_INT_Q1_STATUS + i] = 0x00000CE6; 5744c70e32fSSai Pavan Boddu } 575e9f186e5SPeter A. G. Crosthwaite 576e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write 1 to clear */ 577e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_w1c[0], 0, sizeof(s->regs_w1c)); 578c755c943SLuc Michel s->regs_w1c[R_TXSTATUS] = 0x000001F7; 579c755c943SLuc Michel s->regs_w1c[R_RXSTATUS] = 0x0000000F; 580e9f186e5SPeter A. G. Crosthwaite 581e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write only */ 582e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_wo[0], 0, sizeof(s->regs_wo)); 583c755c943SLuc Michel s->regs_wo[R_NWCTRL] = 0x00073E60; 584c755c943SLuc Michel s->regs_wo[R_IER] = 0x07FFFFFF; 585c755c943SLuc Michel s->regs_wo[R_IDR] = 0x07FFFFFF; 5864c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) { 587c755c943SLuc Michel s->regs_wo[R_INT_Q1_ENABLE + i] = 0x00000CE6; 588c755c943SLuc Michel s->regs_wo[R_INT_Q1_DISABLE + i] = 0x00000CE6; 5894c70e32fSSai Pavan Boddu } 590e9f186e5SPeter A. G. Crosthwaite } 591e9f186e5SPeter A. G. Crosthwaite 592e9f186e5SPeter A. G. Crosthwaite /* 593e9f186e5SPeter A. G. Crosthwaite * phy_update_link: 594e9f186e5SPeter A. G. Crosthwaite * Make the emulated PHY link state match the QEMU "interface" state. 595e9f186e5SPeter A. G. Crosthwaite */ 596448f19e2SPeter Crosthwaite static void phy_update_link(CadenceGEMState *s) 597e9f186e5SPeter A. G. Crosthwaite { 598b356f76dSJason Wang DB_PRINT("down %d\n", qemu_get_queue(s->nic)->link_down); 599e9f186e5SPeter A. G. Crosthwaite 600e9f186e5SPeter A. G. Crosthwaite /* Autonegotiation status mirrors link status. */ 601b356f76dSJason Wang if (qemu_get_queue(s->nic)->link_down) { 602e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] &= ~(PHY_REG_STATUS_ANEGCMPL | 603e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 604e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= PHY_REG_INT_ST_LINKC; 605e9f186e5SPeter A. G. Crosthwaite } else { 606e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= (PHY_REG_STATUS_ANEGCMPL | 607e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 608e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= (PHY_REG_INT_ST_LINKC | 609e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ANEGCMPL | 610e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ENERGY); 611e9f186e5SPeter A. G. Crosthwaite } 612e9f186e5SPeter A. G. Crosthwaite } 613e9f186e5SPeter A. G. Crosthwaite 614b8c4b67eSPhilippe Mathieu-Daudé static bool gem_can_receive(NetClientState *nc) 615e9f186e5SPeter A. G. Crosthwaite { 616448f19e2SPeter Crosthwaite CadenceGEMState *s; 61767101725SAlistair Francis int i; 618e9f186e5SPeter A. G. Crosthwaite 619cc1f0f45SJason Wang s = qemu_get_nic_opaque(nc); 620e9f186e5SPeter A. G. Crosthwaite 621e9f186e5SPeter A. G. Crosthwaite /* Do nothing if receive is not enabled. */ 622bd8a922dSLuc Michel if (!FIELD_EX32(s->regs[R_NWCTRL], NWCTRL, ENABLE_RECEIVE)) { 6233ae5725fSPeter Crosthwaite if (s->can_rx_state != 1) { 6243ae5725fSPeter Crosthwaite s->can_rx_state = 1; 6253ae5725fSPeter Crosthwaite DB_PRINT("can't receive - no enable\n"); 6263ae5725fSPeter Crosthwaite } 627b8c4b67eSPhilippe Mathieu-Daudé return false; 628e9f186e5SPeter A. G. Crosthwaite } 629e9f186e5SPeter A. G. Crosthwaite 63067101725SAlistair Francis for (i = 0; i < s->num_priority_queues; i++) { 631dacc0566SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[i]) != 1) { 632dacc0566SAlistair Francis break; 633dacc0566SAlistair Francis } 634dacc0566SAlistair Francis }; 635dacc0566SAlistair Francis 636dacc0566SAlistair Francis if (i == s->num_priority_queues) { 6378202aa53SPeter Crosthwaite if (s->can_rx_state != 2) { 6388202aa53SPeter Crosthwaite s->can_rx_state = 2; 639dacc0566SAlistair Francis DB_PRINT("can't receive - all the buffer descriptors are busy\n"); 6408202aa53SPeter Crosthwaite } 641b8c4b67eSPhilippe Mathieu-Daudé return false; 6428202aa53SPeter Crosthwaite } 6438202aa53SPeter Crosthwaite 6443ae5725fSPeter Crosthwaite if (s->can_rx_state != 0) { 6453ae5725fSPeter Crosthwaite s->can_rx_state = 0; 64667101725SAlistair Francis DB_PRINT("can receive\n"); 6473ae5725fSPeter Crosthwaite } 648b8c4b67eSPhilippe Mathieu-Daudé return true; 649e9f186e5SPeter A. G. Crosthwaite } 650e9f186e5SPeter A. G. Crosthwaite 651e9f186e5SPeter A. G. Crosthwaite /* 652e9f186e5SPeter A. G. Crosthwaite * gem_update_int_status: 653e9f186e5SPeter A. G. Crosthwaite * Raise or lower interrupt based on current status. 654e9f186e5SPeter A. G. Crosthwaite */ 655448f19e2SPeter Crosthwaite static void gem_update_int_status(CadenceGEMState *s) 656e9f186e5SPeter A. G. Crosthwaite { 65767101725SAlistair Francis int i; 65867101725SAlistair Francis 659c755c943SLuc Michel qemu_set_irq(s->irq[0], !!s->regs[R_ISR]); 660596b6f51SAlistair Francis 66186a29d4cSSai Pavan Boddu for (i = 1; i < s->num_priority_queues; ++i) { 662c755c943SLuc Michel qemu_set_irq(s->irq[i], !!s->regs[R_INT_Q1_STATUS + i - 1]); 663e9f186e5SPeter A. G. Crosthwaite } 664e9f186e5SPeter A. G. Crosthwaite } 665e9f186e5SPeter A. G. Crosthwaite 666e9f186e5SPeter A. G. Crosthwaite /* 667e9f186e5SPeter A. G. Crosthwaite * gem_receive_updatestats: 668e9f186e5SPeter A. G. Crosthwaite * Increment receive statistics. 669e9f186e5SPeter A. G. Crosthwaite */ 670448f19e2SPeter Crosthwaite static void gem_receive_updatestats(CadenceGEMState *s, const uint8_t *packet, 671e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 672e9f186e5SPeter A. G. Crosthwaite { 673e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 674e9f186e5SPeter A. G. Crosthwaite 675e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) received */ 676c755c943SLuc Michel octets = ((uint64_t)(s->regs[R_OCTRXLO]) << 32) | 677c755c943SLuc Michel s->regs[R_OCTRXHI]; 678e9f186e5SPeter A. G. Crosthwaite octets += bytes; 679c755c943SLuc Michel s->regs[R_OCTRXLO] = octets >> 32; 680c755c943SLuc Michel s->regs[R_OCTRXHI] = octets; 681e9f186e5SPeter A. G. Crosthwaite 682e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames received */ 683c755c943SLuc Michel s->regs[R_RXCNT]++; 684e9f186e5SPeter A. G. Crosthwaite 685e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 686e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 687c755c943SLuc Michel s->regs[R_RXBROADCNT]++; 688e9f186e5SPeter A. G. Crosthwaite } 689e9f186e5SPeter A. G. Crosthwaite 690e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 691e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 692c755c943SLuc Michel s->regs[R_RXMULTICNT]++; 693e9f186e5SPeter A. G. Crosthwaite } 694e9f186e5SPeter A. G. Crosthwaite 695e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 696c755c943SLuc Michel s->regs[R_RX64CNT]++; 697e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 698c755c943SLuc Michel s->regs[R_RX65CNT]++; 699e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 700c755c943SLuc Michel s->regs[R_RX128CNT]++; 701e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 702c755c943SLuc Michel s->regs[R_RX256CNT]++; 703e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 704c755c943SLuc Michel s->regs[R_RX512CNT]++; 705e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 706c755c943SLuc Michel s->regs[R_RX1024CNT]++; 707e9f186e5SPeter A. G. Crosthwaite } else { 708c755c943SLuc Michel s->regs[R_RX1519CNT]++; 709e9f186e5SPeter A. G. Crosthwaite } 710e9f186e5SPeter A. G. Crosthwaite } 711e9f186e5SPeter A. G. Crosthwaite 712e9f186e5SPeter A. G. Crosthwaite /* 713e9f186e5SPeter A. G. Crosthwaite * Get the MAC Address bit from the specified position 714e9f186e5SPeter A. G. Crosthwaite */ 715e9f186e5SPeter A. G. Crosthwaite static unsigned get_bit(const uint8_t *mac, unsigned bit) 716e9f186e5SPeter A. G. Crosthwaite { 717e9f186e5SPeter A. G. Crosthwaite unsigned byte; 718e9f186e5SPeter A. G. Crosthwaite 719e9f186e5SPeter A. G. Crosthwaite byte = mac[bit / 8]; 720e9f186e5SPeter A. G. Crosthwaite byte >>= (bit & 0x7); 721e9f186e5SPeter A. G. Crosthwaite byte &= 1; 722e9f186e5SPeter A. G. Crosthwaite 723e9f186e5SPeter A. G. Crosthwaite return byte; 724e9f186e5SPeter A. G. Crosthwaite } 725e9f186e5SPeter A. G. Crosthwaite 726e9f186e5SPeter A. G. Crosthwaite /* 727e9f186e5SPeter A. G. Crosthwaite * Calculate a GEM MAC Address hash index 728e9f186e5SPeter A. G. Crosthwaite */ 729e9f186e5SPeter A. G. Crosthwaite static unsigned calc_mac_hash(const uint8_t *mac) 730e9f186e5SPeter A. G. Crosthwaite { 731e9f186e5SPeter A. G. Crosthwaite int index_bit, mac_bit; 732e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 733e9f186e5SPeter A. G. Crosthwaite 734e9f186e5SPeter A. G. Crosthwaite hash_index = 0; 735e9f186e5SPeter A. G. Crosthwaite mac_bit = 5; 736e9f186e5SPeter A. G. Crosthwaite for (index_bit = 5; index_bit >= 0; index_bit--) { 737e9f186e5SPeter A. G. Crosthwaite hash_index |= (get_bit(mac, mac_bit) ^ 738e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 6) ^ 739e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 12) ^ 740e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 18) ^ 741e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 24) ^ 742e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 30) ^ 743e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 36) ^ 744e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 42)) << index_bit; 745e9f186e5SPeter A. G. Crosthwaite mac_bit--; 746e9f186e5SPeter A. G. Crosthwaite } 747e9f186e5SPeter A. G. Crosthwaite 748e9f186e5SPeter A. G. Crosthwaite return hash_index; 749e9f186e5SPeter A. G. Crosthwaite } 750e9f186e5SPeter A. G. Crosthwaite 751e9f186e5SPeter A. G. Crosthwaite /* 752e9f186e5SPeter A. G. Crosthwaite * gem_mac_address_filter: 753e9f186e5SPeter A. G. Crosthwaite * Accept or reject this destination address? 754e9f186e5SPeter A. G. Crosthwaite * Returns: 755e9f186e5SPeter A. G. Crosthwaite * GEM_RX_REJECT: reject 75663af1e0cSPeter Crosthwaite * >= 0: Specific address accept (which matched SAR is returned) 75763af1e0cSPeter Crosthwaite * others for various other modes of accept: 75863af1e0cSPeter Crosthwaite * GEM_RM_PROMISCUOUS_ACCEPT, GEM_RX_BROADCAST_ACCEPT, 75963af1e0cSPeter Crosthwaite * GEM_RX_MULTICAST_HASH_ACCEPT or GEM_RX_UNICAST_HASH_ACCEPT 760e9f186e5SPeter A. G. Crosthwaite */ 761448f19e2SPeter Crosthwaite static int gem_mac_address_filter(CadenceGEMState *s, const uint8_t *packet) 762e9f186e5SPeter A. G. Crosthwaite { 763e9f186e5SPeter A. G. Crosthwaite uint8_t *gem_spaddr; 764fbc14a09STong Ho int i, is_mc; 765e9f186e5SPeter A. G. Crosthwaite 766e9f186e5SPeter A. G. Crosthwaite /* Promiscuous mode? */ 76787a49c3fSLuc Michel if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, PROMISC)) { 76863af1e0cSPeter Crosthwaite return GEM_RX_PROMISCUOUS_ACCEPT; 769e9f186e5SPeter A. G. Crosthwaite } 770e9f186e5SPeter A. G. Crosthwaite 771e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 772e9f186e5SPeter A. G. Crosthwaite /* Reject broadcast packets? */ 77387a49c3fSLuc Michel if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, NO_BROADCAST)) { 774e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 775e9f186e5SPeter A. G. Crosthwaite } 77663af1e0cSPeter Crosthwaite return GEM_RX_BROADCAST_ACCEPT; 777e9f186e5SPeter A. G. Crosthwaite } 778e9f186e5SPeter A. G. Crosthwaite 779e9f186e5SPeter A. G. Crosthwaite /* Accept packets -w- hash match? */ 780fbc14a09STong Ho is_mc = is_multicast_ether_addr(packet); 78187a49c3fSLuc Michel if ((is_mc && (FIELD_EX32(s->regs[R_NWCFG], NWCFG, MULTICAST_HASH_EN))) || 78287a49c3fSLuc Michel (!is_mc && FIELD_EX32(s->regs[R_NWCFG], NWCFG, UNICAST_HASH_EN))) { 783fbc14a09STong Ho uint64_t buckets; 784e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 785e9f186e5SPeter A. G. Crosthwaite 786e9f186e5SPeter A. G. Crosthwaite hash_index = calc_mac_hash(packet); 787c755c943SLuc Michel buckets = ((uint64_t)s->regs[R_HASHHI] << 32) | s->regs[R_HASHLO]; 788fbc14a09STong Ho if ((buckets >> hash_index) & 1) { 789fbc14a09STong Ho return is_mc ? GEM_RX_MULTICAST_HASH_ACCEPT 790fbc14a09STong Ho : GEM_RX_UNICAST_HASH_ACCEPT; 791e9f186e5SPeter A. G. Crosthwaite } 792e9f186e5SPeter A. G. Crosthwaite } 793e9f186e5SPeter A. G. Crosthwaite 794e9f186e5SPeter A. G. Crosthwaite /* Check all 4 specific addresses */ 795c755c943SLuc Michel gem_spaddr = (uint8_t *)&(s->regs[R_SPADDR1LO]); 79663af1e0cSPeter Crosthwaite for (i = 3; i >= 0; i--) { 79764eb9301SPeter Crosthwaite if (s->sar_active[i] && !memcmp(packet, gem_spaddr + 8 * i, 6)) { 79863af1e0cSPeter Crosthwaite return GEM_RX_SAR_ACCEPT + i; 799e9f186e5SPeter A. G. Crosthwaite } 800e9f186e5SPeter A. G. Crosthwaite } 801e9f186e5SPeter A. G. Crosthwaite 802e9f186e5SPeter A. G. Crosthwaite /* No address match; reject the packet */ 803e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 804e9f186e5SPeter A. G. Crosthwaite } 805e9f186e5SPeter A. G. Crosthwaite 806e8e49943SAlistair Francis /* Figure out which queue the received data should be sent to */ 807e8e49943SAlistair Francis static int get_queue_from_screen(CadenceGEMState *s, uint8_t *rxbuf_ptr, 808e8e49943SAlistair Francis unsigned rxbufsize) 809e8e49943SAlistair Francis { 810e8e49943SAlistair Francis uint32_t reg; 811e8e49943SAlistair Francis bool matched, mismatched; 812e8e49943SAlistair Francis int i, j; 813e8e49943SAlistair Francis 814e8e49943SAlistair Francis for (i = 0; i < s->num_type1_screeners; i++) { 815c755c943SLuc Michel reg = s->regs[R_SCREENING_TYPE1_REG0 + i]; 816e8e49943SAlistair Francis matched = false; 817e8e49943SAlistair Francis mismatched = false; 818e8e49943SAlistair Francis 819e8e49943SAlistair Francis /* Screening is based on UDP Port */ 820b46b526cSLuc Michel if (FIELD_EX32(reg, SCREENING_TYPE1_REG0, UDP_PORT_MATCH_EN)) { 821e8e49943SAlistair Francis uint16_t udp_port = rxbuf_ptr[14 + 22] << 8 | rxbuf_ptr[14 + 23]; 822b46b526cSLuc Michel if (udp_port == FIELD_EX32(reg, SCREENING_TYPE1_REG0, UDP_PORT_MATCH)) { 823e8e49943SAlistair Francis matched = true; 824e8e49943SAlistair Francis } else { 825e8e49943SAlistair Francis mismatched = true; 826e8e49943SAlistair Francis } 827e8e49943SAlistair Francis } 828e8e49943SAlistair Francis 829e8e49943SAlistair Francis /* Screening is based on DS/TC */ 830b46b526cSLuc Michel if (FIELD_EX32(reg, SCREENING_TYPE1_REG0, DSTC_ENABLE)) { 831e8e49943SAlistair Francis uint8_t dscp = rxbuf_ptr[14 + 1]; 832b46b526cSLuc Michel if (dscp == FIELD_EX32(reg, SCREENING_TYPE1_REG0, DSTC_MATCH)) { 833e8e49943SAlistair Francis matched = true; 834e8e49943SAlistair Francis } else { 835e8e49943SAlistair Francis mismatched = true; 836e8e49943SAlistair Francis } 837e8e49943SAlistair Francis } 838e8e49943SAlistair Francis 839e8e49943SAlistair Francis if (matched && !mismatched) { 840b46b526cSLuc Michel return FIELD_EX32(reg, SCREENING_TYPE1_REG0, QUEUE_NUM); 841e8e49943SAlistair Francis } 842e8e49943SAlistair Francis } 843e8e49943SAlistair Francis 844e8e49943SAlistair Francis for (i = 0; i < s->num_type2_screeners; i++) { 845c755c943SLuc Michel reg = s->regs[R_SCREENING_TYPE2_REG0 + i]; 846e8e49943SAlistair Francis matched = false; 847e8e49943SAlistair Francis mismatched = false; 848e8e49943SAlistair Francis 849b46b526cSLuc Michel if (FIELD_EX32(reg, SCREENING_TYPE2_REG0, ETHERTYPE_ENABLE)) { 850e8e49943SAlistair Francis uint16_t type = rxbuf_ptr[12] << 8 | rxbuf_ptr[13]; 851b46b526cSLuc Michel int et_idx = FIELD_EX32(reg, SCREENING_TYPE2_REG0, 852b46b526cSLuc Michel ETHERTYPE_REG_INDEX); 853e8e49943SAlistair Francis 854e8e49943SAlistair Francis if (et_idx > s->num_type2_screeners) { 855e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range ethertype " 856e8e49943SAlistair Francis "register index: %d\n", et_idx); 857e8e49943SAlistair Francis } 858c755c943SLuc Michel if (type == s->regs[R_SCREENING_TYPE2_ETHERTYPE_REG0 + 859e8e49943SAlistair Francis et_idx]) { 860e8e49943SAlistair Francis matched = true; 861e8e49943SAlistair Francis } else { 862e8e49943SAlistair Francis mismatched = true; 863e8e49943SAlistair Francis } 864e8e49943SAlistair Francis } 865e8e49943SAlistair Francis 866e8e49943SAlistair Francis /* Compare A, B, C */ 867e8e49943SAlistair Francis for (j = 0; j < 3; j++) { 868b46b526cSLuc Michel uint32_t cr0, cr1, mask, compare; 869e8e49943SAlistair Francis uint16_t rx_cmp; 870e8e49943SAlistair Francis int offset; 871b46b526cSLuc Michel int cr_idx = extract32(reg, R_SCREENING_TYPE2_REG0_COMPARE_A_SHIFT + j * 6, 872b46b526cSLuc Michel R_SCREENING_TYPE2_REG0_COMPARE_A_LENGTH); 873e8e49943SAlistair Francis 874b46b526cSLuc Michel if (!extract32(reg, R_SCREENING_TYPE2_REG0_COMPARE_A_ENABLE_SHIFT + j * 6, 875b46b526cSLuc Michel R_SCREENING_TYPE2_REG0_COMPARE_A_ENABLE_LENGTH)) { 876e8e49943SAlistair Francis continue; 877e8e49943SAlistair Francis } 878b46b526cSLuc Michel 879e8e49943SAlistair Francis if (cr_idx > s->num_type2_screeners) { 880e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range compare " 881e8e49943SAlistair Francis "register index: %d\n", cr_idx); 882e8e49943SAlistair Francis } 883e8e49943SAlistair Francis 884c755c943SLuc Michel cr0 = s->regs[R_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2]; 885b46b526cSLuc Michel cr1 = s->regs[R_TYPE2_COMPARE_0_WORD_1 + cr_idx * 2]; 886b46b526cSLuc Michel offset = FIELD_EX32(cr1, TYPE2_COMPARE_0_WORD_1, OFFSET_VALUE); 887e8e49943SAlistair Francis 888b46b526cSLuc Michel switch (FIELD_EX32(cr1, TYPE2_COMPARE_0_WORD_1, COMPARE_OFFSET)) { 889e8e49943SAlistair Francis case 3: /* Skip UDP header */ 890e8e49943SAlistair Francis qemu_log_mask(LOG_UNIMP, "TCP compare offsets" 891e8e49943SAlistair Francis "unimplemented - assuming UDP\n"); 892e8e49943SAlistair Francis offset += 8; 893e8e49943SAlistair Francis /* Fallthrough */ 894e8e49943SAlistair Francis case 2: /* skip the IP header */ 895e8e49943SAlistair Francis offset += 20; 896e8e49943SAlistair Francis /* Fallthrough */ 897e8e49943SAlistair Francis case 1: /* Count from after the ethertype */ 898e8e49943SAlistair Francis offset += 14; 899e8e49943SAlistair Francis break; 900e8e49943SAlistair Francis case 0: 901e8e49943SAlistair Francis /* Offset from start of frame */ 902e8e49943SAlistair Francis break; 903e8e49943SAlistair Francis } 904e8e49943SAlistair Francis 905e8e49943SAlistair Francis rx_cmp = rxbuf_ptr[offset] << 8 | rxbuf_ptr[offset]; 906b46b526cSLuc Michel mask = FIELD_EX32(cr0, TYPE2_COMPARE_0_WORD_0, MASK_VALUE); 907b46b526cSLuc Michel compare = FIELD_EX32(cr0, TYPE2_COMPARE_0_WORD_0, COMPARE_VALUE); 908e8e49943SAlistair Francis 909b46b526cSLuc Michel if ((rx_cmp & mask) == (compare & mask)) { 910e8e49943SAlistair Francis matched = true; 911e8e49943SAlistair Francis } else { 912e8e49943SAlistair Francis mismatched = true; 913e8e49943SAlistair Francis } 914e8e49943SAlistair Francis } 915e8e49943SAlistair Francis 916e8e49943SAlistair Francis if (matched && !mismatched) { 917b46b526cSLuc Michel return FIELD_EX32(reg, SCREENING_TYPE2_REG0, QUEUE_NUM); 918e8e49943SAlistair Francis } 919e8e49943SAlistair Francis } 920e8e49943SAlistair Francis 921e8e49943SAlistair Francis /* We made it here, assume it's queue 0 */ 922e8e49943SAlistair Francis return 0; 923e8e49943SAlistair Francis } 924e8e49943SAlistair Francis 92596ea126aSSai Pavan Boddu static uint32_t gem_get_queue_base_addr(CadenceGEMState *s, bool tx, int q) 92696ea126aSSai Pavan Boddu { 92796ea126aSSai Pavan Boddu uint32_t base_addr = 0; 92896ea126aSSai Pavan Boddu 92996ea126aSSai Pavan Boddu switch (q) { 93096ea126aSSai Pavan Boddu case 0: 931c755c943SLuc Michel base_addr = s->regs[tx ? R_TXQBASE : R_RXQBASE]; 93296ea126aSSai Pavan Boddu break; 93396ea126aSSai Pavan Boddu case 1 ... (MAX_PRIORITY_QUEUES - 1): 934c755c943SLuc Michel base_addr = s->regs[(tx ? R_TRANSMIT_Q1_PTR : 935c755c943SLuc Michel R_RECEIVE_Q1_PTR) + q - 1]; 93696ea126aSSai Pavan Boddu break; 93796ea126aSSai Pavan Boddu default: 93896ea126aSSai Pavan Boddu g_assert_not_reached(); 93996ea126aSSai Pavan Boddu }; 94096ea126aSSai Pavan Boddu 94196ea126aSSai Pavan Boddu return base_addr; 94296ea126aSSai Pavan Boddu } 94396ea126aSSai Pavan Boddu 94496ea126aSSai Pavan Boddu static inline uint32_t gem_get_tx_queue_base_addr(CadenceGEMState *s, int q) 94596ea126aSSai Pavan Boddu { 94696ea126aSSai Pavan Boddu return gem_get_queue_base_addr(s, true, q); 94796ea126aSSai Pavan Boddu } 94896ea126aSSai Pavan Boddu 94996ea126aSSai Pavan Boddu static inline uint32_t gem_get_rx_queue_base_addr(CadenceGEMState *s, int q) 95096ea126aSSai Pavan Boddu { 95196ea126aSSai Pavan Boddu return gem_get_queue_base_addr(s, false, q); 95296ea126aSSai Pavan Boddu } 95396ea126aSSai Pavan Boddu 954357aa013SEdgar E. Iglesias static hwaddr gem_get_desc_addr(CadenceGEMState *s, bool tx, int q) 955357aa013SEdgar E. Iglesias { 956357aa013SEdgar E. Iglesias hwaddr desc_addr = 0; 957357aa013SEdgar E. Iglesias 958*01f9175dSLuc Michel if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) { 959c755c943SLuc Michel desc_addr = s->regs[tx ? R_TBQPH : R_RBQPH]; 960357aa013SEdgar E. Iglesias } 961357aa013SEdgar E. Iglesias desc_addr <<= 32; 962357aa013SEdgar E. Iglesias desc_addr |= tx ? s->tx_desc_addr[q] : s->rx_desc_addr[q]; 963357aa013SEdgar E. Iglesias return desc_addr; 964357aa013SEdgar E. Iglesias } 965357aa013SEdgar E. Iglesias 966357aa013SEdgar E. Iglesias static hwaddr gem_get_tx_desc_addr(CadenceGEMState *s, int q) 967357aa013SEdgar E. Iglesias { 968357aa013SEdgar E. Iglesias return gem_get_desc_addr(s, true, q); 969357aa013SEdgar E. Iglesias } 970357aa013SEdgar E. Iglesias 971357aa013SEdgar E. Iglesias static hwaddr gem_get_rx_desc_addr(CadenceGEMState *s, int q) 972357aa013SEdgar E. Iglesias { 973357aa013SEdgar E. Iglesias return gem_get_desc_addr(s, false, q); 974357aa013SEdgar E. Iglesias } 975357aa013SEdgar E. Iglesias 97667101725SAlistair Francis static void gem_get_rx_desc(CadenceGEMState *s, int q) 97706c2fe95SPeter Crosthwaite { 978357aa013SEdgar E. Iglesias hwaddr desc_addr = gem_get_rx_desc_addr(s, q); 979357aa013SEdgar E. Iglesias 980357aa013SEdgar E. Iglesias DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", desc_addr); 981357aa013SEdgar E. Iglesias 98206c2fe95SPeter Crosthwaite /* read current descriptor */ 983357aa013SEdgar E. Iglesias address_space_read(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED, 984b7cbebf2SPhilippe Mathieu-Daudé s->rx_desc[q], 985e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, true)); 98606c2fe95SPeter Crosthwaite 98706c2fe95SPeter Crosthwaite /* Descriptor owned by software ? */ 98867101725SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[q]) == 1) { 989357aa013SEdgar E. Iglesias DB_PRINT("descriptor 0x%" HWADDR_PRIx " owned by sw.\n", desc_addr); 990c755c943SLuc Michel s->regs[R_RXSTATUS] |= GEM_RXSTATUS_NOBUF; 99168dbee3bSSai Pavan Boddu gem_set_isr(s, q, GEM_INT_RXUSED); 99206c2fe95SPeter Crosthwaite /* Handle interrupt consequences */ 99306c2fe95SPeter Crosthwaite gem_update_int_status(s); 99406c2fe95SPeter Crosthwaite } 99506c2fe95SPeter Crosthwaite } 99606c2fe95SPeter Crosthwaite 997e9f186e5SPeter A. G. Crosthwaite /* 998e9f186e5SPeter A. G. Crosthwaite * gem_receive: 999e9f186e5SPeter A. G. Crosthwaite * Fit a packet handed to us by QEMU into the receive descriptor ring. 1000e9f186e5SPeter A. G. Crosthwaite */ 10014e68f7a0SStefan Hajnoczi static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) 1002e9f186e5SPeter A. G. Crosthwaite { 100324d62fd5SSai Pavan Boddu CadenceGEMState *s = qemu_get_nic_opaque(nc); 1004e9f186e5SPeter A. G. Crosthwaite unsigned rxbufsize, bytes_to_copy; 1005e9f186e5SPeter A. G. Crosthwaite unsigned rxbuf_offset; 1006e9f186e5SPeter A. G. Crosthwaite uint8_t *rxbuf_ptr; 10073b2c97f9SEdgar E. Iglesias bool first_desc = true; 100863af1e0cSPeter Crosthwaite int maf; 10092bf57f73SAlistair Francis int q = 0; 1010e9f186e5SPeter A. G. Crosthwaite 1011e9f186e5SPeter A. G. Crosthwaite /* Is this destination MAC address "for us" ? */ 101263af1e0cSPeter Crosthwaite maf = gem_mac_address_filter(s, buf); 101363af1e0cSPeter Crosthwaite if (maf == GEM_RX_REJECT) { 10142431f4f1SMichael Tokarev return size; /* no, drop silently b/c it's not an error */ 1015e9f186e5SPeter A. G. Crosthwaite } 1016e9f186e5SPeter A. G. Crosthwaite 1017e9f186e5SPeter A. G. Crosthwaite /* Discard packets with receive length error enabled ? */ 101887a49c3fSLuc Michel if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, LEN_ERR_DISCARD)) { 1019e9f186e5SPeter A. G. Crosthwaite unsigned type_len; 1020e9f186e5SPeter A. G. Crosthwaite 1021e9f186e5SPeter A. G. Crosthwaite /* Fish the ethertype / length field out of the RX packet */ 1022e9f186e5SPeter A. G. Crosthwaite type_len = buf[12] << 8 | buf[13]; 1023e9f186e5SPeter A. G. Crosthwaite /* It is a length field, not an ethertype */ 1024e9f186e5SPeter A. G. Crosthwaite if (type_len < 0x600) { 1025e9f186e5SPeter A. G. Crosthwaite if (size < type_len) { 1026e9f186e5SPeter A. G. Crosthwaite /* discard */ 1027e9f186e5SPeter A. G. Crosthwaite return -1; 1028e9f186e5SPeter A. G. Crosthwaite } 1029e9f186e5SPeter A. G. Crosthwaite } 1030e9f186e5SPeter A. G. Crosthwaite } 1031e9f186e5SPeter A. G. Crosthwaite 1032e9f186e5SPeter A. G. Crosthwaite /* 1033e9f186e5SPeter A. G. Crosthwaite * Determine configured receive buffer offset (probably 0) 1034e9f186e5SPeter A. G. Crosthwaite */ 103587a49c3fSLuc Michel rxbuf_offset = FIELD_EX32(s->regs[R_NWCFG], NWCFG, RECV_BUF_OFFSET); 1036e9f186e5SPeter A. G. Crosthwaite 1037e9f186e5SPeter A. G. Crosthwaite /* The configure size of each receive buffer. Determines how many 1038e9f186e5SPeter A. G. Crosthwaite * buffers needed to hold this packet. 1039e9f186e5SPeter A. G. Crosthwaite */ 1040*01f9175dSLuc Michel rxbufsize = FIELD_EX32(s->regs[R_DMACFG], DMACFG, RX_BUF_SIZE); 1041*01f9175dSLuc Michel rxbufsize *= GEM_DMACFG_RBUFSZ_MUL; 1042*01f9175dSLuc Michel 1043e9f186e5SPeter A. G. Crosthwaite bytes_to_copy = size; 1044e9f186e5SPeter A. G. Crosthwaite 1045f265ae8cSAlistair Francis /* Hardware allows a zero value here but warns against it. To avoid QEMU 1046f265ae8cSAlistair Francis * indefinite loops we enforce a minimum value here 1047f265ae8cSAlistair Francis */ 1048f265ae8cSAlistair Francis if (rxbufsize < GEM_DMACFG_RBUFSZ_MUL) { 1049f265ae8cSAlistair Francis rxbufsize = GEM_DMACFG_RBUFSZ_MUL; 1050f265ae8cSAlistair Francis } 1051f265ae8cSAlistair Francis 1052191946c5SPeter Crosthwaite /* Pad to minimum length. Assume FCS field is stripped, logic 1053191946c5SPeter Crosthwaite * below will increment it to the real minimum of 64 when 1054191946c5SPeter Crosthwaite * not FCS stripping 1055191946c5SPeter Crosthwaite */ 1056191946c5SPeter Crosthwaite if (size < 60) { 1057191946c5SPeter Crosthwaite size = 60; 1058191946c5SPeter Crosthwaite } 1059191946c5SPeter Crosthwaite 1060e9f186e5SPeter A. G. Crosthwaite /* Strip of FCS field ? (usually yes) */ 106187a49c3fSLuc Michel if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, FCS_REMOVE)) { 1062e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr = (void *)buf; 1063e9f186e5SPeter A. G. Crosthwaite } else { 1064e9f186e5SPeter A. G. Crosthwaite unsigned crc_val; 1065e9f186e5SPeter A. G. Crosthwaite 106624d62fd5SSai Pavan Boddu if (size > MAX_FRAME_SIZE - sizeof(crc_val)) { 106724d62fd5SSai Pavan Boddu size = MAX_FRAME_SIZE - sizeof(crc_val); 1068244381ecSPrasad J Pandit } 1069244381ecSPrasad J Pandit bytes_to_copy = size; 1070e9f186e5SPeter A. G. Crosthwaite /* The application wants the FCS field, which QEMU does not provide. 10713048ed6aSPeter Crosthwaite * We must try and calculate one. 1072e9f186e5SPeter A. G. Crosthwaite */ 1073e9f186e5SPeter A. G. Crosthwaite 107424d62fd5SSai Pavan Boddu memcpy(s->rx_packet, buf, size); 107524d62fd5SSai Pavan Boddu memset(s->rx_packet + size, 0, MAX_FRAME_SIZE - size); 107624d62fd5SSai Pavan Boddu rxbuf_ptr = s->rx_packet; 107724d62fd5SSai Pavan Boddu crc_val = cpu_to_le32(crc32(0, s->rx_packet, MAX(size, 60))); 107824d62fd5SSai Pavan Boddu memcpy(s->rx_packet + size, &crc_val, sizeof(crc_val)); 1079e9f186e5SPeter A. G. Crosthwaite 1080e9f186e5SPeter A. G. Crosthwaite bytes_to_copy += 4; 1081e9f186e5SPeter A. G. Crosthwaite size += 4; 1082e9f186e5SPeter A. G. Crosthwaite } 1083e9f186e5SPeter A. G. Crosthwaite 10846fe7661dSSai Pavan Boddu DB_PRINT("config bufsize: %u packet size: %zd\n", rxbufsize, size); 1085e9f186e5SPeter A. G. Crosthwaite 1086b12227afSStefan Weil /* Find which queue we are targeting */ 1087e8e49943SAlistair Francis q = get_queue_from_screen(s, rxbuf_ptr, rxbufsize); 1088e8e49943SAlistair Francis 10897ca151c3SSai Pavan Boddu if (size > gem_get_max_buf_len(s, false)) { 10907ca151c3SSai Pavan Boddu qemu_log_mask(LOG_GUEST_ERROR, "rx frame too long\n"); 10917ca151c3SSai Pavan Boddu gem_set_isr(s, q, GEM_INT_AMBA_ERR); 10927ca151c3SSai Pavan Boddu return -1; 10937ca151c3SSai Pavan Boddu } 10947ca151c3SSai Pavan Boddu 10957cfd65e4SPeter Crosthwaite while (bytes_to_copy) { 1096357aa013SEdgar E. Iglesias hwaddr desc_addr; 1097357aa013SEdgar E. Iglesias 109806c2fe95SPeter Crosthwaite /* Do nothing if receive is not enabled. */ 109906c2fe95SPeter Crosthwaite if (!gem_can_receive(nc)) { 1100e9f186e5SPeter A. G. Crosthwaite return -1; 1101e9f186e5SPeter A. G. Crosthwaite } 1102e9f186e5SPeter A. G. Crosthwaite 11036fe7661dSSai Pavan Boddu DB_PRINT("copy %" PRIu32 " bytes to 0x%" PRIx64 "\n", 1104dda8f185SBin Meng MIN(bytes_to_copy, rxbufsize), 1105dda8f185SBin Meng rx_desc_get_buffer(s, s->rx_desc[q])); 1106e9f186e5SPeter A. G. Crosthwaite 1107e9f186e5SPeter A. G. Crosthwaite /* Copy packet data to emulated DMA buffer */ 110884aec8efSEdgar E. Iglesias address_space_write(&s->dma_as, rx_desc_get_buffer(s, s->rx_desc[q]) + 11092bf57f73SAlistair Francis rxbuf_offset, 111084aec8efSEdgar E. Iglesias MEMTXATTRS_UNSPECIFIED, rxbuf_ptr, 1111e48fdd9dSEdgar E. Iglesias MIN(bytes_to_copy, rxbufsize)); 1112e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr += MIN(bytes_to_copy, rxbufsize); 111330570698SPeter Crosthwaite bytes_to_copy -= MIN(bytes_to_copy, rxbufsize); 11143b2c97f9SEdgar E. Iglesias 111559ab136aSRamon Fried rx_desc_clear_control(s->rx_desc[q]); 111659ab136aSRamon Fried 11173b2c97f9SEdgar E. Iglesias /* Update the descriptor. */ 11183b2c97f9SEdgar E. Iglesias if (first_desc) { 11192bf57f73SAlistair Francis rx_desc_set_sof(s->rx_desc[q]); 11203b2c97f9SEdgar E. Iglesias first_desc = false; 11213b2c97f9SEdgar E. Iglesias } 11223b2c97f9SEdgar E. Iglesias if (bytes_to_copy == 0) { 11232bf57f73SAlistair Francis rx_desc_set_eof(s->rx_desc[q]); 11242bf57f73SAlistair Francis rx_desc_set_length(s->rx_desc[q], size); 11253b2c97f9SEdgar E. Iglesias } 11262bf57f73SAlistair Francis rx_desc_set_ownership(s->rx_desc[q]); 112763af1e0cSPeter Crosthwaite 112863af1e0cSPeter Crosthwaite switch (maf) { 112963af1e0cSPeter Crosthwaite case GEM_RX_PROMISCUOUS_ACCEPT: 113063af1e0cSPeter Crosthwaite break; 113163af1e0cSPeter Crosthwaite case GEM_RX_BROADCAST_ACCEPT: 11322bf57f73SAlistair Francis rx_desc_set_broadcast(s->rx_desc[q]); 113363af1e0cSPeter Crosthwaite break; 113463af1e0cSPeter Crosthwaite case GEM_RX_UNICAST_HASH_ACCEPT: 11352bf57f73SAlistair Francis rx_desc_set_unicast_hash(s->rx_desc[q]); 113663af1e0cSPeter Crosthwaite break; 113763af1e0cSPeter Crosthwaite case GEM_RX_MULTICAST_HASH_ACCEPT: 11382bf57f73SAlistair Francis rx_desc_set_multicast_hash(s->rx_desc[q]); 113963af1e0cSPeter Crosthwaite break; 114063af1e0cSPeter Crosthwaite case GEM_RX_REJECT: 114163af1e0cSPeter Crosthwaite abort(); 114263af1e0cSPeter Crosthwaite default: /* SAR */ 11432bf57f73SAlistair Francis rx_desc_set_sar(s->rx_desc[q], maf); 114463af1e0cSPeter Crosthwaite } 114563af1e0cSPeter Crosthwaite 11463b2c97f9SEdgar E. Iglesias /* Descriptor write-back. */ 1147357aa013SEdgar E. Iglesias desc_addr = gem_get_rx_desc_addr(s, q); 1148b7cbebf2SPhilippe Mathieu-Daudé address_space_write(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED, 1149b7cbebf2SPhilippe Mathieu-Daudé s->rx_desc[q], 1150e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, true)); 11513b2c97f9SEdgar E. Iglesias 1152e9f186e5SPeter A. G. Crosthwaite /* Next descriptor */ 11532bf57f73SAlistair Francis if (rx_desc_get_wrap(s->rx_desc[q])) { 1154288f1e3fSPeter Crosthwaite DB_PRINT("wrapping RX descriptor list\n"); 115596ea126aSSai Pavan Boddu s->rx_desc_addr[q] = gem_get_rx_queue_base_addr(s, q); 1156e9f186e5SPeter A. G. Crosthwaite } else { 1157288f1e3fSPeter Crosthwaite DB_PRINT("incrementing RX descriptor list\n"); 1158e48fdd9dSEdgar E. Iglesias s->rx_desc_addr[q] += 4 * gem_get_desc_len(s, true); 1159e9f186e5SPeter A. G. Crosthwaite } 116067101725SAlistair Francis 116167101725SAlistair Francis gem_get_rx_desc(s, q); 11627cfd65e4SPeter Crosthwaite } 1163e9f186e5SPeter A. G. Crosthwaite 1164e9f186e5SPeter A. G. Crosthwaite /* Count it */ 1165e9f186e5SPeter A. G. Crosthwaite gem_receive_updatestats(s, buf, size); 1166e9f186e5SPeter A. G. Crosthwaite 1167c755c943SLuc Michel s->regs[R_RXSTATUS] |= GEM_RXSTATUS_FRMRCVD; 116868dbee3bSSai Pavan Boddu gem_set_isr(s, q, GEM_INT_RXCMPL); 1169e9f186e5SPeter A. G. Crosthwaite 1170e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 1171e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1172e9f186e5SPeter A. G. Crosthwaite 1173e9f186e5SPeter A. G. Crosthwaite return size; 1174e9f186e5SPeter A. G. Crosthwaite } 1175e9f186e5SPeter A. G. Crosthwaite 1176e9f186e5SPeter A. G. Crosthwaite /* 1177e9f186e5SPeter A. G. Crosthwaite * gem_transmit_updatestats: 1178e9f186e5SPeter A. G. Crosthwaite * Increment transmit statistics. 1179e9f186e5SPeter A. G. Crosthwaite */ 1180448f19e2SPeter Crosthwaite static void gem_transmit_updatestats(CadenceGEMState *s, const uint8_t *packet, 1181e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 1182e9f186e5SPeter A. G. Crosthwaite { 1183e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 1184e9f186e5SPeter A. G. Crosthwaite 1185e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) transmitted */ 1186c755c943SLuc Michel octets = ((uint64_t)(s->regs[R_OCTTXLO]) << 32) | 1187c755c943SLuc Michel s->regs[R_OCTTXHI]; 1188e9f186e5SPeter A. G. Crosthwaite octets += bytes; 1189c755c943SLuc Michel s->regs[R_OCTTXLO] = octets >> 32; 1190c755c943SLuc Michel s->regs[R_OCTTXHI] = octets; 1191e9f186e5SPeter A. G. Crosthwaite 1192e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames transmitted */ 1193c755c943SLuc Michel s->regs[R_TXCNT]++; 1194e9f186e5SPeter A. G. Crosthwaite 1195e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 1196e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 1197c755c943SLuc Michel s->regs[R_TXBCNT]++; 1198e9f186e5SPeter A. G. Crosthwaite } 1199e9f186e5SPeter A. G. Crosthwaite 1200e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 1201e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 1202c755c943SLuc Michel s->regs[R_TXMCNT]++; 1203e9f186e5SPeter A. G. Crosthwaite } 1204e9f186e5SPeter A. G. Crosthwaite 1205e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 1206c755c943SLuc Michel s->regs[R_TX64CNT]++; 1207e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 1208c755c943SLuc Michel s->regs[R_TX65CNT]++; 1209e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 1210c755c943SLuc Michel s->regs[R_TX128CNT]++; 1211e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 1212c755c943SLuc Michel s->regs[R_TX256CNT]++; 1213e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 1214c755c943SLuc Michel s->regs[R_TX512CNT]++; 1215e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 1216c755c943SLuc Michel s->regs[R_TX1024CNT]++; 1217e9f186e5SPeter A. G. Crosthwaite } else { 1218c755c943SLuc Michel s->regs[R_TX1519CNT]++; 1219e9f186e5SPeter A. G. Crosthwaite } 1220e9f186e5SPeter A. G. Crosthwaite } 1221e9f186e5SPeter A. G. Crosthwaite 1222e9f186e5SPeter A. G. Crosthwaite /* 1223e9f186e5SPeter A. G. Crosthwaite * gem_transmit: 1224e9f186e5SPeter A. G. Crosthwaite * Fish packets out of the descriptor ring and feed them to QEMU 1225e9f186e5SPeter A. G. Crosthwaite */ 1226448f19e2SPeter Crosthwaite static void gem_transmit(CadenceGEMState *s) 1227e9f186e5SPeter A. G. Crosthwaite { 12288568313fSEdgar E. Iglesias uint32_t desc[DESC_MAX_NUM_WORDS]; 1229a8170e5eSAvi Kivity hwaddr packet_desc_addr; 1230e9f186e5SPeter A. G. Crosthwaite uint8_t *p; 1231e9f186e5SPeter A. G. Crosthwaite unsigned total_bytes; 12322bf57f73SAlistair Francis int q = 0; 1233e9f186e5SPeter A. G. Crosthwaite 1234e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 1235bd8a922dSLuc Michel if (!FIELD_EX32(s->regs[R_NWCTRL], NWCTRL, ENABLE_TRANSMIT)) { 1236e9f186e5SPeter A. G. Crosthwaite return; 1237e9f186e5SPeter A. G. Crosthwaite } 1238e9f186e5SPeter A. G. Crosthwaite 1239e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1240e9f186e5SPeter A. G. Crosthwaite 12413048ed6aSPeter Crosthwaite /* The packet we will hand off to QEMU. 1242e9f186e5SPeter A. G. Crosthwaite * Packets scattered across multiple descriptors are gathered to this 1243e9f186e5SPeter A. G. Crosthwaite * one contiguous buffer first. 1244e9f186e5SPeter A. G. Crosthwaite */ 124524d62fd5SSai Pavan Boddu p = s->tx_packet; 1246e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 1247e9f186e5SPeter A. G. Crosthwaite 124867101725SAlistair Francis for (q = s->num_priority_queues - 1; q >= 0; q--) { 1249e9f186e5SPeter A. G. Crosthwaite /* read current descriptor */ 1250357aa013SEdgar E. Iglesias packet_desc_addr = gem_get_tx_desc_addr(s, q); 1251fa15286aSPeter Crosthwaite 1252fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 125384aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, packet_desc_addr, 1254b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc, 1255e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, false)); 1256e9f186e5SPeter A. G. Crosthwaite /* Handle all descriptors owned by hardware */ 1257e9f186e5SPeter A. G. Crosthwaite while (tx_desc_get_used(desc) == 0) { 1258e9f186e5SPeter A. G. Crosthwaite 1259e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 1260bd8a922dSLuc Michel if (!FIELD_EX32(s->regs[R_NWCTRL], NWCTRL, ENABLE_TRANSMIT)) { 1261e9f186e5SPeter A. G. Crosthwaite return; 1262e9f186e5SPeter A. G. Crosthwaite } 126367101725SAlistair Francis print_gem_tx_desc(desc, q); 1264e9f186e5SPeter A. G. Crosthwaite 1265e9f186e5SPeter A. G. Crosthwaite /* The real hardware would eat this (and possibly crash). 1266e9f186e5SPeter A. G. Crosthwaite * For QEMU let's lend a helping hand. 1267e9f186e5SPeter A. G. Crosthwaite */ 1268e48fdd9dSEdgar E. Iglesias if ((tx_desc_get_buffer(s, desc) == 0) || 1269e9f186e5SPeter A. G. Crosthwaite (tx_desc_get_length(desc) == 0)) { 12706fe7661dSSai Pavan Boddu DB_PRINT("Invalid TX descriptor @ 0x%" HWADDR_PRIx "\n", 12716fe7661dSSai Pavan Boddu packet_desc_addr); 1272e9f186e5SPeter A. G. Crosthwaite break; 1273e9f186e5SPeter A. G. Crosthwaite } 1274e9f186e5SPeter A. G. Crosthwaite 12757ca151c3SSai Pavan Boddu if (tx_desc_get_length(desc) > gem_get_max_buf_len(s, true) - 127624d62fd5SSai Pavan Boddu (p - s->tx_packet)) { 12777ca151c3SSai Pavan Boddu qemu_log_mask(LOG_GUEST_ERROR, "TX descriptor @ 0x%" \ 12787ca151c3SSai Pavan Boddu HWADDR_PRIx " too large: size 0x%x space 0x%zx\n", 1279dda8f185SBin Meng packet_desc_addr, tx_desc_get_length(desc), 12807ca151c3SSai Pavan Boddu gem_get_max_buf_len(s, true) - (p - s->tx_packet)); 12817ca151c3SSai Pavan Boddu gem_set_isr(s, q, GEM_INT_AMBA_ERR); 1282d7f05365SMichael S. Tsirkin break; 1283d7f05365SMichael S. Tsirkin } 1284d7f05365SMichael S. Tsirkin 128577524d11SAlistair Francis /* Gather this fragment of the packet from "dma memory" to our 128677524d11SAlistair Francis * contig buffer. 1287e9f186e5SPeter A. G. Crosthwaite */ 128884aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, tx_desc_get_buffer(s, desc), 128984aec8efSEdgar E. Iglesias MEMTXATTRS_UNSPECIFIED, 129084aec8efSEdgar E. Iglesias p, tx_desc_get_length(desc)); 1291e9f186e5SPeter A. G. Crosthwaite p += tx_desc_get_length(desc); 1292e9f186e5SPeter A. G. Crosthwaite total_bytes += tx_desc_get_length(desc); 1293e9f186e5SPeter A. G. Crosthwaite 1294e9f186e5SPeter A. G. Crosthwaite /* Last descriptor for this packet; hand the whole thing off */ 1295e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_last(desc)) { 12968568313fSEdgar E. Iglesias uint32_t desc_first[DESC_MAX_NUM_WORDS]; 1297357aa013SEdgar E. Iglesias hwaddr desc_addr = gem_get_tx_desc_addr(s, q); 12986ab57a6bSPeter Crosthwaite 1299e9f186e5SPeter A. G. Crosthwaite /* Modify the 1st descriptor of this packet to be owned by 1300e9f186e5SPeter A. G. Crosthwaite * the processor. 1301e9f186e5SPeter A. G. Crosthwaite */ 1302357aa013SEdgar E. Iglesias address_space_read(&s->dma_as, desc_addr, 1303b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc_first, 13046ab57a6bSPeter Crosthwaite sizeof(desc_first)); 13056ab57a6bSPeter Crosthwaite tx_desc_set_used(desc_first); 1306357aa013SEdgar E. Iglesias address_space_write(&s->dma_as, desc_addr, 1307b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc_first, 13086ab57a6bSPeter Crosthwaite sizeof(desc_first)); 13093048ed6aSPeter Crosthwaite /* Advance the hardware current descriptor past this packet */ 1310e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 131196ea126aSSai Pavan Boddu s->tx_desc_addr[q] = gem_get_tx_queue_base_addr(s, q); 1312e9f186e5SPeter A. G. Crosthwaite } else { 1313e48fdd9dSEdgar E. Iglesias s->tx_desc_addr[q] = packet_desc_addr + 1314e48fdd9dSEdgar E. Iglesias 4 * gem_get_desc_len(s, false); 1315e9f186e5SPeter A. G. Crosthwaite } 13162bf57f73SAlistair Francis DB_PRINT("TX descriptor next: 0x%08x\n", s->tx_desc_addr[q]); 1317e9f186e5SPeter A. G. Crosthwaite 1318c755c943SLuc Michel s->regs[R_TXSTATUS] |= GEM_TXSTATUS_TXCMPL; 131968dbee3bSSai Pavan Boddu gem_set_isr(s, q, GEM_INT_TXCMPL); 132067101725SAlistair Francis 1321e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 1322e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1323e9f186e5SPeter A. G. Crosthwaite 1324e9f186e5SPeter A. G. Crosthwaite /* Is checksum offload enabled? */ 1325*01f9175dSLuc Michel if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, TX_PBUF_CSUM_OFFLOAD)) { 1326f5746335SBin Meng net_checksum_calculate(s->tx_packet, total_bytes, CSUM_ALL); 1327e9f186e5SPeter A. G. Crosthwaite } 1328e9f186e5SPeter A. G. Crosthwaite 1329e9f186e5SPeter A. G. Crosthwaite /* Update MAC statistics */ 133024d62fd5SSai Pavan Boddu gem_transmit_updatestats(s, s->tx_packet, total_bytes); 1331e9f186e5SPeter A. G. Crosthwaite 1332e9f186e5SPeter A. G. Crosthwaite /* Send the packet somewhere */ 1333bd8a922dSLuc Michel if (s->phy_loop || FIELD_EX32(s->regs[R_NWCTRL], NWCTRL, 1334bd8a922dSLuc Michel LOOPBACK_LOCAL)) { 1335e73adfbeSAlexander Bulekov qemu_receive_packet(qemu_get_queue(s->nic), s->tx_packet, 133677524d11SAlistair Francis total_bytes); 1337e9f186e5SPeter A. G. Crosthwaite } else { 133824d62fd5SSai Pavan Boddu qemu_send_packet(qemu_get_queue(s->nic), s->tx_packet, 1339b356f76dSJason Wang total_bytes); 1340e9f186e5SPeter A. G. Crosthwaite } 1341e9f186e5SPeter A. G. Crosthwaite 1342e9f186e5SPeter A. G. Crosthwaite /* Prepare for next packet */ 134324d62fd5SSai Pavan Boddu p = s->tx_packet; 1344e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 1345e9f186e5SPeter A. G. Crosthwaite } 1346e9f186e5SPeter A. G. Crosthwaite 1347e9f186e5SPeter A. G. Crosthwaite /* read next descriptor */ 1348e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 1349*01f9175dSLuc Michel if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) { 1350c755c943SLuc Michel packet_desc_addr = s->regs[R_TBQPH]; 1351f1e7cb13SRamon Fried packet_desc_addr <<= 32; 1352f1e7cb13SRamon Fried } else { 1353f1e7cb13SRamon Fried packet_desc_addr = 0; 1354f1e7cb13SRamon Fried } 135596ea126aSSai Pavan Boddu packet_desc_addr |= gem_get_tx_queue_base_addr(s, q); 1356e9f186e5SPeter A. G. Crosthwaite } else { 1357e48fdd9dSEdgar E. Iglesias packet_desc_addr += 4 * gem_get_desc_len(s, false); 1358e9f186e5SPeter A. G. Crosthwaite } 1359fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 136084aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, packet_desc_addr, 1361b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc, 1362e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, false)); 1363e9f186e5SPeter A. G. Crosthwaite } 1364e9f186e5SPeter A. G. Crosthwaite 1365e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_used(desc)) { 1366c755c943SLuc Michel s->regs[R_TXSTATUS] |= GEM_TXSTATUS_USED; 136768dbee3bSSai Pavan Boddu /* IRQ TXUSED is defined only for queue 0 */ 136868dbee3bSSai Pavan Boddu if (q == 0) { 136968dbee3bSSai Pavan Boddu gem_set_isr(s, 0, GEM_INT_TXUSED); 137068dbee3bSSai Pavan Boddu } 1371e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1372e9f186e5SPeter A. G. Crosthwaite } 1373e9f186e5SPeter A. G. Crosthwaite } 137467101725SAlistair Francis } 1375e9f186e5SPeter A. G. Crosthwaite 1376448f19e2SPeter Crosthwaite static void gem_phy_reset(CadenceGEMState *s) 1377e9f186e5SPeter A. G. Crosthwaite { 1378e9f186e5SPeter A. G. Crosthwaite memset(&s->phy_regs[0], 0, sizeof(s->phy_regs)); 1379e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_CONTROL] = 0x1140; 1380e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] = 0x7969; 1381e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID1] = 0x0141; 1382e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID2] = 0x0CC2; 1383e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGADV] = 0x01E1; 1384e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPABIL] = 0xCDE1; 1385e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGEXP] = 0x000F; 1386e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_NEXTP] = 0x2001; 1387e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPNEXTP] = 0x40E6; 1388e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_100BTCTRL] = 0x0300; 1389e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_1000BTSTAT] = 0x7C00; 1390e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXTSTAT] = 0x3000; 1391e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYSPCFC_CTL] = 0x0078; 13927777b7a0SAlistair Francis s->phy_regs[PHY_REG_PHYSPCFC_ST] = 0x7C00; 1393e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL] = 0x0C60; 1394e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LED] = 0x4100; 1395e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL2] = 0x000A; 1396e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_ST] = 0x848B; 1397e9f186e5SPeter A. G. Crosthwaite 1398e9f186e5SPeter A. G. Crosthwaite phy_update_link(s); 1399e9f186e5SPeter A. G. Crosthwaite } 1400e9f186e5SPeter A. G. Crosthwaite 1401e9f186e5SPeter A. G. Crosthwaite static void gem_reset(DeviceState *d) 1402e9f186e5SPeter A. G. Crosthwaite { 140364eb9301SPeter Crosthwaite int i; 1404448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(d); 1405afb4c51fSSebastian Huber const uint8_t *a; 1406726a2a95SEdgar E. Iglesias uint32_t queues_mask = 0; 1407e9f186e5SPeter A. G. Crosthwaite 1408e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1409e9f186e5SPeter A. G. Crosthwaite 1410e9f186e5SPeter A. G. Crosthwaite /* Set post reset register values */ 1411e9f186e5SPeter A. G. Crosthwaite memset(&s->regs[0], 0, sizeof(s->regs)); 1412c755c943SLuc Michel s->regs[R_NWCFG] = 0x00080000; 1413c755c943SLuc Michel s->regs[R_NWSTATUS] = 0x00000006; 1414c755c943SLuc Michel s->regs[R_DMACFG] = 0x00020784; 1415c755c943SLuc Michel s->regs[R_IMR] = 0x07ffffff; 1416c755c943SLuc Michel s->regs[R_TXPAUSE] = 0x0000ffff; 1417c755c943SLuc Michel s->regs[R_TXPARTIALSF] = 0x000003ff; 1418c755c943SLuc Michel s->regs[R_RXPARTIALSF] = 0x000003ff; 1419c755c943SLuc Michel s->regs[R_MODID] = s->revision; 1420c755c943SLuc Michel s->regs[R_DESCONF] = 0x02D00111; 1421c755c943SLuc Michel s->regs[R_DESCONF2] = 0x2ab10000 | s->jumbo_max_len; 1422c755c943SLuc Michel s->regs[R_DESCONF5] = 0x002f2045; 1423c755c943SLuc Michel s->regs[R_DESCONF6] = GEM_DESCONF6_64B_MASK; 1424c755c943SLuc Michel s->regs[R_INT_Q1_MASK] = 0x00000CE6; 1425c755c943SLuc Michel s->regs[R_JUMBO_MAX_LEN] = s->jumbo_max_len; 1426726a2a95SEdgar E. Iglesias 1427726a2a95SEdgar E. Iglesias if (s->num_priority_queues > 1) { 1428726a2a95SEdgar E. Iglesias queues_mask = MAKE_64BIT_MASK(1, s->num_priority_queues - 1); 1429c755c943SLuc Michel s->regs[R_DESCONF6] |= queues_mask; 1430726a2a95SEdgar E. Iglesias } 1431e9f186e5SPeter A. G. Crosthwaite 1432afb4c51fSSebastian Huber /* Set MAC address */ 1433afb4c51fSSebastian Huber a = &s->conf.macaddr.a[0]; 1434c755c943SLuc Michel s->regs[R_SPADDR1LO] = a[0] | (a[1] << 8) | (a[2] << 16) | (a[3] << 24); 1435c755c943SLuc Michel s->regs[R_SPADDR1HI] = a[4] | (a[5] << 8); 1436afb4c51fSSebastian Huber 143764eb9301SPeter Crosthwaite for (i = 0; i < 4; i++) { 143864eb9301SPeter Crosthwaite s->sar_active[i] = false; 143964eb9301SPeter Crosthwaite } 144064eb9301SPeter Crosthwaite 1441e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1442e9f186e5SPeter A. G. Crosthwaite 1443e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1444e9f186e5SPeter A. G. Crosthwaite } 1445e9f186e5SPeter A. G. Crosthwaite 1446448f19e2SPeter Crosthwaite static uint16_t gem_phy_read(CadenceGEMState *s, unsigned reg_num) 1447e9f186e5SPeter A. G. Crosthwaite { 1448e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, s->phy_regs[reg_num]); 1449e9f186e5SPeter A. G. Crosthwaite return s->phy_regs[reg_num]; 1450e9f186e5SPeter A. G. Crosthwaite } 1451e9f186e5SPeter A. G. Crosthwaite 1452448f19e2SPeter Crosthwaite static void gem_phy_write(CadenceGEMState *s, unsigned reg_num, uint16_t val) 1453e9f186e5SPeter A. G. Crosthwaite { 1454e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, val); 1455e9f186e5SPeter A. G. Crosthwaite 1456e9f186e5SPeter A. G. Crosthwaite switch (reg_num) { 1457e9f186e5SPeter A. G. Crosthwaite case PHY_REG_CONTROL: 1458e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_RST) { 1459e9f186e5SPeter A. G. Crosthwaite /* Phy reset */ 1460e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1461e9f186e5SPeter A. G. Crosthwaite val &= ~(PHY_REG_CONTROL_RST | PHY_REG_CONTROL_LOOP); 1462e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1463e9f186e5SPeter A. G. Crosthwaite } 1464e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_ANEG) { 1465e9f186e5SPeter A. G. Crosthwaite /* Complete autonegotiation immediately */ 14666623d214SLinus Ziegert val &= ~(PHY_REG_CONTROL_ANEG | PHY_REG_CONTROL_ANRESTART); 1467e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= PHY_REG_STATUS_ANEGCMPL; 1468e9f186e5SPeter A. G. Crosthwaite } 1469e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_LOOP) { 1470e9f186e5SPeter A. G. Crosthwaite DB_PRINT("PHY placed in loopback\n"); 1471e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 1; 1472e9f186e5SPeter A. G. Crosthwaite } else { 1473e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1474e9f186e5SPeter A. G. Crosthwaite } 1475e9f186e5SPeter A. G. Crosthwaite break; 1476e9f186e5SPeter A. G. Crosthwaite } 1477e9f186e5SPeter A. G. Crosthwaite s->phy_regs[reg_num] = val; 1478e9f186e5SPeter A. G. Crosthwaite } 1479e9f186e5SPeter A. G. Crosthwaite 1480e9f186e5SPeter A. G. Crosthwaite /* 1481e9f186e5SPeter A. G. Crosthwaite * gem_read32: 1482e9f186e5SPeter A. G. Crosthwaite * Read a GEM register. 1483e9f186e5SPeter A. G. Crosthwaite */ 1484a8170e5eSAvi Kivity static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size) 1485e9f186e5SPeter A. G. Crosthwaite { 1486448f19e2SPeter Crosthwaite CadenceGEMState *s; 1487e9f186e5SPeter A. G. Crosthwaite uint32_t retval; 14883d558330SMarkus Armbruster s = opaque; 1489e9f186e5SPeter A. G. Crosthwaite 1490e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1491e9f186e5SPeter A. G. Crosthwaite retval = s->regs[offset]; 1492e9f186e5SPeter A. G. Crosthwaite 1493080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x read: 0x%08x\n", (unsigned)offset*4, retval); 1494e9f186e5SPeter A. G. Crosthwaite 1495e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1496c755c943SLuc Michel case R_ISR: 149767101725SAlistair Francis DB_PRINT("lowering irqs on ISR read\n"); 1498596b6f51SAlistair Francis /* The interrupts get updated at the end of the function. */ 1499e9f186e5SPeter A. G. Crosthwaite break; 1500c755c943SLuc Michel case R_PHYMNTNC: 1501e9f186e5SPeter A. G. Crosthwaite if (retval & GEM_PHYMNTNC_OP_R) { 1502e9f186e5SPeter A. G. Crosthwaite uint32_t phy_addr, reg_num; 1503e9f186e5SPeter A. G. Crosthwaite 1504e9f186e5SPeter A. G. Crosthwaite phy_addr = (retval & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT; 1505dfc38879SBin Meng if (phy_addr == s->phy_addr) { 1506e9f186e5SPeter A. G. Crosthwaite reg_num = (retval & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT; 1507e9f186e5SPeter A. G. Crosthwaite retval &= 0xFFFF0000; 1508e9f186e5SPeter A. G. Crosthwaite retval |= gem_phy_read(s, reg_num); 1509e9f186e5SPeter A. G. Crosthwaite } else { 1510e9f186e5SPeter A. G. Crosthwaite retval |= 0xFFFF; /* No device at this address */ 1511e9f186e5SPeter A. G. Crosthwaite } 1512e9f186e5SPeter A. G. Crosthwaite } 1513e9f186e5SPeter A. G. Crosthwaite break; 1514e9f186e5SPeter A. G. Crosthwaite } 1515e9f186e5SPeter A. G. Crosthwaite 1516e9f186e5SPeter A. G. Crosthwaite /* Squash read to clear bits */ 1517e9f186e5SPeter A. G. Crosthwaite s->regs[offset] &= ~(s->regs_rtc[offset]); 1518e9f186e5SPeter A. G. Crosthwaite 1519e9f186e5SPeter A. G. Crosthwaite /* Do not provide write only bits */ 1520e9f186e5SPeter A. G. Crosthwaite retval &= ~(s->regs_wo[offset]); 1521e9f186e5SPeter A. G. Crosthwaite 1522e9f186e5SPeter A. G. Crosthwaite DB_PRINT("0x%08x\n", retval); 152367101725SAlistair Francis gem_update_int_status(s); 1524e9f186e5SPeter A. G. Crosthwaite return retval; 1525e9f186e5SPeter A. G. Crosthwaite } 1526e9f186e5SPeter A. G. Crosthwaite 1527e9f186e5SPeter A. G. Crosthwaite /* 1528e9f186e5SPeter A. G. Crosthwaite * gem_write32: 1529e9f186e5SPeter A. G. Crosthwaite * Write a GEM register. 1530e9f186e5SPeter A. G. Crosthwaite */ 1531a8170e5eSAvi Kivity static void gem_write(void *opaque, hwaddr offset, uint64_t val, 1532e9f186e5SPeter A. G. Crosthwaite unsigned size) 1533e9f186e5SPeter A. G. Crosthwaite { 1534448f19e2SPeter Crosthwaite CadenceGEMState *s = (CadenceGEMState *)opaque; 1535e9f186e5SPeter A. G. Crosthwaite uint32_t readonly; 153667101725SAlistair Francis int i; 1537e9f186e5SPeter A. G. Crosthwaite 1538080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x write: 0x%08x ", (unsigned)offset, (unsigned)val); 1539e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1540e9f186e5SPeter A. G. Crosthwaite 1541e9f186e5SPeter A. G. Crosthwaite /* Squash bits which are read only in write value */ 1542e9f186e5SPeter A. G. Crosthwaite val &= ~(s->regs_ro[offset]); 1543e2314fdaSPeter Crosthwaite /* Preserve (only) bits which are read only and wtc in register */ 1544e2314fdaSPeter Crosthwaite readonly = s->regs[offset] & (s->regs_ro[offset] | s->regs_w1c[offset]); 1545e9f186e5SPeter A. G. Crosthwaite 1546e9f186e5SPeter A. G. Crosthwaite /* Copy register write to backing store */ 1547e2314fdaSPeter Crosthwaite s->regs[offset] = (val & ~s->regs_w1c[offset]) | readonly; 1548e2314fdaSPeter Crosthwaite 1549e2314fdaSPeter Crosthwaite /* do w1c */ 1550e2314fdaSPeter Crosthwaite s->regs[offset] &= ~(s->regs_w1c[offset] & val); 1551e9f186e5SPeter A. G. Crosthwaite 1552e9f186e5SPeter A. G. Crosthwaite /* Handle register write side effects */ 1553e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1554c755c943SLuc Michel case R_NWCTRL: 1555bd8a922dSLuc Michel if (FIELD_EX32(val, NWCTRL, ENABLE_RECEIVE)) { 155667101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 155767101725SAlistair Francis gem_get_rx_desc(s, i); 155867101725SAlistair Francis } 155906c2fe95SPeter Crosthwaite } 1560bd8a922dSLuc Michel if (FIELD_EX32(val, NWCTRL, TRANSMIT_START)) { 1561e9f186e5SPeter A. G. Crosthwaite gem_transmit(s); 1562e9f186e5SPeter A. G. Crosthwaite } 1563bd8a922dSLuc Michel if (!(FIELD_EX32(val, NWCTRL, ENABLE_TRANSMIT))) { 1564e9f186e5SPeter A. G. Crosthwaite /* Reset to start of Q when transmit disabled. */ 156567101725SAlistair Francis for (i = 0; i < s->num_priority_queues; i++) { 156696ea126aSSai Pavan Boddu s->tx_desc_addr[i] = gem_get_tx_queue_base_addr(s, i); 156767101725SAlistair Francis } 1568e9f186e5SPeter A. G. Crosthwaite } 15698202aa53SPeter Crosthwaite if (gem_can_receive(qemu_get_queue(s->nic))) { 1570e3f9d31cSPeter Crosthwaite qemu_flush_queued_packets(qemu_get_queue(s->nic)); 1571e3f9d31cSPeter Crosthwaite } 1572e9f186e5SPeter A. G. Crosthwaite break; 1573e9f186e5SPeter A. G. Crosthwaite 1574c755c943SLuc Michel case R_TXSTATUS: 1575e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1576e9f186e5SPeter A. G. Crosthwaite break; 1577c755c943SLuc Michel case R_RXQBASE: 15782bf57f73SAlistair Francis s->rx_desc_addr[0] = val; 1579e9f186e5SPeter A. G. Crosthwaite break; 1580c755c943SLuc Michel case R_RECEIVE_Q1_PTR ... R_RECEIVE_Q7_PTR: 1581c755c943SLuc Michel s->rx_desc_addr[offset - R_RECEIVE_Q1_PTR + 1] = val; 158267101725SAlistair Francis break; 1583c755c943SLuc Michel case R_TXQBASE: 15842bf57f73SAlistair Francis s->tx_desc_addr[0] = val; 1585e9f186e5SPeter A. G. Crosthwaite break; 1586c755c943SLuc Michel case R_TRANSMIT_Q1_PTR ... R_TRANSMIT_Q7_PTR: 1587c755c943SLuc Michel s->tx_desc_addr[offset - R_TRANSMIT_Q1_PTR + 1] = val; 158867101725SAlistair Francis break; 1589c755c943SLuc Michel case R_RXSTATUS: 1590e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1591e9f186e5SPeter A. G. Crosthwaite break; 1592c755c943SLuc Michel case R_IER: 1593c755c943SLuc Michel s->regs[R_IMR] &= ~val; 1594e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1595e9f186e5SPeter A. G. Crosthwaite break; 1596c755c943SLuc Michel case R_JUMBO_MAX_LEN: 1597c755c943SLuc Michel s->regs[R_JUMBO_MAX_LEN] = val & MAX_JUMBO_FRAME_SIZE_MASK; 15987ca151c3SSai Pavan Boddu break; 1599c755c943SLuc Michel case R_INT_Q1_ENABLE ... R_INT_Q7_ENABLE: 1600c755c943SLuc Michel s->regs[R_INT_Q1_MASK + offset - R_INT_Q1_ENABLE] &= ~val; 160167101725SAlistair Francis gem_update_int_status(s); 160267101725SAlistair Francis break; 1603c755c943SLuc Michel case R_IDR: 1604c755c943SLuc Michel s->regs[R_IMR] |= val; 1605e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1606e9f186e5SPeter A. G. Crosthwaite break; 1607c755c943SLuc Michel case R_INT_Q1_DISABLE ... R_INT_Q7_DISABLE: 1608c755c943SLuc Michel s->regs[R_INT_Q1_MASK + offset - R_INT_Q1_DISABLE] |= val; 160967101725SAlistair Francis gem_update_int_status(s); 161067101725SAlistair Francis break; 1611c755c943SLuc Michel case R_SPADDR1LO: 1612c755c943SLuc Michel case R_SPADDR2LO: 1613c755c943SLuc Michel case R_SPADDR3LO: 1614c755c943SLuc Michel case R_SPADDR4LO: 1615c755c943SLuc Michel s->sar_active[(offset - R_SPADDR1LO) / 2] = false; 161664eb9301SPeter Crosthwaite break; 1617c755c943SLuc Michel case R_SPADDR1HI: 1618c755c943SLuc Michel case R_SPADDR2HI: 1619c755c943SLuc Michel case R_SPADDR3HI: 1620c755c943SLuc Michel case R_SPADDR4HI: 1621c755c943SLuc Michel s->sar_active[(offset - R_SPADDR1HI) / 2] = true; 162264eb9301SPeter Crosthwaite break; 1623c755c943SLuc Michel case R_PHYMNTNC: 1624e9f186e5SPeter A. G. Crosthwaite if (val & GEM_PHYMNTNC_OP_W) { 1625e9f186e5SPeter A. G. Crosthwaite uint32_t phy_addr, reg_num; 1626e9f186e5SPeter A. G. Crosthwaite 1627e9f186e5SPeter A. G. Crosthwaite phy_addr = (val & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT; 1628dfc38879SBin Meng if (phy_addr == s->phy_addr) { 1629e9f186e5SPeter A. G. Crosthwaite reg_num = (val & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT; 1630e9f186e5SPeter A. G. Crosthwaite gem_phy_write(s, reg_num, val); 1631e9f186e5SPeter A. G. Crosthwaite } 1632e9f186e5SPeter A. G. Crosthwaite } 1633e9f186e5SPeter A. G. Crosthwaite break; 1634e9f186e5SPeter A. G. Crosthwaite } 1635e9f186e5SPeter A. G. Crosthwaite 1636e9f186e5SPeter A. G. Crosthwaite DB_PRINT("newval: 0x%08x\n", s->regs[offset]); 1637e9f186e5SPeter A. G. Crosthwaite } 1638e9f186e5SPeter A. G. Crosthwaite 1639e9f186e5SPeter A. G. Crosthwaite static const MemoryRegionOps gem_ops = { 1640e9f186e5SPeter A. G. Crosthwaite .read = gem_read, 1641e9f186e5SPeter A. G. Crosthwaite .write = gem_write, 1642e9f186e5SPeter A. G. Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 1643e9f186e5SPeter A. G. Crosthwaite }; 1644e9f186e5SPeter A. G. Crosthwaite 16454e68f7a0SStefan Hajnoczi static void gem_set_link(NetClientState *nc) 1646e9f186e5SPeter A. G. Crosthwaite { 164767101725SAlistair Francis CadenceGEMState *s = qemu_get_nic_opaque(nc); 164867101725SAlistair Francis 1649e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 165067101725SAlistair Francis phy_update_link(s); 165167101725SAlistair Francis gem_update_int_status(s); 1652e9f186e5SPeter A. G. Crosthwaite } 1653e9f186e5SPeter A. G. Crosthwaite 1654e9f186e5SPeter A. G. Crosthwaite static NetClientInfo net_gem_info = { 1655f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC, 1656e9f186e5SPeter A. G. Crosthwaite .size = sizeof(NICState), 1657e9f186e5SPeter A. G. Crosthwaite .can_receive = gem_can_receive, 1658e9f186e5SPeter A. G. Crosthwaite .receive = gem_receive, 1659e9f186e5SPeter A. G. Crosthwaite .link_status_changed = gem_set_link, 1660e9f186e5SPeter A. G. Crosthwaite }; 1661e9f186e5SPeter A. G. Crosthwaite 1662bcb39a65SAlistair Francis static void gem_realize(DeviceState *dev, Error **errp) 1663e9f186e5SPeter A. G. Crosthwaite { 1664448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(dev); 166567101725SAlistair Francis int i; 1666e9f186e5SPeter A. G. Crosthwaite 166784aec8efSEdgar E. Iglesias address_space_init(&s->dma_as, 166884aec8efSEdgar E. Iglesias s->dma_mr ? s->dma_mr : get_system_memory(), "dma"); 166984aec8efSEdgar E. Iglesias 16702bf57f73SAlistair Francis if (s->num_priority_queues == 0 || 16712bf57f73SAlistair Francis s->num_priority_queues > MAX_PRIORITY_QUEUES) { 16722bf57f73SAlistair Francis error_setg(errp, "Invalid num-priority-queues value: %" PRIx8, 16732bf57f73SAlistair Francis s->num_priority_queues); 16742bf57f73SAlistair Francis return; 1675e8e49943SAlistair Francis } else if (s->num_type1_screeners > MAX_TYPE1_SCREENERS) { 1676e8e49943SAlistair Francis error_setg(errp, "Invalid num-type1-screeners value: %" PRIx8, 1677e8e49943SAlistair Francis s->num_type1_screeners); 1678e8e49943SAlistair Francis return; 1679e8e49943SAlistair Francis } else if (s->num_type2_screeners > MAX_TYPE2_SCREENERS) { 1680e8e49943SAlistair Francis error_setg(errp, "Invalid num-type2-screeners value: %" PRIx8, 1681e8e49943SAlistair Francis s->num_type2_screeners); 1682e8e49943SAlistair Francis return; 16832bf57f73SAlistair Francis } 16842bf57f73SAlistair Francis 168567101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 168667101725SAlistair Francis sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[i]); 168767101725SAlistair Francis } 1688bcb39a65SAlistair Francis 1689bcb39a65SAlistair Francis qemu_macaddr_default_if_unset(&s->conf.macaddr); 1690bcb39a65SAlistair Francis 1691bcb39a65SAlistair Francis s->nic = qemu_new_nic(&net_gem_info, &s->conf, 1692bcb39a65SAlistair Francis object_get_typename(OBJECT(dev)), dev->id, s); 16937ca151c3SSai Pavan Boddu 16947ca151c3SSai Pavan Boddu if (s->jumbo_max_len > MAX_FRAME_SIZE) { 16957ca151c3SSai Pavan Boddu error_setg(errp, "jumbo-max-len is greater than %d", 16967ca151c3SSai Pavan Boddu MAX_FRAME_SIZE); 16977ca151c3SSai Pavan Boddu return; 16987ca151c3SSai Pavan Boddu } 1699bcb39a65SAlistair Francis } 1700bcb39a65SAlistair Francis 1701bcb39a65SAlistair Francis static void gem_init(Object *obj) 1702bcb39a65SAlistair Francis { 1703bcb39a65SAlistair Francis CadenceGEMState *s = CADENCE_GEM(obj); 1704bcb39a65SAlistair Francis DeviceState *dev = DEVICE(obj); 1705bcb39a65SAlistair Francis 1706e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1707e9f186e5SPeter A. G. Crosthwaite 1708e9f186e5SPeter A. G. Crosthwaite gem_init_register_masks(s); 1709eedfac6fSPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &gem_ops, s, 1710eedfac6fSPaolo Bonzini "enet", sizeof(s->regs)); 1711e9f186e5SPeter A. G. Crosthwaite 1712bcb39a65SAlistair Francis sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); 1713e9f186e5SPeter A. G. Crosthwaite } 1714e9f186e5SPeter A. G. Crosthwaite 1715e9f186e5SPeter A. G. Crosthwaite static const VMStateDescription vmstate_cadence_gem = { 1716e9f186e5SPeter A. G. Crosthwaite .name = "cadence_gem", 1717e8e49943SAlistair Francis .version_id = 4, 1718e8e49943SAlistair Francis .minimum_version_id = 4, 1719e9f186e5SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 1720448f19e2SPeter Crosthwaite VMSTATE_UINT32_ARRAY(regs, CadenceGEMState, CADENCE_GEM_MAXREG), 1721448f19e2SPeter Crosthwaite VMSTATE_UINT16_ARRAY(phy_regs, CadenceGEMState, 32), 1722448f19e2SPeter Crosthwaite VMSTATE_UINT8(phy_loop, CadenceGEMState), 17232bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(rx_desc_addr, CadenceGEMState, 17242bf57f73SAlistair Francis MAX_PRIORITY_QUEUES), 17252bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(tx_desc_addr, CadenceGEMState, 17262bf57f73SAlistair Francis MAX_PRIORITY_QUEUES), 1727448f19e2SPeter Crosthwaite VMSTATE_BOOL_ARRAY(sar_active, CadenceGEMState, 4), 172817cf2c76SPeter Crosthwaite VMSTATE_END_OF_LIST(), 1729e9f186e5SPeter A. G. Crosthwaite } 1730e9f186e5SPeter A. G. Crosthwaite }; 1731e9f186e5SPeter A. G. Crosthwaite 1732e9f186e5SPeter A. G. Crosthwaite static Property gem_properties[] = { 1733448f19e2SPeter Crosthwaite DEFINE_NIC_PROPERTIES(CadenceGEMState, conf), 1734a5517666SAlistair Francis DEFINE_PROP_UINT32("revision", CadenceGEMState, revision, 1735a5517666SAlistair Francis GEM_MODID_VALUE), 173664ac1363SBin Meng DEFINE_PROP_UINT8("phy-addr", CadenceGEMState, phy_addr, BOARD_PHY_ADDRESS), 17372bf57f73SAlistair Francis DEFINE_PROP_UINT8("num-priority-queues", CadenceGEMState, 17382bf57f73SAlistair Francis num_priority_queues, 1), 1739e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type1-screeners", CadenceGEMState, 1740e8e49943SAlistair Francis num_type1_screeners, 4), 1741e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type2-screeners", CadenceGEMState, 1742e8e49943SAlistair Francis num_type2_screeners, 4), 17437ca151c3SSai Pavan Boddu DEFINE_PROP_UINT16("jumbo-max-len", CadenceGEMState, 17447ca151c3SSai Pavan Boddu jumbo_max_len, 10240), 174508d45942SPhilippe Mathieu-Daudé DEFINE_PROP_LINK("dma", CadenceGEMState, dma_mr, 174608d45942SPhilippe Mathieu-Daudé TYPE_MEMORY_REGION, MemoryRegion *), 1747e9f186e5SPeter A. G. Crosthwaite DEFINE_PROP_END_OF_LIST(), 1748e9f186e5SPeter A. G. Crosthwaite }; 1749e9f186e5SPeter A. G. Crosthwaite 1750e9f186e5SPeter A. G. Crosthwaite static void gem_class_init(ObjectClass *klass, void *data) 1751e9f186e5SPeter A. G. Crosthwaite { 1752e9f186e5SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 1753e9f186e5SPeter A. G. Crosthwaite 1754bcb39a65SAlistair Francis dc->realize = gem_realize; 17554f67d30bSMarc-André Lureau device_class_set_props(dc, gem_properties); 1756e9f186e5SPeter A. G. Crosthwaite dc->vmsd = &vmstate_cadence_gem; 1757e9f186e5SPeter A. G. Crosthwaite dc->reset = gem_reset; 1758e9f186e5SPeter A. G. Crosthwaite } 1759e9f186e5SPeter A. G. Crosthwaite 17608c43a6f0SAndreas Färber static const TypeInfo gem_info = { 1761318643beSAndreas Färber .name = TYPE_CADENCE_GEM, 1762e9f186e5SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 1763448f19e2SPeter Crosthwaite .instance_size = sizeof(CadenceGEMState), 1764bcb39a65SAlistair Francis .instance_init = gem_init, 1765318643beSAndreas Färber .class_init = gem_class_init, 1766e9f186e5SPeter A. G. Crosthwaite }; 1767e9f186e5SPeter A. G. Crosthwaite 1768e9f186e5SPeter A. G. Crosthwaite static void gem_register_types(void) 1769e9f186e5SPeter A. G. Crosthwaite { 1770e9f186e5SPeter A. G. Crosthwaite type_register_static(&gem_info); 1771e9f186e5SPeter A. G. Crosthwaite } 1772e9f186e5SPeter A. G. Crosthwaite 1773e9f186e5SPeter A. G. Crosthwaite type_init(gem_register_types) 1774