1e9f186e5SPeter A. G. Crosthwaite /*
2116d5546SPeter Crosthwaite * QEMU Cadence GEM emulation
3e9f186e5SPeter A. G. Crosthwaite *
4e9f186e5SPeter A. G. Crosthwaite * Copyright (c) 2011 Xilinx, Inc.
5e9f186e5SPeter A. G. Crosthwaite *
6e9f186e5SPeter A. G. Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy
7e9f186e5SPeter A. G. Crosthwaite * of this software and associated documentation files (the "Software"), to deal
8e9f186e5SPeter A. G. Crosthwaite * in the Software without restriction, including without limitation the rights
9e9f186e5SPeter A. G. Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10e9f186e5SPeter A. G. Crosthwaite * copies of the Software, and to permit persons to whom the Software is
11e9f186e5SPeter A. G. Crosthwaite * furnished to do so, subject to the following conditions:
12e9f186e5SPeter A. G. Crosthwaite *
13e9f186e5SPeter A. G. Crosthwaite * The above copyright notice and this permission notice shall be included in
14e9f186e5SPeter A. G. Crosthwaite * all copies or substantial portions of the Software.
15e9f186e5SPeter A. G. Crosthwaite *
16e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17e9f186e5SPeter A. G. Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18e9f186e5SPeter A. G. Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19e9f186e5SPeter A. G. Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20e9f186e5SPeter A. G. Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21e9f186e5SPeter A. G. Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE.
23e9f186e5SPeter A. G. Crosthwaite */
24e9f186e5SPeter A. G. Crosthwaite
258ef94f0bSPeter Maydell #include "qemu/osdep.h"
265691f477SMichael Tokarev #include <zlib.h> /* for crc32 */
27e9f186e5SPeter A. G. Crosthwaite
2864552b6bSMarkus Armbruster #include "hw/irq.h"
29f49856d4SPeter Crosthwaite #include "hw/net/cadence_gem.h"
30a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
31c755c943SLuc Michel #include "hw/registerfields.h"
32d6454270SMarkus Armbruster #include "migration/vmstate.h"
332bf57f73SAlistair Francis #include "qapi/error.h"
34e8e49943SAlistair Francis #include "qemu/log.h"
350b8fa32fSMarkus Armbruster #include "qemu/module.h"
3632cad1ffSPhilippe Mathieu-Daudé #include "system/dma.h"
37e9f186e5SPeter A. G. Crosthwaite #include "net/checksum.h"
38fbc14a09STong Ho #include "net/eth.h"
39e9f186e5SPeter A. G. Crosthwaite
406fe7661dSSai Pavan Boddu #define CADENCE_GEM_ERR_DEBUG 0
41e9f186e5SPeter A. G. Crosthwaite #define DB_PRINT(...) do {\
426fe7661dSSai Pavan Boddu if (CADENCE_GEM_ERR_DEBUG) { \
436fe7661dSSai Pavan Boddu qemu_log(": %s: ", __func__); \
446fe7661dSSai Pavan Boddu qemu_log(__VA_ARGS__); \
456fe7661dSSai Pavan Boddu } \
462562755eSEric Blake } while (0)
47e9f186e5SPeter A. G. Crosthwaite
48c755c943SLuc Michel REG32(NWCTRL, 0x0) /* Network Control reg */
49bd8a922dSLuc Michel FIELD(NWCTRL, LOOPBACK , 0, 1)
50bd8a922dSLuc Michel FIELD(NWCTRL, LOOPBACK_LOCAL , 1, 1)
51bd8a922dSLuc Michel FIELD(NWCTRL, ENABLE_RECEIVE, 2, 1)
52bd8a922dSLuc Michel FIELD(NWCTRL, ENABLE_TRANSMIT, 3, 1)
53bd8a922dSLuc Michel FIELD(NWCTRL, MAN_PORT_EN , 4, 1)
54bd8a922dSLuc Michel FIELD(NWCTRL, CLEAR_ALL_STATS_REGS , 5, 1)
55bd8a922dSLuc Michel FIELD(NWCTRL, INC_ALL_STATS_REGS, 6, 1)
56bd8a922dSLuc Michel FIELD(NWCTRL, STATS_WRITE_EN, 7, 1)
57bd8a922dSLuc Michel FIELD(NWCTRL, BACK_PRESSURE, 8, 1)
58bd8a922dSLuc Michel FIELD(NWCTRL, TRANSMIT_START , 9, 1)
59bd8a922dSLuc Michel FIELD(NWCTRL, TRANSMIT_HALT, 10, 1)
60bd8a922dSLuc Michel FIELD(NWCTRL, TX_PAUSE_FRAME_RE, 11, 1)
61bd8a922dSLuc Michel FIELD(NWCTRL, TX_PAUSE_FRAME_ZE, 12, 1)
62bd8a922dSLuc Michel FIELD(NWCTRL, STATS_TAKE_SNAP, 13, 1)
63bd8a922dSLuc Michel FIELD(NWCTRL, STATS_READ_SNAP, 14, 1)
64bd8a922dSLuc Michel FIELD(NWCTRL, STORE_RX_TS, 15, 1)
65bd8a922dSLuc Michel FIELD(NWCTRL, PFC_ENABLE, 16, 1)
66bd8a922dSLuc Michel FIELD(NWCTRL, PFC_PRIO_BASED, 17, 1)
67bd8a922dSLuc Michel FIELD(NWCTRL, FLUSH_RX_PKT_PCLK , 18, 1)
68bd8a922dSLuc Michel FIELD(NWCTRL, TX_LPI_EN, 19, 1)
69bd8a922dSLuc Michel FIELD(NWCTRL, PTP_UNICAST_ENA, 20, 1)
70bd8a922dSLuc Michel FIELD(NWCTRL, ALT_SGMII_MODE, 21, 1)
71bd8a922dSLuc Michel FIELD(NWCTRL, STORE_UDP_OFFSET, 22, 1)
72bd8a922dSLuc Michel FIELD(NWCTRL, EXT_TSU_PORT_EN, 23, 1)
73bd8a922dSLuc Michel FIELD(NWCTRL, ONE_STEP_SYNC_MO, 24, 1)
74bd8a922dSLuc Michel FIELD(NWCTRL, PFC_CTRL , 25, 1)
75bd8a922dSLuc Michel FIELD(NWCTRL, EXT_RXQ_SEL_EN , 26, 1)
76bd8a922dSLuc Michel FIELD(NWCTRL, OSS_CORRECTION_FIELD, 27, 1)
77bd8a922dSLuc Michel FIELD(NWCTRL, SEL_MII_ON_RGMII, 28, 1)
78bd8a922dSLuc Michel FIELD(NWCTRL, TWO_PT_FIVE_GIG, 29, 1)
79bd8a922dSLuc Michel FIELD(NWCTRL, IFG_EATS_QAV_CREDIT, 30, 1)
80bd8a922dSLuc Michel
81c755c943SLuc Michel REG32(NWCFG, 0x4) /* Network Config reg */
8287a49c3fSLuc Michel FIELD(NWCFG, SPEED, 0, 1)
8387a49c3fSLuc Michel FIELD(NWCFG, FULL_DUPLEX, 1, 1)
8487a49c3fSLuc Michel FIELD(NWCFG, DISCARD_NON_VLAN_FRAMES, 2, 1)
8587a49c3fSLuc Michel FIELD(NWCFG, JUMBO_FRAMES, 3, 1)
8687a49c3fSLuc Michel FIELD(NWCFG, PROMISC, 4, 1)
8787a49c3fSLuc Michel FIELD(NWCFG, NO_BROADCAST, 5, 1)
8887a49c3fSLuc Michel FIELD(NWCFG, MULTICAST_HASH_EN, 6, 1)
8987a49c3fSLuc Michel FIELD(NWCFG, UNICAST_HASH_EN, 7, 1)
9087a49c3fSLuc Michel FIELD(NWCFG, RECV_1536_BYTE_FRAMES, 8, 1)
9187a49c3fSLuc Michel FIELD(NWCFG, EXTERNAL_ADDR_MATCH_EN, 9, 1)
9287a49c3fSLuc Michel FIELD(NWCFG, GIGABIT_MODE_ENABLE, 10, 1)
9387a49c3fSLuc Michel FIELD(NWCFG, PCS_SELECT, 11, 1)
9487a49c3fSLuc Michel FIELD(NWCFG, RETRY_TEST, 12, 1)
9587a49c3fSLuc Michel FIELD(NWCFG, PAUSE_ENABLE, 13, 1)
9687a49c3fSLuc Michel FIELD(NWCFG, RECV_BUF_OFFSET, 14, 2)
9787a49c3fSLuc Michel FIELD(NWCFG, LEN_ERR_DISCARD, 16, 1)
9887a49c3fSLuc Michel FIELD(NWCFG, FCS_REMOVE, 17, 1)
9987a49c3fSLuc Michel FIELD(NWCFG, MDC_CLOCK_DIV, 18, 3)
10087a49c3fSLuc Michel FIELD(NWCFG, DATA_BUS_WIDTH, 21, 2)
10187a49c3fSLuc Michel FIELD(NWCFG, DISABLE_COPY_PAUSE_FRAMES, 23, 1)
10287a49c3fSLuc Michel FIELD(NWCFG, RECV_CSUM_OFFLOAD_EN, 24, 1)
10387a49c3fSLuc Michel FIELD(NWCFG, EN_HALF_DUPLEX_RX, 25, 1)
10487a49c3fSLuc Michel FIELD(NWCFG, IGNORE_RX_FCS, 26, 1)
10587a49c3fSLuc Michel FIELD(NWCFG, SGMII_MODE_ENABLE, 27, 1)
10687a49c3fSLuc Michel FIELD(NWCFG, IPG_STRETCH_ENABLE, 28, 1)
10787a49c3fSLuc Michel FIELD(NWCFG, NSP_ACCEPT, 29, 1)
10887a49c3fSLuc Michel FIELD(NWCFG, IGNORE_IPG_RX_ER, 30, 1)
10987a49c3fSLuc Michel FIELD(NWCFG, UNI_DIRECTION_ENABLE, 31, 1)
11087a49c3fSLuc Michel
111c755c943SLuc Michel REG32(NWSTATUS, 0x8) /* Network Status reg */
112c755c943SLuc Michel REG32(USERIO, 0xc) /* User IO reg */
11301f9175dSLuc Michel
114c755c943SLuc Michel REG32(DMACFG, 0x10) /* DMA Control reg */
11501f9175dSLuc Michel FIELD(DMACFG, SEND_BCAST_TO_ALL_QS, 31, 1)
11601f9175dSLuc Michel FIELD(DMACFG, DMA_ADDR_BUS_WIDTH, 30, 1)
11701f9175dSLuc Michel FIELD(DMACFG, TX_BD_EXT_MODE_EN , 29, 1)
11801f9175dSLuc Michel FIELD(DMACFG, RX_BD_EXT_MODE_EN , 28, 1)
11901f9175dSLuc Michel FIELD(DMACFG, FORCE_MAX_AMBA_BURST_TX, 26, 1)
12001f9175dSLuc Michel FIELD(DMACFG, FORCE_MAX_AMBA_BURST_RX, 25, 1)
12101f9175dSLuc Michel FIELD(DMACFG, FORCE_DISCARD_ON_ERR, 24, 1)
12201f9175dSLuc Michel FIELD(DMACFG, RX_BUF_SIZE, 16, 8)
12301f9175dSLuc Michel FIELD(DMACFG, CRC_ERROR_REPORT, 13, 1)
12401f9175dSLuc Michel FIELD(DMACFG, INF_LAST_DBUF_SIZE_EN, 12, 1)
12501f9175dSLuc Michel FIELD(DMACFG, TX_PBUF_CSUM_OFFLOAD, 11, 1)
12601f9175dSLuc Michel FIELD(DMACFG, TX_PBUF_SIZE, 10, 1)
12701f9175dSLuc Michel FIELD(DMACFG, RX_PBUF_SIZE, 8, 2)
12801f9175dSLuc Michel FIELD(DMACFG, ENDIAN_SWAP_PACKET, 7, 1)
12901f9175dSLuc Michel FIELD(DMACFG, ENDIAN_SWAP_MGNT, 6, 1)
13001f9175dSLuc Michel FIELD(DMACFG, HDR_DATA_SPLIT_EN, 5, 1)
13101f9175dSLuc Michel FIELD(DMACFG, AMBA_BURST_LEN , 0, 5)
13201f9175dSLuc Michel #define GEM_DMACFG_RBUFSZ_MUL 64 /* DMA RX Buffer Size multiplier */
13301f9175dSLuc Michel
134c755c943SLuc Michel REG32(TXSTATUS, 0x14) /* TX Status reg */
135466da857SLuc Michel FIELD(TXSTATUS, TX_USED_BIT_READ_MIDFRAME, 12, 1)
136466da857SLuc Michel FIELD(TXSTATUS, TX_FRAME_TOO_LARGE, 11, 1)
137466da857SLuc Michel FIELD(TXSTATUS, TX_DMA_LOCKUP, 10, 1)
138466da857SLuc Michel FIELD(TXSTATUS, TX_MAC_LOCKUP, 9, 1)
139466da857SLuc Michel FIELD(TXSTATUS, RESP_NOT_OK, 8, 1)
140466da857SLuc Michel FIELD(TXSTATUS, LATE_COLLISION, 7, 1)
141466da857SLuc Michel FIELD(TXSTATUS, TRANSMIT_UNDER_RUN, 6, 1)
142466da857SLuc Michel FIELD(TXSTATUS, TRANSMIT_COMPLETE, 5, 1)
143466da857SLuc Michel FIELD(TXSTATUS, AMBA_ERROR, 4, 1)
144466da857SLuc Michel FIELD(TXSTATUS, TRANSMIT_GO, 3, 1)
145466da857SLuc Michel FIELD(TXSTATUS, RETRY_LIMIT, 2, 1)
146466da857SLuc Michel FIELD(TXSTATUS, COLLISION, 1, 1)
147466da857SLuc Michel FIELD(TXSTATUS, USED_BIT_READ, 0, 1)
148466da857SLuc Michel
149c755c943SLuc Michel REG32(RXQBASE, 0x18) /* RX Q Base address reg */
150c755c943SLuc Michel REG32(TXQBASE, 0x1c) /* TX Q Base address reg */
151c755c943SLuc Michel REG32(RXSTATUS, 0x20) /* RX Status reg */
152466da857SLuc Michel FIELD(RXSTATUS, RX_DMA_LOCKUP, 5, 1)
153466da857SLuc Michel FIELD(RXSTATUS, RX_MAC_LOCKUP, 4, 1)
154466da857SLuc Michel FIELD(RXSTATUS, RESP_NOT_OK, 3, 1)
155466da857SLuc Michel FIELD(RXSTATUS, RECEIVE_OVERRUN, 2, 1)
156466da857SLuc Michel FIELD(RXSTATUS, FRAME_RECEIVED, 1, 1)
157466da857SLuc Michel FIELD(RXSTATUS, BUF_NOT_AVAILABLE, 0, 1)
158466da857SLuc Michel
159c755c943SLuc Michel REG32(ISR, 0x24) /* Interrupt Status reg */
160987e8060SLuc Michel FIELD(ISR, TX_LOCKUP, 31, 1)
161987e8060SLuc Michel FIELD(ISR, RX_LOCKUP, 30, 1)
162987e8060SLuc Michel FIELD(ISR, TSU_TIMER, 29, 1)
163987e8060SLuc Michel FIELD(ISR, WOL, 28, 1)
164987e8060SLuc Michel FIELD(ISR, RECV_LPI, 27, 1)
165987e8060SLuc Michel FIELD(ISR, TSU_SEC_INCR, 26, 1)
166987e8060SLuc Michel FIELD(ISR, PTP_PDELAY_RESP_XMIT, 25, 1)
167987e8060SLuc Michel FIELD(ISR, PTP_PDELAY_REQ_XMIT, 24, 1)
168987e8060SLuc Michel FIELD(ISR, PTP_PDELAY_RESP_RECV, 23, 1)
169987e8060SLuc Michel FIELD(ISR, PTP_PDELAY_REQ_RECV, 22, 1)
170987e8060SLuc Michel FIELD(ISR, PTP_SYNC_XMIT, 21, 1)
171987e8060SLuc Michel FIELD(ISR, PTP_DELAY_REQ_XMIT, 20, 1)
172987e8060SLuc Michel FIELD(ISR, PTP_SYNC_RECV, 19, 1)
173987e8060SLuc Michel FIELD(ISR, PTP_DELAY_REQ_RECV, 18, 1)
174987e8060SLuc Michel FIELD(ISR, PCS_LP_PAGE_RECV, 17, 1)
175987e8060SLuc Michel FIELD(ISR, PCS_AN_COMPLETE, 16, 1)
176987e8060SLuc Michel FIELD(ISR, EXT_IRQ, 15, 1)
177987e8060SLuc Michel FIELD(ISR, PAUSE_FRAME_XMIT, 14, 1)
178987e8060SLuc Michel FIELD(ISR, PAUSE_TIME_ELAPSED, 13, 1)
179987e8060SLuc Michel FIELD(ISR, PAUSE_FRAME_RECV, 12, 1)
180987e8060SLuc Michel FIELD(ISR, RESP_NOT_OK, 11, 1)
181987e8060SLuc Michel FIELD(ISR, RECV_OVERRUN, 10, 1)
182987e8060SLuc Michel FIELD(ISR, LINK_CHANGE, 9, 1)
183987e8060SLuc Michel FIELD(ISR, USXGMII_INT, 8, 1)
184987e8060SLuc Michel FIELD(ISR, XMIT_COMPLETE, 7, 1)
185987e8060SLuc Michel FIELD(ISR, AMBA_ERROR, 6, 1)
186987e8060SLuc Michel FIELD(ISR, RETRY_EXCEEDED, 5, 1)
187987e8060SLuc Michel FIELD(ISR, XMIT_UNDER_RUN, 4, 1)
188987e8060SLuc Michel FIELD(ISR, TX_USED, 3, 1)
189987e8060SLuc Michel FIELD(ISR, RX_USED, 2, 1)
190987e8060SLuc Michel FIELD(ISR, RECV_COMPLETE, 1, 1)
191987e8060SLuc Michel FIELD(ISR, MGNT_FRAME_SENT, 0, 1)
192c755c943SLuc Michel REG32(IER, 0x28) /* Interrupt Enable reg */
193c755c943SLuc Michel REG32(IDR, 0x2c) /* Interrupt Disable reg */
194c755c943SLuc Michel REG32(IMR, 0x30) /* Interrupt Mask reg */
195987e8060SLuc Michel
196c755c943SLuc Michel REG32(PHYMNTNC, 0x34) /* Phy Maintenance reg */
1971b09eeb1SLuc Michel FIELD(PHYMNTNC, DATA, 0, 16)
1981b09eeb1SLuc Michel FIELD(PHYMNTNC, REG_ADDR, 18, 5)
1991b09eeb1SLuc Michel FIELD(PHYMNTNC, PHY_ADDR, 23, 5)
2001b09eeb1SLuc Michel FIELD(PHYMNTNC, OP, 28, 2)
2011b09eeb1SLuc Michel FIELD(PHYMNTNC, ST, 30, 2)
2020c7ffc97SBin Meng #define MDIO_OP_READ 0x2
2030c7ffc97SBin Meng #define MDIO_OP_WRITE 0x1
2041b09eeb1SLuc Michel
205c755c943SLuc Michel REG32(RXPAUSE, 0x38) /* RX Pause Time reg */
206c755c943SLuc Michel REG32(TXPAUSE, 0x3c) /* TX Pause Time reg */
207c755c943SLuc Michel REG32(TXPARTIALSF, 0x40) /* TX Partial Store and Forward */
208c755c943SLuc Michel REG32(RXPARTIALSF, 0x44) /* RX Partial Store and Forward */
209c755c943SLuc Michel REG32(JUMBO_MAX_LEN, 0x48) /* Max Jumbo Frame Size */
210c755c943SLuc Michel REG32(HASHLO, 0x80) /* Hash Low address reg */
211c755c943SLuc Michel REG32(HASHHI, 0x84) /* Hash High address reg */
212c755c943SLuc Michel REG32(SPADDR1LO, 0x88) /* Specific addr 1 low reg */
213c755c943SLuc Michel REG32(SPADDR1HI, 0x8c) /* Specific addr 1 high reg */
214c755c943SLuc Michel REG32(SPADDR2LO, 0x90) /* Specific addr 2 low reg */
215c755c943SLuc Michel REG32(SPADDR2HI, 0x94) /* Specific addr 2 high reg */
216c755c943SLuc Michel REG32(SPADDR3LO, 0x98) /* Specific addr 3 low reg */
217c755c943SLuc Michel REG32(SPADDR3HI, 0x9c) /* Specific addr 3 high reg */
218c755c943SLuc Michel REG32(SPADDR4LO, 0xa0) /* Specific addr 4 low reg */
219c755c943SLuc Michel REG32(SPADDR4HI, 0xa4) /* Specific addr 4 high reg */
220c755c943SLuc Michel REG32(TIDMATCH1, 0xa8) /* Type ID1 Match reg */
221c755c943SLuc Michel REG32(TIDMATCH2, 0xac) /* Type ID2 Match reg */
222c755c943SLuc Michel REG32(TIDMATCH3, 0xb0) /* Type ID3 Match reg */
223c755c943SLuc Michel REG32(TIDMATCH4, 0xb4) /* Type ID4 Match reg */
224c755c943SLuc Michel REG32(WOLAN, 0xb8) /* Wake on LAN reg */
225c755c943SLuc Michel REG32(IPGSTRETCH, 0xbc) /* IPG Stretch reg */
226c755c943SLuc Michel REG32(SVLAN, 0xc0) /* Stacked VLAN reg */
227c755c943SLuc Michel REG32(MODID, 0xfc) /* Module ID reg */
228315ebbd7SMichael Tokarev REG32(OCTTXLO, 0x100) /* Octets transmitted Low reg */
229315ebbd7SMichael Tokarev REG32(OCTTXHI, 0x104) /* Octets transmitted High reg */
230c755c943SLuc Michel REG32(TXCNT, 0x108) /* Error-free Frames transmitted */
231c755c943SLuc Michel REG32(TXBCNT, 0x10c) /* Error-free Broadcast Frames */
232c755c943SLuc Michel REG32(TXMCNT, 0x110) /* Error-free Multicast Frame */
233c755c943SLuc Michel REG32(TXPAUSECNT, 0x114) /* Pause Frames Transmitted */
234c755c943SLuc Michel REG32(TX64CNT, 0x118) /* Error-free 64 TX */
235c755c943SLuc Michel REG32(TX65CNT, 0x11c) /* Error-free 65-127 TX */
236c755c943SLuc Michel REG32(TX128CNT, 0x120) /* Error-free 128-255 TX */
237c755c943SLuc Michel REG32(TX256CNT, 0x124) /* Error-free 256-511 */
238c755c943SLuc Michel REG32(TX512CNT, 0x128) /* Error-free 512-1023 TX */
239c755c943SLuc Michel REG32(TX1024CNT, 0x12c) /* Error-free 1024-1518 TX */
240c755c943SLuc Michel REG32(TX1519CNT, 0x130) /* Error-free larger than 1519 TX */
241c755c943SLuc Michel REG32(TXURUNCNT, 0x134) /* TX under run error counter */
242c755c943SLuc Michel REG32(SINGLECOLLCNT, 0x138) /* Single Collision Frames */
243c755c943SLuc Michel REG32(MULTCOLLCNT, 0x13c) /* Multiple Collision Frames */
244c755c943SLuc Michel REG32(EXCESSCOLLCNT, 0x140) /* Excessive Collision Frames */
245c755c943SLuc Michel REG32(LATECOLLCNT, 0x144) /* Late Collision Frames */
246c755c943SLuc Michel REG32(DEFERTXCNT, 0x148) /* Deferred Transmission Frames */
247c755c943SLuc Michel REG32(CSENSECNT, 0x14c) /* Carrier Sense Error Counter */
248315ebbd7SMichael Tokarev REG32(OCTRXLO, 0x150) /* Octets Received register Low */
249315ebbd7SMichael Tokarev REG32(OCTRXHI, 0x154) /* Octets Received register High */
250c755c943SLuc Michel REG32(RXCNT, 0x158) /* Error-free Frames Received */
251c755c943SLuc Michel REG32(RXBROADCNT, 0x15c) /* Error-free Broadcast Frames RX */
252c755c943SLuc Michel REG32(RXMULTICNT, 0x160) /* Error-free Multicast Frames RX */
253c755c943SLuc Michel REG32(RXPAUSECNT, 0x164) /* Pause Frames Received Counter */
254c755c943SLuc Michel REG32(RX64CNT, 0x168) /* Error-free 64 byte Frames RX */
255c755c943SLuc Michel REG32(RX65CNT, 0x16c) /* Error-free 65-127B Frames RX */
256c755c943SLuc Michel REG32(RX128CNT, 0x170) /* Error-free 128-255B Frames RX */
257c755c943SLuc Michel REG32(RX256CNT, 0x174) /* Error-free 256-512B Frames RX */
258c755c943SLuc Michel REG32(RX512CNT, 0x178) /* Error-free 512-1023B Frames RX */
259c755c943SLuc Michel REG32(RX1024CNT, 0x17c) /* Error-free 1024-1518B Frames RX */
260c755c943SLuc Michel REG32(RX1519CNT, 0x180) /* Error-free 1519-max Frames RX */
261c755c943SLuc Michel REG32(RXUNDERCNT, 0x184) /* Undersize Frames Received */
262c755c943SLuc Michel REG32(RXOVERCNT, 0x188) /* Oversize Frames Received */
263c755c943SLuc Michel REG32(RXJABCNT, 0x18c) /* Jabbers Received Counter */
264c755c943SLuc Michel REG32(RXFCSCNT, 0x190) /* Frame Check seq. Error Counter */
265c755c943SLuc Michel REG32(RXLENERRCNT, 0x194) /* Length Field Error Counter */
266c755c943SLuc Michel REG32(RXSYMERRCNT, 0x198) /* Symbol Error Counter */
267c755c943SLuc Michel REG32(RXALIGNERRCNT, 0x19c) /* Alignment Error Counter */
268c755c943SLuc Michel REG32(RXRSCERRCNT, 0x1a0) /* Receive Resource Error Counter */
269c755c943SLuc Michel REG32(RXORUNCNT, 0x1a4) /* Receive Overrun Counter */
270c755c943SLuc Michel REG32(RXIPCSERRCNT, 0x1a8) /* IP header Checksum Err Counter */
271c755c943SLuc Michel REG32(RXTCPCCNT, 0x1ac) /* TCP Checksum Error Counter */
272c755c943SLuc Michel REG32(RXUDPCCNT, 0x1b0) /* UDP Checksum Error Counter */
273e9f186e5SPeter A. G. Crosthwaite
274c755c943SLuc Michel REG32(1588S, 0x1d0) /* 1588 Timer Seconds */
275c755c943SLuc Michel REG32(1588NS, 0x1d4) /* 1588 Timer Nanoseconds */
276c755c943SLuc Michel REG32(1588ADJ, 0x1d8) /* 1588 Timer Adjust */
277c755c943SLuc Michel REG32(1588INC, 0x1dc) /* 1588 Timer Increment */
278c755c943SLuc Michel REG32(PTPETXS, 0x1e0) /* PTP Event Frame Transmitted (s) */
279c755c943SLuc Michel REG32(PTPETXNS, 0x1e4) /* PTP Event Frame Transmitted (ns) */
280c755c943SLuc Michel REG32(PTPERXS, 0x1e8) /* PTP Event Frame Received (s) */
281c755c943SLuc Michel REG32(PTPERXNS, 0x1ec) /* PTP Event Frame Received (ns) */
282c755c943SLuc Michel REG32(PTPPTXS, 0x1e0) /* PTP Peer Frame Transmitted (s) */
283c755c943SLuc Michel REG32(PTPPTXNS, 0x1e4) /* PTP Peer Frame Transmitted (ns) */
284c755c943SLuc Michel REG32(PTPPRXS, 0x1e8) /* PTP Peer Frame Received (s) */
285c755c943SLuc Michel REG32(PTPPRXNS, 0x1ec) /* PTP Peer Frame Received (ns) */
286e9f186e5SPeter A. G. Crosthwaite
287e9f186e5SPeter A. G. Crosthwaite /* Design Configuration Registers */
288c755c943SLuc Michel REG32(DESCONF, 0x280)
289c755c943SLuc Michel REG32(DESCONF2, 0x284)
290c755c943SLuc Michel REG32(DESCONF3, 0x288)
291c755c943SLuc Michel REG32(DESCONF4, 0x28c)
292c755c943SLuc Michel REG32(DESCONF5, 0x290)
293c755c943SLuc Michel REG32(DESCONF6, 0x294)
294ce077875SLuc Michel FIELD(DESCONF6, DMA_ADDR_64B, 23, 1)
295c755c943SLuc Michel REG32(DESCONF7, 0x298)
296e9f186e5SPeter A. G. Crosthwaite
297c755c943SLuc Michel REG32(INT_Q1_STATUS, 0x400)
298c755c943SLuc Michel REG32(INT_Q1_MASK, 0x640)
29967101725SAlistair Francis
300c755c943SLuc Michel REG32(TRANSMIT_Q1_PTR, 0x440)
301c755c943SLuc Michel REG32(TRANSMIT_Q7_PTR, 0x458)
30267101725SAlistair Francis
303c755c943SLuc Michel REG32(RECEIVE_Q1_PTR, 0x480)
304c755c943SLuc Michel REG32(RECEIVE_Q7_PTR, 0x498)
30567101725SAlistair Francis
306c755c943SLuc Michel REG32(TBQPH, 0x4c8)
307c755c943SLuc Michel REG32(RBQPH, 0x4d4)
308357aa013SEdgar E. Iglesias
309c755c943SLuc Michel REG32(INT_Q1_ENABLE, 0x600)
310c755c943SLuc Michel REG32(INT_Q7_ENABLE, 0x618)
31167101725SAlistair Francis
312c755c943SLuc Michel REG32(INT_Q1_DISABLE, 0x620)
313c755c943SLuc Michel REG32(INT_Q7_DISABLE, 0x638)
31467101725SAlistair Francis
315c755c943SLuc Michel REG32(SCREENING_TYPE1_REG0, 0x500)
316b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, QUEUE_NUM, 0, 4)
317b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, DSTC_MATCH, 4, 8)
318b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, UDP_PORT_MATCH, 12, 16)
319b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, DSTC_ENABLE, 28, 1)
320b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, UDP_PORT_MATCH_EN, 29, 1)
321b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, DROP_ON_MATCH, 30, 1)
322e8e49943SAlistair Francis
323c755c943SLuc Michel REG32(SCREENING_TYPE2_REG0, 0x540)
324b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, QUEUE_NUM, 0, 4)
325b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, VLAN_PRIORITY, 4, 3)
326b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, VLAN_ENABLE, 8, 1)
327b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, ETHERTYPE_REG_INDEX, 9, 3)
328b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, ETHERTYPE_ENABLE, 12, 1)
329b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_A, 13, 5)
330b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_A_ENABLE, 18, 1)
331b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_B, 19, 5)
332b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_B_ENABLE, 24, 1)
333b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_C, 25, 5)
334b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_C_ENABLE, 30, 1)
335b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, DROP_ON_MATCH, 31, 1)
336e8e49943SAlistair Francis
337c755c943SLuc Michel REG32(SCREENING_TYPE2_ETHERTYPE_REG0, 0x6e0)
338e8e49943SAlistair Francis
339b46b526cSLuc Michel REG32(TYPE2_COMPARE_0_WORD_0, 0x700)
340b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_0, MASK_VALUE, 0, 16)
341b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_0, COMPARE_VALUE, 16, 16)
342b46b526cSLuc Michel
343b46b526cSLuc Michel REG32(TYPE2_COMPARE_0_WORD_1, 0x704)
344b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_1, OFFSET_VALUE, 0, 7)
345b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_1, COMPARE_OFFSET, 7, 2)
346b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_1, DISABLE_MASK, 9, 1)
347b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_1, COMPARE_VLAN_ID, 10, 1)
348e8e49943SAlistair Francis
349e9f186e5SPeter A. G. Crosthwaite /*****************************************/
350e9f186e5SPeter A. G. Crosthwaite
351e9f186e5SPeter A. G. Crosthwaite
352e9f186e5SPeter A. G. Crosthwaite
353e9f186e5SPeter A. G. Crosthwaite /* Marvell PHY definitions */
354dfc38879SBin Meng #define BOARD_PHY_ADDRESS 0 /* PHY address we will emulate a device at */
355e9f186e5SPeter A. G. Crosthwaite
356e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL 0
357e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS 1
358e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID1 2
359e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID2 3
360e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGADV 4
361e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPABIL 5
362e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGEXP 6
363e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_NEXTP 7
364e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPNEXTP 8
365e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_100BTCTRL 9
366e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_1000BTSTAT 10
367e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXTSTAT 15
368e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_CTL 16
369e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_ST 17
370e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_EN 18
371e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST 19
372e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL 20
373e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_RXERR 21
374e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EACD 22
375e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED 24
376e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED_OVRD 25
377e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL2 26
378e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_ST 27
379e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CABLE_DIAG 28
380e9f186e5SPeter A. G. Crosthwaite
381e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_RST 0x8000
382e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_LOOP 0x4000
383e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_ANEG 0x1000
3846623d214SLinus Ziegert #define PHY_REG_CONTROL_ANRESTART 0x0200
385e9f186e5SPeter A. G. Crosthwaite
386e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_LINK 0x0004
387e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_ANEGCMPL 0x0020
388e9f186e5SPeter A. G. Crosthwaite
389e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ANEGCMPL 0x0800
390e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_LINKC 0x0400
391e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ENERGY 0x0010
392e9f186e5SPeter A. G. Crosthwaite
393e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/
39463af1e0cSPeter Crosthwaite #define GEM_RX_REJECT (-1)
39563af1e0cSPeter Crosthwaite #define GEM_RX_PROMISCUOUS_ACCEPT (-2)
39663af1e0cSPeter Crosthwaite #define GEM_RX_BROADCAST_ACCEPT (-3)
39763af1e0cSPeter Crosthwaite #define GEM_RX_MULTICAST_HASH_ACCEPT (-4)
39863af1e0cSPeter Crosthwaite #define GEM_RX_UNICAST_HASH_ACCEPT (-5)
39963af1e0cSPeter Crosthwaite
40063af1e0cSPeter Crosthwaite #define GEM_RX_SAR_ACCEPT 0
401e9f186e5SPeter A. G. Crosthwaite
402e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/
403e9f186e5SPeter A. G. Crosthwaite
404e9f186e5SPeter A. G. Crosthwaite #define DESC_1_USED 0x80000000
405e9f186e5SPeter A. G. Crosthwaite #define DESC_1_LENGTH 0x00001FFF
406e9f186e5SPeter A. G. Crosthwaite
407e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_WRAP 0x40000000
408e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_LAST 0x00008000
409e9f186e5SPeter A. G. Crosthwaite
410e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_WRAP 0x00000002
411e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_OWNERSHIP 0x00000001
412e9f186e5SPeter A. G. Crosthwaite
41363af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_SHIFT 25
41463af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_LENGTH 2
415a03f7429SPeter Crosthwaite #define R_DESC_1_RX_SAR_MATCH (1 << 27)
41663af1e0cSPeter Crosthwaite #define R_DESC_1_RX_UNICAST_HASH (1 << 29)
41763af1e0cSPeter Crosthwaite #define R_DESC_1_RX_MULTICAST_HASH (1 << 30)
41863af1e0cSPeter Crosthwaite #define R_DESC_1_RX_BROADCAST (1 << 31)
41963af1e0cSPeter Crosthwaite
420e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_SOF 0x00004000
421e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_EOF 0x00008000
422e9f186e5SPeter A. G. Crosthwaite
423a5517666SAlistair Francis #define GEM_MODID_VALUE 0x00020118
424a5517666SAlistair Francis
tx_desc_get_buffer(CadenceGEMState * s,uint32_t * desc)425e48fdd9dSEdgar E. Iglesias static inline uint64_t tx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc)
426e9f186e5SPeter A. G. Crosthwaite {
427e48fdd9dSEdgar E. Iglesias uint64_t ret = desc[0];
428e48fdd9dSEdgar E. Iglesias
42901f9175dSLuc Michel if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) {
430e48fdd9dSEdgar E. Iglesias ret |= (uint64_t)desc[2] << 32;
431e48fdd9dSEdgar E. Iglesias }
432e48fdd9dSEdgar E. Iglesias return ret;
433e9f186e5SPeter A. G. Crosthwaite }
434e9f186e5SPeter A. G. Crosthwaite
tx_desc_get_used(uint32_t * desc)435f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_used(uint32_t *desc)
436e9f186e5SPeter A. G. Crosthwaite {
437e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_USED) ? 1 : 0;
438e9f186e5SPeter A. G. Crosthwaite }
439e9f186e5SPeter A. G. Crosthwaite
tx_desc_set_used(uint32_t * desc)440f0236182SEdgar E. Iglesias static inline void tx_desc_set_used(uint32_t *desc)
441e9f186e5SPeter A. G. Crosthwaite {
442e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_USED;
443e9f186e5SPeter A. G. Crosthwaite }
444e9f186e5SPeter A. G. Crosthwaite
tx_desc_get_wrap(uint32_t * desc)445f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_wrap(uint32_t *desc)
446e9f186e5SPeter A. G. Crosthwaite {
447e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_WRAP) ? 1 : 0;
448e9f186e5SPeter A. G. Crosthwaite }
449e9f186e5SPeter A. G. Crosthwaite
tx_desc_get_last(uint32_t * desc)450f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_last(uint32_t *desc)
451e9f186e5SPeter A. G. Crosthwaite {
452e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_LAST) ? 1 : 0;
453e9f186e5SPeter A. G. Crosthwaite }
454e9f186e5SPeter A. G. Crosthwaite
tx_desc_get_length(uint32_t * desc)455f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_length(uint32_t *desc)
456e9f186e5SPeter A. G. Crosthwaite {
457e9f186e5SPeter A. G. Crosthwaite return desc[1] & DESC_1_LENGTH;
458e9f186e5SPeter A. G. Crosthwaite }
459e9f186e5SPeter A. G. Crosthwaite
print_gem_tx_desc(uint32_t * desc,uint8_t queue)460f0236182SEdgar E. Iglesias static inline void print_gem_tx_desc(uint32_t *desc, uint8_t queue)
461e9f186e5SPeter A. G. Crosthwaite {
46267101725SAlistair Francis DB_PRINT("TXDESC (queue %" PRId8 "):\n", queue);
463e9f186e5SPeter A. G. Crosthwaite DB_PRINT("bufaddr: 0x%08x\n", *desc);
464e9f186e5SPeter A. G. Crosthwaite DB_PRINT("used_hw: %d\n", tx_desc_get_used(desc));
465e9f186e5SPeter A. G. Crosthwaite DB_PRINT("wrap: %d\n", tx_desc_get_wrap(desc));
466e9f186e5SPeter A. G. Crosthwaite DB_PRINT("last: %d\n", tx_desc_get_last(desc));
467e9f186e5SPeter A. G. Crosthwaite DB_PRINT("length: %d\n", tx_desc_get_length(desc));
468e9f186e5SPeter A. G. Crosthwaite }
469e9f186e5SPeter A. G. Crosthwaite
rx_desc_get_buffer(CadenceGEMState * s,uint32_t * desc)470e48fdd9dSEdgar E. Iglesias static inline uint64_t rx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc)
471e9f186e5SPeter A. G. Crosthwaite {
472e48fdd9dSEdgar E. Iglesias uint64_t ret = desc[0] & ~0x3UL;
473e48fdd9dSEdgar E. Iglesias
47401f9175dSLuc Michel if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) {
475e48fdd9dSEdgar E. Iglesias ret |= (uint64_t)desc[2] << 32;
476e48fdd9dSEdgar E. Iglesias }
477e48fdd9dSEdgar E. Iglesias return ret;
478e48fdd9dSEdgar E. Iglesias }
479e48fdd9dSEdgar E. Iglesias
gem_get_desc_len(CadenceGEMState * s,bool rx_n_tx)480e48fdd9dSEdgar E. Iglesias static inline int gem_get_desc_len(CadenceGEMState *s, bool rx_n_tx)
481e48fdd9dSEdgar E. Iglesias {
482e48fdd9dSEdgar E. Iglesias int ret = 2;
483e48fdd9dSEdgar E. Iglesias
48401f9175dSLuc Michel if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) {
485e48fdd9dSEdgar E. Iglesias ret += 2;
486e48fdd9dSEdgar E. Iglesias }
48701f9175dSLuc Michel if (s->regs[R_DMACFG] & (rx_n_tx ? R_DMACFG_RX_BD_EXT_MODE_EN_MASK
48801f9175dSLuc Michel : R_DMACFG_TX_BD_EXT_MODE_EN_MASK)) {
489e48fdd9dSEdgar E. Iglesias ret += 2;
490e48fdd9dSEdgar E. Iglesias }
491e48fdd9dSEdgar E. Iglesias
492e48fdd9dSEdgar E. Iglesias assert(ret <= DESC_MAX_NUM_WORDS);
493e48fdd9dSEdgar E. Iglesias return ret;
494e9f186e5SPeter A. G. Crosthwaite }
495e9f186e5SPeter A. G. Crosthwaite
rx_desc_get_wrap(uint32_t * desc)496f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_wrap(uint32_t *desc)
497e9f186e5SPeter A. G. Crosthwaite {
498e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_WRAP ? 1 : 0;
499e9f186e5SPeter A. G. Crosthwaite }
500e9f186e5SPeter A. G. Crosthwaite
rx_desc_get_ownership(uint32_t * desc)501f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_ownership(uint32_t *desc)
502e9f186e5SPeter A. G. Crosthwaite {
503e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_OWNERSHIP ? 1 : 0;
504e9f186e5SPeter A. G. Crosthwaite }
505e9f186e5SPeter A. G. Crosthwaite
rx_desc_set_ownership(uint32_t * desc)506f0236182SEdgar E. Iglesias static inline void rx_desc_set_ownership(uint32_t *desc)
507e9f186e5SPeter A. G. Crosthwaite {
508e9f186e5SPeter A. G. Crosthwaite desc[0] |= DESC_0_RX_OWNERSHIP;
509e9f186e5SPeter A. G. Crosthwaite }
510e9f186e5SPeter A. G. Crosthwaite
rx_desc_set_sof(uint32_t * desc)511f0236182SEdgar E. Iglesias static inline void rx_desc_set_sof(uint32_t *desc)
512e9f186e5SPeter A. G. Crosthwaite {
513e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_SOF;
514e9f186e5SPeter A. G. Crosthwaite }
515e9f186e5SPeter A. G. Crosthwaite
rx_desc_clear_control(uint32_t * desc)51659ab136aSRamon Fried static inline void rx_desc_clear_control(uint32_t *desc)
51759ab136aSRamon Fried {
51859ab136aSRamon Fried desc[1] = 0;
51959ab136aSRamon Fried }
52059ab136aSRamon Fried
rx_desc_set_eof(uint32_t * desc)521f0236182SEdgar E. Iglesias static inline void rx_desc_set_eof(uint32_t *desc)
522e9f186e5SPeter A. G. Crosthwaite {
523e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_EOF;
524e9f186e5SPeter A. G. Crosthwaite }
525e9f186e5SPeter A. G. Crosthwaite
rx_desc_set_length(uint32_t * desc,unsigned len)526f0236182SEdgar E. Iglesias static inline void rx_desc_set_length(uint32_t *desc, unsigned len)
527e9f186e5SPeter A. G. Crosthwaite {
528e9f186e5SPeter A. G. Crosthwaite desc[1] &= ~DESC_1_LENGTH;
529e9f186e5SPeter A. G. Crosthwaite desc[1] |= len;
530e9f186e5SPeter A. G. Crosthwaite }
531e9f186e5SPeter A. G. Crosthwaite
rx_desc_set_broadcast(uint32_t * desc)532f0236182SEdgar E. Iglesias static inline void rx_desc_set_broadcast(uint32_t *desc)
53363af1e0cSPeter Crosthwaite {
53463af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_BROADCAST;
53563af1e0cSPeter Crosthwaite }
53663af1e0cSPeter Crosthwaite
rx_desc_set_unicast_hash(uint32_t * desc)537f0236182SEdgar E. Iglesias static inline void rx_desc_set_unicast_hash(uint32_t *desc)
53863af1e0cSPeter Crosthwaite {
53963af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_UNICAST_HASH;
54063af1e0cSPeter Crosthwaite }
54163af1e0cSPeter Crosthwaite
rx_desc_set_multicast_hash(uint32_t * desc)542f0236182SEdgar E. Iglesias static inline void rx_desc_set_multicast_hash(uint32_t *desc)
54363af1e0cSPeter Crosthwaite {
54463af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_MULTICAST_HASH;
54563af1e0cSPeter Crosthwaite }
54663af1e0cSPeter Crosthwaite
rx_desc_set_sar(uint32_t * desc,int sar_idx)547f0236182SEdgar E. Iglesias static inline void rx_desc_set_sar(uint32_t *desc, int sar_idx)
54863af1e0cSPeter Crosthwaite {
54963af1e0cSPeter Crosthwaite desc[1] = deposit32(desc[1], R_DESC_1_RX_SAR_SHIFT, R_DESC_1_RX_SAR_LENGTH,
55063af1e0cSPeter Crosthwaite sar_idx);
551a03f7429SPeter Crosthwaite desc[1] |= R_DESC_1_RX_SAR_MATCH;
55263af1e0cSPeter Crosthwaite }
55363af1e0cSPeter Crosthwaite
554e9f186e5SPeter A. G. Crosthwaite /* The broadcast MAC address: 0xFFFFFFFFFFFF */
5556a0a70b0SStefan Weil static const uint8_t broadcast_addr[] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
556e9f186e5SPeter A. G. Crosthwaite
gem_get_max_buf_len(CadenceGEMState * s,bool tx)5577ca151c3SSai Pavan Boddu static uint32_t gem_get_max_buf_len(CadenceGEMState *s, bool tx)
5587ca151c3SSai Pavan Boddu {
5597ca151c3SSai Pavan Boddu uint32_t size;
56087a49c3fSLuc Michel if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, JUMBO_FRAMES)) {
561c755c943SLuc Michel size = s->regs[R_JUMBO_MAX_LEN];
5627ca151c3SSai Pavan Boddu if (size > s->jumbo_max_len) {
5637ca151c3SSai Pavan Boddu size = s->jumbo_max_len;
5647ca151c3SSai Pavan Boddu qemu_log_mask(LOG_GUEST_ERROR, "GEM_JUMBO_MAX_LEN reg cannot be"
5657ca151c3SSai Pavan Boddu " greater than 0x%" PRIx32 "\n", s->jumbo_max_len);
5667ca151c3SSai Pavan Boddu }
5677ca151c3SSai Pavan Boddu } else if (tx) {
5687ca151c3SSai Pavan Boddu size = 1518;
5697ca151c3SSai Pavan Boddu } else {
57087a49c3fSLuc Michel size = FIELD_EX32(s->regs[R_NWCFG],
57187a49c3fSLuc Michel NWCFG, RECV_1536_BYTE_FRAMES) ? 1538 : 1518;
5727ca151c3SSai Pavan Boddu }
5737ca151c3SSai Pavan Boddu return size;
5747ca151c3SSai Pavan Boddu }
5757ca151c3SSai Pavan Boddu
gem_set_isr(CadenceGEMState * s,int q,uint32_t flag)57668dbee3bSSai Pavan Boddu static void gem_set_isr(CadenceGEMState *s, int q, uint32_t flag)
57768dbee3bSSai Pavan Boddu {
57868dbee3bSSai Pavan Boddu if (q == 0) {
579c755c943SLuc Michel s->regs[R_ISR] |= flag & ~(s->regs[R_IMR]);
58068dbee3bSSai Pavan Boddu } else {
581c755c943SLuc Michel s->regs[R_INT_Q1_STATUS + q - 1] |= flag &
582c755c943SLuc Michel ~(s->regs[R_INT_Q1_MASK + q - 1]);
58368dbee3bSSai Pavan Boddu }
58468dbee3bSSai Pavan Boddu }
58568dbee3bSSai Pavan Boddu
586e9f186e5SPeter A. G. Crosthwaite /*
587e9f186e5SPeter A. G. Crosthwaite * gem_init_register_masks:
588e9f186e5SPeter A. G. Crosthwaite * One time initialization.
589e9f186e5SPeter A. G. Crosthwaite * Set masks to identify which register bits have magical clear properties
590e9f186e5SPeter A. G. Crosthwaite */
gem_init_register_masks(CadenceGEMState * s)591448f19e2SPeter Crosthwaite static void gem_init_register_masks(CadenceGEMState *s)
592e9f186e5SPeter A. G. Crosthwaite {
5934c70e32fSSai Pavan Boddu unsigned int i;
594e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are read only */
595e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_ro[0], 0, sizeof(s->regs_ro));
596c755c943SLuc Michel s->regs_ro[R_NWCTRL] = 0xFFF80000;
597c755c943SLuc Michel s->regs_ro[R_NWSTATUS] = 0xFFFFFFFF;
598c755c943SLuc Michel s->regs_ro[R_DMACFG] = 0x8E00F000;
599c755c943SLuc Michel s->regs_ro[R_TXSTATUS] = 0xFFFFFE08;
600c755c943SLuc Michel s->regs_ro[R_RXQBASE] = 0x00000003;
601c755c943SLuc Michel s->regs_ro[R_TXQBASE] = 0x00000003;
602c755c943SLuc Michel s->regs_ro[R_RXSTATUS] = 0xFFFFFFF0;
603c755c943SLuc Michel s->regs_ro[R_ISR] = 0xFFFFFFFF;
604c755c943SLuc Michel s->regs_ro[R_IMR] = 0xFFFFFFFF;
605c755c943SLuc Michel s->regs_ro[R_MODID] = 0xFFFFFFFF;
6064c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) {
607c755c943SLuc Michel s->regs_ro[R_INT_Q1_STATUS + i] = 0xFFFFFFFF;
608c755c943SLuc Michel s->regs_ro[R_INT_Q1_ENABLE + i] = 0xFFFFF319;
609c755c943SLuc Michel s->regs_ro[R_INT_Q1_DISABLE + i] = 0xFFFFF319;
610c755c943SLuc Michel s->regs_ro[R_INT_Q1_MASK + i] = 0xFFFFFFFF;
6114c70e32fSSai Pavan Boddu }
612e9f186e5SPeter A. G. Crosthwaite
613e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are clear on read */
614e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_rtc[0], 0, sizeof(s->regs_rtc));
615c755c943SLuc Michel s->regs_rtc[R_ISR] = 0xFFFFFFFF;
6164c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) {
617c755c943SLuc Michel s->regs_rtc[R_INT_Q1_STATUS + i] = 0x00000CE6;
6184c70e32fSSai Pavan Boddu }
619e9f186e5SPeter A. G. Crosthwaite
620e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write 1 to clear */
621e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_w1c[0], 0, sizeof(s->regs_w1c));
622c755c943SLuc Michel s->regs_w1c[R_TXSTATUS] = 0x000001F7;
623c755c943SLuc Michel s->regs_w1c[R_RXSTATUS] = 0x0000000F;
624e9f186e5SPeter A. G. Crosthwaite
625e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write only */
626e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_wo[0], 0, sizeof(s->regs_wo));
627c755c943SLuc Michel s->regs_wo[R_NWCTRL] = 0x00073E60;
628c755c943SLuc Michel s->regs_wo[R_IER] = 0x07FFFFFF;
629c755c943SLuc Michel s->regs_wo[R_IDR] = 0x07FFFFFF;
6304c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) {
631c755c943SLuc Michel s->regs_wo[R_INT_Q1_ENABLE + i] = 0x00000CE6;
632c755c943SLuc Michel s->regs_wo[R_INT_Q1_DISABLE + i] = 0x00000CE6;
6334c70e32fSSai Pavan Boddu }
634e9f186e5SPeter A. G. Crosthwaite }
635e9f186e5SPeter A. G. Crosthwaite
636e9f186e5SPeter A. G. Crosthwaite /*
637e9f186e5SPeter A. G. Crosthwaite * phy_update_link:
638e9f186e5SPeter A. G. Crosthwaite * Make the emulated PHY link state match the QEMU "interface" state.
639e9f186e5SPeter A. G. Crosthwaite */
phy_update_link(CadenceGEMState * s)640448f19e2SPeter Crosthwaite static void phy_update_link(CadenceGEMState *s)
641e9f186e5SPeter A. G. Crosthwaite {
642b356f76dSJason Wang DB_PRINT("down %d\n", qemu_get_queue(s->nic)->link_down);
643e9f186e5SPeter A. G. Crosthwaite
644e9f186e5SPeter A. G. Crosthwaite /* Autonegotiation status mirrors link status. */
645b356f76dSJason Wang if (qemu_get_queue(s->nic)->link_down) {
646e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] &= ~(PHY_REG_STATUS_ANEGCMPL |
647e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK);
648e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= PHY_REG_INT_ST_LINKC;
649e9f186e5SPeter A. G. Crosthwaite } else {
650e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= (PHY_REG_STATUS_ANEGCMPL |
651e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK);
652e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= (PHY_REG_INT_ST_LINKC |
653e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ANEGCMPL |
654e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ENERGY);
655e9f186e5SPeter A. G. Crosthwaite }
656e9f186e5SPeter A. G. Crosthwaite }
657e9f186e5SPeter A. G. Crosthwaite
gem_can_receive(NetClientState * nc)658b8c4b67eSPhilippe Mathieu-Daudé static bool gem_can_receive(NetClientState *nc)
659e9f186e5SPeter A. G. Crosthwaite {
660448f19e2SPeter Crosthwaite CadenceGEMState *s;
66167101725SAlistair Francis int i;
662e9f186e5SPeter A. G. Crosthwaite
663cc1f0f45SJason Wang s = qemu_get_nic_opaque(nc);
664e9f186e5SPeter A. G. Crosthwaite
665e9f186e5SPeter A. G. Crosthwaite /* Do nothing if receive is not enabled. */
666bd8a922dSLuc Michel if (!FIELD_EX32(s->regs[R_NWCTRL], NWCTRL, ENABLE_RECEIVE)) {
6673ae5725fSPeter Crosthwaite if (s->can_rx_state != 1) {
6683ae5725fSPeter Crosthwaite s->can_rx_state = 1;
6693ae5725fSPeter Crosthwaite DB_PRINT("can't receive - no enable\n");
6703ae5725fSPeter Crosthwaite }
671b8c4b67eSPhilippe Mathieu-Daudé return false;
672e9f186e5SPeter A. G. Crosthwaite }
673e9f186e5SPeter A. G. Crosthwaite
67467101725SAlistair Francis for (i = 0; i < s->num_priority_queues; i++) {
675dacc0566SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[i]) != 1) {
676dacc0566SAlistair Francis break;
677dacc0566SAlistair Francis }
678dacc0566SAlistair Francis };
679dacc0566SAlistair Francis
680dacc0566SAlistair Francis if (i == s->num_priority_queues) {
6818202aa53SPeter Crosthwaite if (s->can_rx_state != 2) {
6828202aa53SPeter Crosthwaite s->can_rx_state = 2;
683dacc0566SAlistair Francis DB_PRINT("can't receive - all the buffer descriptors are busy\n");
6848202aa53SPeter Crosthwaite }
685b8c4b67eSPhilippe Mathieu-Daudé return false;
6868202aa53SPeter Crosthwaite }
6878202aa53SPeter Crosthwaite
6883ae5725fSPeter Crosthwaite if (s->can_rx_state != 0) {
6893ae5725fSPeter Crosthwaite s->can_rx_state = 0;
69067101725SAlistair Francis DB_PRINT("can receive\n");
6913ae5725fSPeter Crosthwaite }
692b8c4b67eSPhilippe Mathieu-Daudé return true;
693e9f186e5SPeter A. G. Crosthwaite }
694e9f186e5SPeter A. G. Crosthwaite
695e9f186e5SPeter A. G. Crosthwaite /*
696e9f186e5SPeter A. G. Crosthwaite * gem_update_int_status:
697e9f186e5SPeter A. G. Crosthwaite * Raise or lower interrupt based on current status.
698e9f186e5SPeter A. G. Crosthwaite */
gem_update_int_status(CadenceGEMState * s)699448f19e2SPeter Crosthwaite static void gem_update_int_status(CadenceGEMState *s)
700e9f186e5SPeter A. G. Crosthwaite {
70167101725SAlistair Francis int i;
70267101725SAlistair Francis
703c755c943SLuc Michel qemu_set_irq(s->irq[0], !!s->regs[R_ISR]);
704596b6f51SAlistair Francis
70586a29d4cSSai Pavan Boddu for (i = 1; i < s->num_priority_queues; ++i) {
706c755c943SLuc Michel qemu_set_irq(s->irq[i], !!s->regs[R_INT_Q1_STATUS + i - 1]);
707e9f186e5SPeter A. G. Crosthwaite }
708e9f186e5SPeter A. G. Crosthwaite }
709e9f186e5SPeter A. G. Crosthwaite
710e9f186e5SPeter A. G. Crosthwaite /*
711e9f186e5SPeter A. G. Crosthwaite * gem_receive_updatestats:
712e9f186e5SPeter A. G. Crosthwaite * Increment receive statistics.
713e9f186e5SPeter A. G. Crosthwaite */
gem_receive_updatestats(CadenceGEMState * s,const uint8_t * packet,unsigned bytes)714448f19e2SPeter Crosthwaite static void gem_receive_updatestats(CadenceGEMState *s, const uint8_t *packet,
715e9f186e5SPeter A. G. Crosthwaite unsigned bytes)
716e9f186e5SPeter A. G. Crosthwaite {
717e9f186e5SPeter A. G. Crosthwaite uint64_t octets;
718e9f186e5SPeter A. G. Crosthwaite
719e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) received */
720c755c943SLuc Michel octets = ((uint64_t)(s->regs[R_OCTRXLO]) << 32) |
721c755c943SLuc Michel s->regs[R_OCTRXHI];
722e9f186e5SPeter A. G. Crosthwaite octets += bytes;
723c755c943SLuc Michel s->regs[R_OCTRXLO] = octets >> 32;
724c755c943SLuc Michel s->regs[R_OCTRXHI] = octets;
725e9f186e5SPeter A. G. Crosthwaite
726e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames received */
727c755c943SLuc Michel s->regs[R_RXCNT]++;
728e9f186e5SPeter A. G. Crosthwaite
729e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */
730e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) {
731c755c943SLuc Michel s->regs[R_RXBROADCNT]++;
732e9f186e5SPeter A. G. Crosthwaite }
733e9f186e5SPeter A. G. Crosthwaite
734e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */
735e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) {
736c755c943SLuc Michel s->regs[R_RXMULTICNT]++;
737e9f186e5SPeter A. G. Crosthwaite }
738e9f186e5SPeter A. G. Crosthwaite
739e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) {
740c755c943SLuc Michel s->regs[R_RX64CNT]++;
741e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) {
742c755c943SLuc Michel s->regs[R_RX65CNT]++;
743e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) {
744c755c943SLuc Michel s->regs[R_RX128CNT]++;
745e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) {
746c755c943SLuc Michel s->regs[R_RX256CNT]++;
747e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) {
748c755c943SLuc Michel s->regs[R_RX512CNT]++;
749e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) {
750c755c943SLuc Michel s->regs[R_RX1024CNT]++;
751e9f186e5SPeter A. G. Crosthwaite } else {
752c755c943SLuc Michel s->regs[R_RX1519CNT]++;
753e9f186e5SPeter A. G. Crosthwaite }
754e9f186e5SPeter A. G. Crosthwaite }
755e9f186e5SPeter A. G. Crosthwaite
756e9f186e5SPeter A. G. Crosthwaite /*
757e9f186e5SPeter A. G. Crosthwaite * Get the MAC Address bit from the specified position
758e9f186e5SPeter A. G. Crosthwaite */
get_bit(const uint8_t * mac,unsigned bit)759e9f186e5SPeter A. G. Crosthwaite static unsigned get_bit(const uint8_t *mac, unsigned bit)
760e9f186e5SPeter A. G. Crosthwaite {
761e9f186e5SPeter A. G. Crosthwaite unsigned byte;
762e9f186e5SPeter A. G. Crosthwaite
763e9f186e5SPeter A. G. Crosthwaite byte = mac[bit / 8];
764e9f186e5SPeter A. G. Crosthwaite byte >>= (bit & 0x7);
765e9f186e5SPeter A. G. Crosthwaite byte &= 1;
766e9f186e5SPeter A. G. Crosthwaite
767e9f186e5SPeter A. G. Crosthwaite return byte;
768e9f186e5SPeter A. G. Crosthwaite }
769e9f186e5SPeter A. G. Crosthwaite
770e9f186e5SPeter A. G. Crosthwaite /*
771e9f186e5SPeter A. G. Crosthwaite * Calculate a GEM MAC Address hash index
772e9f186e5SPeter A. G. Crosthwaite */
calc_mac_hash(const uint8_t * mac)773e9f186e5SPeter A. G. Crosthwaite static unsigned calc_mac_hash(const uint8_t *mac)
774e9f186e5SPeter A. G. Crosthwaite {
775e9f186e5SPeter A. G. Crosthwaite int index_bit, mac_bit;
776e9f186e5SPeter A. G. Crosthwaite unsigned hash_index;
777e9f186e5SPeter A. G. Crosthwaite
778e9f186e5SPeter A. G. Crosthwaite hash_index = 0;
779e9f186e5SPeter A. G. Crosthwaite mac_bit = 5;
780e9f186e5SPeter A. G. Crosthwaite for (index_bit = 5; index_bit >= 0; index_bit--) {
781e9f186e5SPeter A. G. Crosthwaite hash_index |= (get_bit(mac, mac_bit) ^
782e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 6) ^
783e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 12) ^
784e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 18) ^
785e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 24) ^
786e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 30) ^
787e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 36) ^
788e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 42)) << index_bit;
789e9f186e5SPeter A. G. Crosthwaite mac_bit--;
790e9f186e5SPeter A. G. Crosthwaite }
791e9f186e5SPeter A. G. Crosthwaite
792e9f186e5SPeter A. G. Crosthwaite return hash_index;
793e9f186e5SPeter A. G. Crosthwaite }
794e9f186e5SPeter A. G. Crosthwaite
795e9f186e5SPeter A. G. Crosthwaite /*
796e9f186e5SPeter A. G. Crosthwaite * gem_mac_address_filter:
797e9f186e5SPeter A. G. Crosthwaite * Accept or reject this destination address?
798e9f186e5SPeter A. G. Crosthwaite * Returns:
799e9f186e5SPeter A. G. Crosthwaite * GEM_RX_REJECT: reject
80063af1e0cSPeter Crosthwaite * >= 0: Specific address accept (which matched SAR is returned)
80163af1e0cSPeter Crosthwaite * others for various other modes of accept:
80263af1e0cSPeter Crosthwaite * GEM_RM_PROMISCUOUS_ACCEPT, GEM_RX_BROADCAST_ACCEPT,
80363af1e0cSPeter Crosthwaite * GEM_RX_MULTICAST_HASH_ACCEPT or GEM_RX_UNICAST_HASH_ACCEPT
804e9f186e5SPeter A. G. Crosthwaite */
gem_mac_address_filter(CadenceGEMState * s,const uint8_t * packet)805448f19e2SPeter Crosthwaite static int gem_mac_address_filter(CadenceGEMState *s, const uint8_t *packet)
806e9f186e5SPeter A. G. Crosthwaite {
807e9f186e5SPeter A. G. Crosthwaite uint8_t *gem_spaddr;
808fbc14a09STong Ho int i, is_mc;
809e9f186e5SPeter A. G. Crosthwaite
810e9f186e5SPeter A. G. Crosthwaite /* Promiscuous mode? */
81187a49c3fSLuc Michel if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, PROMISC)) {
81263af1e0cSPeter Crosthwaite return GEM_RX_PROMISCUOUS_ACCEPT;
813e9f186e5SPeter A. G. Crosthwaite }
814e9f186e5SPeter A. G. Crosthwaite
815e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) {
816e9f186e5SPeter A. G. Crosthwaite /* Reject broadcast packets? */
81787a49c3fSLuc Michel if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, NO_BROADCAST)) {
818e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT;
819e9f186e5SPeter A. G. Crosthwaite }
82063af1e0cSPeter Crosthwaite return GEM_RX_BROADCAST_ACCEPT;
821e9f186e5SPeter A. G. Crosthwaite }
822e9f186e5SPeter A. G. Crosthwaite
823e9f186e5SPeter A. G. Crosthwaite /* Accept packets -w- hash match? */
824fbc14a09STong Ho is_mc = is_multicast_ether_addr(packet);
82587a49c3fSLuc Michel if ((is_mc && (FIELD_EX32(s->regs[R_NWCFG], NWCFG, MULTICAST_HASH_EN))) ||
82687a49c3fSLuc Michel (!is_mc && FIELD_EX32(s->regs[R_NWCFG], NWCFG, UNICAST_HASH_EN))) {
827fbc14a09STong Ho uint64_t buckets;
828e9f186e5SPeter A. G. Crosthwaite unsigned hash_index;
829e9f186e5SPeter A. G. Crosthwaite
830e9f186e5SPeter A. G. Crosthwaite hash_index = calc_mac_hash(packet);
831c755c943SLuc Michel buckets = ((uint64_t)s->regs[R_HASHHI] << 32) | s->regs[R_HASHLO];
832fbc14a09STong Ho if ((buckets >> hash_index) & 1) {
833fbc14a09STong Ho return is_mc ? GEM_RX_MULTICAST_HASH_ACCEPT
834fbc14a09STong Ho : GEM_RX_UNICAST_HASH_ACCEPT;
835e9f186e5SPeter A. G. Crosthwaite }
836e9f186e5SPeter A. G. Crosthwaite }
837e9f186e5SPeter A. G. Crosthwaite
838e9f186e5SPeter A. G. Crosthwaite /* Check all 4 specific addresses */
839c755c943SLuc Michel gem_spaddr = (uint8_t *)&(s->regs[R_SPADDR1LO]);
84063af1e0cSPeter Crosthwaite for (i = 3; i >= 0; i--) {
84164eb9301SPeter Crosthwaite if (s->sar_active[i] && !memcmp(packet, gem_spaddr + 8 * i, 6)) {
84263af1e0cSPeter Crosthwaite return GEM_RX_SAR_ACCEPT + i;
843e9f186e5SPeter A. G. Crosthwaite }
844e9f186e5SPeter A. G. Crosthwaite }
845e9f186e5SPeter A. G. Crosthwaite
846e9f186e5SPeter A. G. Crosthwaite /* No address match; reject the packet */
847e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT;
848e9f186e5SPeter A. G. Crosthwaite }
849e9f186e5SPeter A. G. Crosthwaite
850e8e49943SAlistair Francis /* Figure out which queue the received data should be sent to */
get_queue_from_screen(CadenceGEMState * s,uint8_t * rxbuf_ptr,unsigned rxbufsize)851e8e49943SAlistair Francis static int get_queue_from_screen(CadenceGEMState *s, uint8_t *rxbuf_ptr,
852e8e49943SAlistair Francis unsigned rxbufsize)
853e8e49943SAlistair Francis {
854e8e49943SAlistair Francis uint32_t reg;
855e8e49943SAlistair Francis bool matched, mismatched;
856e8e49943SAlistair Francis int i, j;
857e8e49943SAlistair Francis
858e8e49943SAlistair Francis for (i = 0; i < s->num_type1_screeners; i++) {
859c755c943SLuc Michel reg = s->regs[R_SCREENING_TYPE1_REG0 + i];
860e8e49943SAlistair Francis matched = false;
861e8e49943SAlistair Francis mismatched = false;
862e8e49943SAlistair Francis
863e8e49943SAlistair Francis /* Screening is based on UDP Port */
864b46b526cSLuc Michel if (FIELD_EX32(reg, SCREENING_TYPE1_REG0, UDP_PORT_MATCH_EN)) {
865e8e49943SAlistair Francis uint16_t udp_port = rxbuf_ptr[14 + 22] << 8 | rxbuf_ptr[14 + 23];
866b46b526cSLuc Michel if (udp_port == FIELD_EX32(reg, SCREENING_TYPE1_REG0, UDP_PORT_MATCH)) {
867e8e49943SAlistair Francis matched = true;
868e8e49943SAlistair Francis } else {
869e8e49943SAlistair Francis mismatched = true;
870e8e49943SAlistair Francis }
871e8e49943SAlistair Francis }
872e8e49943SAlistair Francis
873e8e49943SAlistair Francis /* Screening is based on DS/TC */
874b46b526cSLuc Michel if (FIELD_EX32(reg, SCREENING_TYPE1_REG0, DSTC_ENABLE)) {
875e8e49943SAlistair Francis uint8_t dscp = rxbuf_ptr[14 + 1];
876b46b526cSLuc Michel if (dscp == FIELD_EX32(reg, SCREENING_TYPE1_REG0, DSTC_MATCH)) {
877e8e49943SAlistair Francis matched = true;
878e8e49943SAlistair Francis } else {
879e8e49943SAlistair Francis mismatched = true;
880e8e49943SAlistair Francis }
881e8e49943SAlistair Francis }
882e8e49943SAlistair Francis
883e8e49943SAlistair Francis if (matched && !mismatched) {
884b46b526cSLuc Michel return FIELD_EX32(reg, SCREENING_TYPE1_REG0, QUEUE_NUM);
885e8e49943SAlistair Francis }
886e8e49943SAlistair Francis }
887e8e49943SAlistair Francis
888e8e49943SAlistair Francis for (i = 0; i < s->num_type2_screeners; i++) {
889c755c943SLuc Michel reg = s->regs[R_SCREENING_TYPE2_REG0 + i];
890e8e49943SAlistair Francis matched = false;
891e8e49943SAlistair Francis mismatched = false;
892e8e49943SAlistair Francis
893b46b526cSLuc Michel if (FIELD_EX32(reg, SCREENING_TYPE2_REG0, ETHERTYPE_ENABLE)) {
894e8e49943SAlistair Francis uint16_t type = rxbuf_ptr[12] << 8 | rxbuf_ptr[13];
895b46b526cSLuc Michel int et_idx = FIELD_EX32(reg, SCREENING_TYPE2_REG0,
896b46b526cSLuc Michel ETHERTYPE_REG_INDEX);
897e8e49943SAlistair Francis
898e8e49943SAlistair Francis if (et_idx > s->num_type2_screeners) {
899e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range ethertype "
900e8e49943SAlistair Francis "register index: %d\n", et_idx);
901e8e49943SAlistair Francis }
902c755c943SLuc Michel if (type == s->regs[R_SCREENING_TYPE2_ETHERTYPE_REG0 +
903e8e49943SAlistair Francis et_idx]) {
904e8e49943SAlistair Francis matched = true;
905e8e49943SAlistair Francis } else {
906e8e49943SAlistair Francis mismatched = true;
907e8e49943SAlistair Francis }
908e8e49943SAlistair Francis }
909e8e49943SAlistair Francis
910e8e49943SAlistair Francis /* Compare A, B, C */
911e8e49943SAlistair Francis for (j = 0; j < 3; j++) {
91276723b8eSAndrew Yuan uint32_t cr0, cr1, mask, compare, disable_mask;
91376723b8eSAndrew Yuan uint32_t rx_cmp;
914e8e49943SAlistair Francis int offset;
915b46b526cSLuc Michel int cr_idx = extract32(reg, R_SCREENING_TYPE2_REG0_COMPARE_A_SHIFT + j * 6,
916b46b526cSLuc Michel R_SCREENING_TYPE2_REG0_COMPARE_A_LENGTH);
917e8e49943SAlistair Francis
918b46b526cSLuc Michel if (!extract32(reg, R_SCREENING_TYPE2_REG0_COMPARE_A_ENABLE_SHIFT + j * 6,
919b46b526cSLuc Michel R_SCREENING_TYPE2_REG0_COMPARE_A_ENABLE_LENGTH)) {
920e8e49943SAlistair Francis continue;
921e8e49943SAlistair Francis }
922b46b526cSLuc Michel
923e8e49943SAlistair Francis if (cr_idx > s->num_type2_screeners) {
924e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range compare "
925e8e49943SAlistair Francis "register index: %d\n", cr_idx);
926e8e49943SAlistair Francis }
927e8e49943SAlistair Francis
928c755c943SLuc Michel cr0 = s->regs[R_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2];
929b46b526cSLuc Michel cr1 = s->regs[R_TYPE2_COMPARE_0_WORD_1 + cr_idx * 2];
930b46b526cSLuc Michel offset = FIELD_EX32(cr1, TYPE2_COMPARE_0_WORD_1, OFFSET_VALUE);
931e8e49943SAlistair Francis
932b46b526cSLuc Michel switch (FIELD_EX32(cr1, TYPE2_COMPARE_0_WORD_1, COMPARE_OFFSET)) {
933e8e49943SAlistair Francis case 3: /* Skip UDP header */
934e8e49943SAlistair Francis qemu_log_mask(LOG_UNIMP, "TCP compare offsets"
935e8e49943SAlistair Francis "unimplemented - assuming UDP\n");
936e8e49943SAlistair Francis offset += 8;
937e8e49943SAlistair Francis /* Fallthrough */
938e8e49943SAlistair Francis case 2: /* skip the IP header */
939e8e49943SAlistair Francis offset += 20;
940e8e49943SAlistair Francis /* Fallthrough */
941e8e49943SAlistair Francis case 1: /* Count from after the ethertype */
942e8e49943SAlistair Francis offset += 14;
943e8e49943SAlistair Francis break;
944e8e49943SAlistair Francis case 0:
945e8e49943SAlistair Francis /* Offset from start of frame */
946e8e49943SAlistair Francis break;
947e8e49943SAlistair Francis }
948e8e49943SAlistair Francis
94976723b8eSAndrew Yuan disable_mask =
95076723b8eSAndrew Yuan FIELD_EX32(cr1, TYPE2_COMPARE_0_WORD_1, DISABLE_MASK);
95176723b8eSAndrew Yuan if (disable_mask) {
95276723b8eSAndrew Yuan /*
95376723b8eSAndrew Yuan * If disable_mask is set, mask_value is used as an
95476723b8eSAndrew Yuan * additional 2 byte Compare Value; that is equivalent
95576723b8eSAndrew Yuan * to using the whole cr0 register as the comparison value.
95676723b8eSAndrew Yuan * Load 32 bits of data from rx_buf, and set mask to
95776723b8eSAndrew Yuan * all-ones so we compare all 32 bits.
95876723b8eSAndrew Yuan */
95976723b8eSAndrew Yuan rx_cmp = ldl_le_p(rxbuf_ptr + offset);
96076723b8eSAndrew Yuan mask = 0xFFFFFFFF;
96176723b8eSAndrew Yuan compare = cr0;
96276723b8eSAndrew Yuan } else {
96376723b8eSAndrew Yuan rx_cmp = lduw_le_p(rxbuf_ptr + offset);
964b46b526cSLuc Michel mask = FIELD_EX32(cr0, TYPE2_COMPARE_0_WORD_0, MASK_VALUE);
96576723b8eSAndrew Yuan compare =
96676723b8eSAndrew Yuan FIELD_EX32(cr0, TYPE2_COMPARE_0_WORD_0, COMPARE_VALUE);
96776723b8eSAndrew Yuan }
968e8e49943SAlistair Francis
969b46b526cSLuc Michel if ((rx_cmp & mask) == (compare & mask)) {
970e8e49943SAlistair Francis matched = true;
971e8e49943SAlistair Francis } else {
972e8e49943SAlistair Francis mismatched = true;
973e8e49943SAlistair Francis }
974e8e49943SAlistair Francis }
975e8e49943SAlistair Francis
976e8e49943SAlistair Francis if (matched && !mismatched) {
977b46b526cSLuc Michel return FIELD_EX32(reg, SCREENING_TYPE2_REG0, QUEUE_NUM);
978e8e49943SAlistair Francis }
979e8e49943SAlistair Francis }
980e8e49943SAlistair Francis
981e8e49943SAlistair Francis /* We made it here, assume it's queue 0 */
982e8e49943SAlistair Francis return 0;
983e8e49943SAlistair Francis }
984e8e49943SAlistair Francis
gem_get_queue_base_addr(CadenceGEMState * s,bool tx,int q)98596ea126aSSai Pavan Boddu static uint32_t gem_get_queue_base_addr(CadenceGEMState *s, bool tx, int q)
98696ea126aSSai Pavan Boddu {
98796ea126aSSai Pavan Boddu uint32_t base_addr = 0;
98896ea126aSSai Pavan Boddu
98996ea126aSSai Pavan Boddu switch (q) {
99096ea126aSSai Pavan Boddu case 0:
991c755c943SLuc Michel base_addr = s->regs[tx ? R_TXQBASE : R_RXQBASE];
99296ea126aSSai Pavan Boddu break;
99396ea126aSSai Pavan Boddu case 1 ... (MAX_PRIORITY_QUEUES - 1):
994c755c943SLuc Michel base_addr = s->regs[(tx ? R_TRANSMIT_Q1_PTR :
995c755c943SLuc Michel R_RECEIVE_Q1_PTR) + q - 1];
99696ea126aSSai Pavan Boddu break;
99796ea126aSSai Pavan Boddu default:
99896ea126aSSai Pavan Boddu g_assert_not_reached();
99996ea126aSSai Pavan Boddu };
100096ea126aSSai Pavan Boddu
100196ea126aSSai Pavan Boddu return base_addr;
100296ea126aSSai Pavan Boddu }
100396ea126aSSai Pavan Boddu
gem_get_tx_queue_base_addr(CadenceGEMState * s,int q)100496ea126aSSai Pavan Boddu static inline uint32_t gem_get_tx_queue_base_addr(CadenceGEMState *s, int q)
100596ea126aSSai Pavan Boddu {
100696ea126aSSai Pavan Boddu return gem_get_queue_base_addr(s, true, q);
100796ea126aSSai Pavan Boddu }
100896ea126aSSai Pavan Boddu
gem_get_rx_queue_base_addr(CadenceGEMState * s,int q)100996ea126aSSai Pavan Boddu static inline uint32_t gem_get_rx_queue_base_addr(CadenceGEMState *s, int q)
101096ea126aSSai Pavan Boddu {
101196ea126aSSai Pavan Boddu return gem_get_queue_base_addr(s, false, q);
101296ea126aSSai Pavan Boddu }
101396ea126aSSai Pavan Boddu
gem_get_desc_addr(CadenceGEMState * s,bool tx,int q)1014357aa013SEdgar E. Iglesias static hwaddr gem_get_desc_addr(CadenceGEMState *s, bool tx, int q)
1015357aa013SEdgar E. Iglesias {
1016357aa013SEdgar E. Iglesias hwaddr desc_addr = 0;
1017357aa013SEdgar E. Iglesias
101801f9175dSLuc Michel if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) {
1019c755c943SLuc Michel desc_addr = s->regs[tx ? R_TBQPH : R_RBQPH];
1020357aa013SEdgar E. Iglesias }
1021357aa013SEdgar E. Iglesias desc_addr <<= 32;
1022357aa013SEdgar E. Iglesias desc_addr |= tx ? s->tx_desc_addr[q] : s->rx_desc_addr[q];
1023357aa013SEdgar E. Iglesias return desc_addr;
1024357aa013SEdgar E. Iglesias }
1025357aa013SEdgar E. Iglesias
gem_get_tx_desc_addr(CadenceGEMState * s,int q)1026357aa013SEdgar E. Iglesias static hwaddr gem_get_tx_desc_addr(CadenceGEMState *s, int q)
1027357aa013SEdgar E. Iglesias {
1028357aa013SEdgar E. Iglesias return gem_get_desc_addr(s, true, q);
1029357aa013SEdgar E. Iglesias }
1030357aa013SEdgar E. Iglesias
gem_get_rx_desc_addr(CadenceGEMState * s,int q)1031357aa013SEdgar E. Iglesias static hwaddr gem_get_rx_desc_addr(CadenceGEMState *s, int q)
1032357aa013SEdgar E. Iglesias {
1033357aa013SEdgar E. Iglesias return gem_get_desc_addr(s, false, q);
1034357aa013SEdgar E. Iglesias }
1035357aa013SEdgar E. Iglesias
gem_get_rx_desc(CadenceGEMState * s,int q)103667101725SAlistair Francis static void gem_get_rx_desc(CadenceGEMState *s, int q)
103706c2fe95SPeter Crosthwaite {
1038357aa013SEdgar E. Iglesias hwaddr desc_addr = gem_get_rx_desc_addr(s, q);
1039357aa013SEdgar E. Iglesias
1040357aa013SEdgar E. Iglesias DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", desc_addr);
1041357aa013SEdgar E. Iglesias
104206c2fe95SPeter Crosthwaite /* read current descriptor */
1043357aa013SEdgar E. Iglesias address_space_read(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED,
1044b7cbebf2SPhilippe Mathieu-Daudé s->rx_desc[q],
1045e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, true));
104606c2fe95SPeter Crosthwaite
104706c2fe95SPeter Crosthwaite /* Descriptor owned by software ? */
104867101725SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[q]) == 1) {
1049357aa013SEdgar E. Iglesias DB_PRINT("descriptor 0x%" HWADDR_PRIx " owned by sw.\n", desc_addr);
1050466da857SLuc Michel s->regs[R_RXSTATUS] |= R_RXSTATUS_BUF_NOT_AVAILABLE_MASK;
1051987e8060SLuc Michel gem_set_isr(s, q, R_ISR_RX_USED_MASK);
105206c2fe95SPeter Crosthwaite /* Handle interrupt consequences */
105306c2fe95SPeter Crosthwaite gem_update_int_status(s);
105406c2fe95SPeter Crosthwaite }
105506c2fe95SPeter Crosthwaite }
105606c2fe95SPeter Crosthwaite
1057e9f186e5SPeter A. G. Crosthwaite /*
1058e9f186e5SPeter A. G. Crosthwaite * gem_receive:
1059e9f186e5SPeter A. G. Crosthwaite * Fit a packet handed to us by QEMU into the receive descriptor ring.
1060e9f186e5SPeter A. G. Crosthwaite */
gem_receive(NetClientState * nc,const uint8_t * buf,size_t size)10614e68f7a0SStefan Hajnoczi static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size)
1062e9f186e5SPeter A. G. Crosthwaite {
106324d62fd5SSai Pavan Boddu CadenceGEMState *s = qemu_get_nic_opaque(nc);
1064e9f186e5SPeter A. G. Crosthwaite unsigned rxbufsize, bytes_to_copy;
1065e9f186e5SPeter A. G. Crosthwaite unsigned rxbuf_offset;
1066e9f186e5SPeter A. G. Crosthwaite uint8_t *rxbuf_ptr;
10673b2c97f9SEdgar E. Iglesias bool first_desc = true;
106863af1e0cSPeter Crosthwaite int maf;
10692bf57f73SAlistair Francis int q = 0;
1070e9f186e5SPeter A. G. Crosthwaite
1071e9f186e5SPeter A. G. Crosthwaite /* Is this destination MAC address "for us" ? */
107263af1e0cSPeter Crosthwaite maf = gem_mac_address_filter(s, buf);
107363af1e0cSPeter Crosthwaite if (maf == GEM_RX_REJECT) {
10742431f4f1SMichael Tokarev return size; /* no, drop silently b/c it's not an error */
1075e9f186e5SPeter A. G. Crosthwaite }
1076e9f186e5SPeter A. G. Crosthwaite
1077e9f186e5SPeter A. G. Crosthwaite /* Discard packets with receive length error enabled ? */
107887a49c3fSLuc Michel if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, LEN_ERR_DISCARD)) {
1079e9f186e5SPeter A. G. Crosthwaite unsigned type_len;
1080e9f186e5SPeter A. G. Crosthwaite
1081e9f186e5SPeter A. G. Crosthwaite /* Fish the ethertype / length field out of the RX packet */
1082e9f186e5SPeter A. G. Crosthwaite type_len = buf[12] << 8 | buf[13];
1083e9f186e5SPeter A. G. Crosthwaite /* It is a length field, not an ethertype */
1084e9f186e5SPeter A. G. Crosthwaite if (type_len < 0x600) {
1085e9f186e5SPeter A. G. Crosthwaite if (size < type_len) {
1086e9f186e5SPeter A. G. Crosthwaite /* discard */
1087e9f186e5SPeter A. G. Crosthwaite return -1;
1088e9f186e5SPeter A. G. Crosthwaite }
1089e9f186e5SPeter A. G. Crosthwaite }
1090e9f186e5SPeter A. G. Crosthwaite }
1091e9f186e5SPeter A. G. Crosthwaite
1092e9f186e5SPeter A. G. Crosthwaite /*
1093e9f186e5SPeter A. G. Crosthwaite * Determine configured receive buffer offset (probably 0)
1094e9f186e5SPeter A. G. Crosthwaite */
109587a49c3fSLuc Michel rxbuf_offset = FIELD_EX32(s->regs[R_NWCFG], NWCFG, RECV_BUF_OFFSET);
1096e9f186e5SPeter A. G. Crosthwaite
1097e9f186e5SPeter A. G. Crosthwaite /* The configure size of each receive buffer. Determines how many
1098e9f186e5SPeter A. G. Crosthwaite * buffers needed to hold this packet.
1099e9f186e5SPeter A. G. Crosthwaite */
110001f9175dSLuc Michel rxbufsize = FIELD_EX32(s->regs[R_DMACFG], DMACFG, RX_BUF_SIZE);
110101f9175dSLuc Michel rxbufsize *= GEM_DMACFG_RBUFSZ_MUL;
110201f9175dSLuc Michel
1103e9f186e5SPeter A. G. Crosthwaite bytes_to_copy = size;
1104e9f186e5SPeter A. G. Crosthwaite
1105f265ae8cSAlistair Francis /* Hardware allows a zero value here but warns against it. To avoid QEMU
1106f265ae8cSAlistair Francis * indefinite loops we enforce a minimum value here
1107f265ae8cSAlistair Francis */
1108f265ae8cSAlistair Francis if (rxbufsize < GEM_DMACFG_RBUFSZ_MUL) {
1109f265ae8cSAlistair Francis rxbufsize = GEM_DMACFG_RBUFSZ_MUL;
1110f265ae8cSAlistair Francis }
1111f265ae8cSAlistair Francis
1112191946c5SPeter Crosthwaite /* Pad to minimum length. Assume FCS field is stripped, logic
1113191946c5SPeter Crosthwaite * below will increment it to the real minimum of 64 when
1114191946c5SPeter Crosthwaite * not FCS stripping
1115191946c5SPeter Crosthwaite */
1116191946c5SPeter Crosthwaite if (size < 60) {
1117191946c5SPeter Crosthwaite size = 60;
1118191946c5SPeter Crosthwaite }
1119191946c5SPeter Crosthwaite
1120e9f186e5SPeter A. G. Crosthwaite /* Strip of FCS field ? (usually yes) */
112187a49c3fSLuc Michel if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, FCS_REMOVE)) {
1122e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr = (void *)buf;
1123e9f186e5SPeter A. G. Crosthwaite } else {
1124df93de98SLuc Michel uint32_t crc_val;
1125e9f186e5SPeter A. G. Crosthwaite
112624d62fd5SSai Pavan Boddu if (size > MAX_FRAME_SIZE - sizeof(crc_val)) {
112724d62fd5SSai Pavan Boddu size = MAX_FRAME_SIZE - sizeof(crc_val);
1128244381ecSPrasad J Pandit }
1129244381ecSPrasad J Pandit bytes_to_copy = size;
1130e9f186e5SPeter A. G. Crosthwaite /* The application wants the FCS field, which QEMU does not provide.
11313048ed6aSPeter Crosthwaite * We must try and calculate one.
1132e9f186e5SPeter A. G. Crosthwaite */
1133e9f186e5SPeter A. G. Crosthwaite
113424d62fd5SSai Pavan Boddu memcpy(s->rx_packet, buf, size);
113524d62fd5SSai Pavan Boddu memset(s->rx_packet + size, 0, MAX_FRAME_SIZE - size);
113624d62fd5SSai Pavan Boddu rxbuf_ptr = s->rx_packet;
113724d62fd5SSai Pavan Boddu crc_val = cpu_to_le32(crc32(0, s->rx_packet, MAX(size, 60)));
113824d62fd5SSai Pavan Boddu memcpy(s->rx_packet + size, &crc_val, sizeof(crc_val));
1139e9f186e5SPeter A. G. Crosthwaite
1140e9f186e5SPeter A. G. Crosthwaite bytes_to_copy += 4;
1141e9f186e5SPeter A. G. Crosthwaite size += 4;
1142e9f186e5SPeter A. G. Crosthwaite }
1143e9f186e5SPeter A. G. Crosthwaite
11446fe7661dSSai Pavan Boddu DB_PRINT("config bufsize: %u packet size: %zd\n", rxbufsize, size);
1145e9f186e5SPeter A. G. Crosthwaite
1146b12227afSStefan Weil /* Find which queue we are targeting */
1147e8e49943SAlistair Francis q = get_queue_from_screen(s, rxbuf_ptr, rxbufsize);
1148e8e49943SAlistair Francis
11497ca151c3SSai Pavan Boddu if (size > gem_get_max_buf_len(s, false)) {
11507ca151c3SSai Pavan Boddu qemu_log_mask(LOG_GUEST_ERROR, "rx frame too long\n");
1151987e8060SLuc Michel gem_set_isr(s, q, R_ISR_AMBA_ERROR_MASK);
11527ca151c3SSai Pavan Boddu return -1;
11537ca151c3SSai Pavan Boddu }
11547ca151c3SSai Pavan Boddu
11557cfd65e4SPeter Crosthwaite while (bytes_to_copy) {
1156357aa013SEdgar E. Iglesias hwaddr desc_addr;
1157357aa013SEdgar E. Iglesias
115806c2fe95SPeter Crosthwaite /* Do nothing if receive is not enabled. */
115906c2fe95SPeter Crosthwaite if (!gem_can_receive(nc)) {
1160e9f186e5SPeter A. G. Crosthwaite return -1;
1161e9f186e5SPeter A. G. Crosthwaite }
1162e9f186e5SPeter A. G. Crosthwaite
11636fe7661dSSai Pavan Boddu DB_PRINT("copy %" PRIu32 " bytes to 0x%" PRIx64 "\n",
1164dda8f185SBin Meng MIN(bytes_to_copy, rxbufsize),
1165dda8f185SBin Meng rx_desc_get_buffer(s, s->rx_desc[q]));
1166e9f186e5SPeter A. G. Crosthwaite
1167e9f186e5SPeter A. G. Crosthwaite /* Copy packet data to emulated DMA buffer */
116884aec8efSEdgar E. Iglesias address_space_write(&s->dma_as, rx_desc_get_buffer(s, s->rx_desc[q]) +
11692bf57f73SAlistair Francis rxbuf_offset,
117084aec8efSEdgar E. Iglesias MEMTXATTRS_UNSPECIFIED, rxbuf_ptr,
1171e48fdd9dSEdgar E. Iglesias MIN(bytes_to_copy, rxbufsize));
1172e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr += MIN(bytes_to_copy, rxbufsize);
117330570698SPeter Crosthwaite bytes_to_copy -= MIN(bytes_to_copy, rxbufsize);
11743b2c97f9SEdgar E. Iglesias
117559ab136aSRamon Fried rx_desc_clear_control(s->rx_desc[q]);
117659ab136aSRamon Fried
11773b2c97f9SEdgar E. Iglesias /* Update the descriptor. */
11783b2c97f9SEdgar E. Iglesias if (first_desc) {
11792bf57f73SAlistair Francis rx_desc_set_sof(s->rx_desc[q]);
11803b2c97f9SEdgar E. Iglesias first_desc = false;
11813b2c97f9SEdgar E. Iglesias }
11823b2c97f9SEdgar E. Iglesias if (bytes_to_copy == 0) {
11832bf57f73SAlistair Francis rx_desc_set_eof(s->rx_desc[q]);
11842bf57f73SAlistair Francis rx_desc_set_length(s->rx_desc[q], size);
11853b2c97f9SEdgar E. Iglesias }
11862bf57f73SAlistair Francis rx_desc_set_ownership(s->rx_desc[q]);
118763af1e0cSPeter Crosthwaite
118863af1e0cSPeter Crosthwaite switch (maf) {
118963af1e0cSPeter Crosthwaite case GEM_RX_PROMISCUOUS_ACCEPT:
119063af1e0cSPeter Crosthwaite break;
119163af1e0cSPeter Crosthwaite case GEM_RX_BROADCAST_ACCEPT:
11922bf57f73SAlistair Francis rx_desc_set_broadcast(s->rx_desc[q]);
119363af1e0cSPeter Crosthwaite break;
119463af1e0cSPeter Crosthwaite case GEM_RX_UNICAST_HASH_ACCEPT:
11952bf57f73SAlistair Francis rx_desc_set_unicast_hash(s->rx_desc[q]);
119663af1e0cSPeter Crosthwaite break;
119763af1e0cSPeter Crosthwaite case GEM_RX_MULTICAST_HASH_ACCEPT:
11982bf57f73SAlistair Francis rx_desc_set_multicast_hash(s->rx_desc[q]);
119963af1e0cSPeter Crosthwaite break;
120063af1e0cSPeter Crosthwaite case GEM_RX_REJECT:
120163af1e0cSPeter Crosthwaite abort();
120263af1e0cSPeter Crosthwaite default: /* SAR */
12032bf57f73SAlistair Francis rx_desc_set_sar(s->rx_desc[q], maf);
120463af1e0cSPeter Crosthwaite }
120563af1e0cSPeter Crosthwaite
12063b2c97f9SEdgar E. Iglesias /* Descriptor write-back. */
1207357aa013SEdgar E. Iglesias desc_addr = gem_get_rx_desc_addr(s, q);
1208b7cbebf2SPhilippe Mathieu-Daudé address_space_write(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED,
1209b7cbebf2SPhilippe Mathieu-Daudé s->rx_desc[q],
1210e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, true));
12113b2c97f9SEdgar E. Iglesias
1212e9f186e5SPeter A. G. Crosthwaite /* Next descriptor */
12132bf57f73SAlistair Francis if (rx_desc_get_wrap(s->rx_desc[q])) {
1214288f1e3fSPeter Crosthwaite DB_PRINT("wrapping RX descriptor list\n");
121596ea126aSSai Pavan Boddu s->rx_desc_addr[q] = gem_get_rx_queue_base_addr(s, q);
1216e9f186e5SPeter A. G. Crosthwaite } else {
1217288f1e3fSPeter Crosthwaite DB_PRINT("incrementing RX descriptor list\n");
1218e48fdd9dSEdgar E. Iglesias s->rx_desc_addr[q] += 4 * gem_get_desc_len(s, true);
1219e9f186e5SPeter A. G. Crosthwaite }
122067101725SAlistair Francis
122167101725SAlistair Francis gem_get_rx_desc(s, q);
12227cfd65e4SPeter Crosthwaite }
1223e9f186e5SPeter A. G. Crosthwaite
1224e9f186e5SPeter A. G. Crosthwaite /* Count it */
1225e9f186e5SPeter A. G. Crosthwaite gem_receive_updatestats(s, buf, size);
1226e9f186e5SPeter A. G. Crosthwaite
1227466da857SLuc Michel s->regs[R_RXSTATUS] |= R_RXSTATUS_FRAME_RECEIVED_MASK;
1228987e8060SLuc Michel gem_set_isr(s, q, R_ISR_RECV_COMPLETE_MASK);
1229e9f186e5SPeter A. G. Crosthwaite
1230e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */
1231e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s);
1232e9f186e5SPeter A. G. Crosthwaite
1233e9f186e5SPeter A. G. Crosthwaite return size;
1234e9f186e5SPeter A. G. Crosthwaite }
1235e9f186e5SPeter A. G. Crosthwaite
1236e9f186e5SPeter A. G. Crosthwaite /*
1237e9f186e5SPeter A. G. Crosthwaite * gem_transmit_updatestats:
1238e9f186e5SPeter A. G. Crosthwaite * Increment transmit statistics.
1239e9f186e5SPeter A. G. Crosthwaite */
gem_transmit_updatestats(CadenceGEMState * s,const uint8_t * packet,unsigned bytes)1240448f19e2SPeter Crosthwaite static void gem_transmit_updatestats(CadenceGEMState *s, const uint8_t *packet,
1241e9f186e5SPeter A. G. Crosthwaite unsigned bytes)
1242e9f186e5SPeter A. G. Crosthwaite {
1243e9f186e5SPeter A. G. Crosthwaite uint64_t octets;
1244e9f186e5SPeter A. G. Crosthwaite
1245e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) transmitted */
1246c755c943SLuc Michel octets = ((uint64_t)(s->regs[R_OCTTXLO]) << 32) |
1247c755c943SLuc Michel s->regs[R_OCTTXHI];
1248e9f186e5SPeter A. G. Crosthwaite octets += bytes;
1249c755c943SLuc Michel s->regs[R_OCTTXLO] = octets >> 32;
1250c755c943SLuc Michel s->regs[R_OCTTXHI] = octets;
1251e9f186e5SPeter A. G. Crosthwaite
1252e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames transmitted */
1253c755c943SLuc Michel s->regs[R_TXCNT]++;
1254e9f186e5SPeter A. G. Crosthwaite
1255e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */
1256e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) {
1257c755c943SLuc Michel s->regs[R_TXBCNT]++;
1258e9f186e5SPeter A. G. Crosthwaite }
1259e9f186e5SPeter A. G. Crosthwaite
1260e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */
1261e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) {
1262c755c943SLuc Michel s->regs[R_TXMCNT]++;
1263e9f186e5SPeter A. G. Crosthwaite }
1264e9f186e5SPeter A. G. Crosthwaite
1265e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) {
1266c755c943SLuc Michel s->regs[R_TX64CNT]++;
1267e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) {
1268c755c943SLuc Michel s->regs[R_TX65CNT]++;
1269e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) {
1270c755c943SLuc Michel s->regs[R_TX128CNT]++;
1271e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) {
1272c755c943SLuc Michel s->regs[R_TX256CNT]++;
1273e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) {
1274c755c943SLuc Michel s->regs[R_TX512CNT]++;
1275e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) {
1276c755c943SLuc Michel s->regs[R_TX1024CNT]++;
1277e9f186e5SPeter A. G. Crosthwaite } else {
1278c755c943SLuc Michel s->regs[R_TX1519CNT]++;
1279e9f186e5SPeter A. G. Crosthwaite }
1280e9f186e5SPeter A. G. Crosthwaite }
1281e9f186e5SPeter A. G. Crosthwaite
1282e9f186e5SPeter A. G. Crosthwaite /*
1283e9f186e5SPeter A. G. Crosthwaite * gem_transmit:
1284e9f186e5SPeter A. G. Crosthwaite * Fish packets out of the descriptor ring and feed them to QEMU
1285e9f186e5SPeter A. G. Crosthwaite */
gem_transmit(CadenceGEMState * s)1286448f19e2SPeter Crosthwaite static void gem_transmit(CadenceGEMState *s)
1287e9f186e5SPeter A. G. Crosthwaite {
12888568313fSEdgar E. Iglesias uint32_t desc[DESC_MAX_NUM_WORDS];
1289a8170e5eSAvi Kivity hwaddr packet_desc_addr;
1290e9f186e5SPeter A. G. Crosthwaite uint8_t *p;
1291e9f186e5SPeter A. G. Crosthwaite unsigned total_bytes;
12922bf57f73SAlistair Francis int q = 0;
1293e9f186e5SPeter A. G. Crosthwaite
1294e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */
1295bd8a922dSLuc Michel if (!FIELD_EX32(s->regs[R_NWCTRL], NWCTRL, ENABLE_TRANSMIT)) {
1296e9f186e5SPeter A. G. Crosthwaite return;
1297e9f186e5SPeter A. G. Crosthwaite }
1298e9f186e5SPeter A. G. Crosthwaite
1299e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n");
1300e9f186e5SPeter A. G. Crosthwaite
13013048ed6aSPeter Crosthwaite /* The packet we will hand off to QEMU.
1302e9f186e5SPeter A. G. Crosthwaite * Packets scattered across multiple descriptors are gathered to this
1303e9f186e5SPeter A. G. Crosthwaite * one contiguous buffer first.
1304e9f186e5SPeter A. G. Crosthwaite */
130524d62fd5SSai Pavan Boddu p = s->tx_packet;
1306e9f186e5SPeter A. G. Crosthwaite total_bytes = 0;
1307e9f186e5SPeter A. G. Crosthwaite
130867101725SAlistair Francis for (q = s->num_priority_queues - 1; q >= 0; q--) {
1309e9f186e5SPeter A. G. Crosthwaite /* read current descriptor */
1310357aa013SEdgar E. Iglesias packet_desc_addr = gem_get_tx_desc_addr(s, q);
1311fa15286aSPeter Crosthwaite
1312fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr);
131384aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, packet_desc_addr,
1314b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc,
1315e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, false));
1316e9f186e5SPeter A. G. Crosthwaite /* Handle all descriptors owned by hardware */
1317e9f186e5SPeter A. G. Crosthwaite while (tx_desc_get_used(desc) == 0) {
1318e9f186e5SPeter A. G. Crosthwaite
1319e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */
1320bd8a922dSLuc Michel if (!FIELD_EX32(s->regs[R_NWCTRL], NWCTRL, ENABLE_TRANSMIT)) {
1321e9f186e5SPeter A. G. Crosthwaite return;
1322e9f186e5SPeter A. G. Crosthwaite }
132367101725SAlistair Francis print_gem_tx_desc(desc, q);
1324e9f186e5SPeter A. G. Crosthwaite
1325e9f186e5SPeter A. G. Crosthwaite /* The real hardware would eat this (and possibly crash).
1326e9f186e5SPeter A. G. Crosthwaite * For QEMU let's lend a helping hand.
1327e9f186e5SPeter A. G. Crosthwaite */
1328e48fdd9dSEdgar E. Iglesias if ((tx_desc_get_buffer(s, desc) == 0) ||
1329e9f186e5SPeter A. G. Crosthwaite (tx_desc_get_length(desc) == 0)) {
13306fe7661dSSai Pavan Boddu DB_PRINT("Invalid TX descriptor @ 0x%" HWADDR_PRIx "\n",
13316fe7661dSSai Pavan Boddu packet_desc_addr);
1332e9f186e5SPeter A. G. Crosthwaite break;
1333e9f186e5SPeter A. G. Crosthwaite }
1334e9f186e5SPeter A. G. Crosthwaite
13357ca151c3SSai Pavan Boddu if (tx_desc_get_length(desc) > gem_get_max_buf_len(s, true) -
133624d62fd5SSai Pavan Boddu (p - s->tx_packet)) {
13377ca151c3SSai Pavan Boddu qemu_log_mask(LOG_GUEST_ERROR, "TX descriptor @ 0x%" \
13387ca151c3SSai Pavan Boddu HWADDR_PRIx " too large: size 0x%x space 0x%zx\n",
1339dda8f185SBin Meng packet_desc_addr, tx_desc_get_length(desc),
13407ca151c3SSai Pavan Boddu gem_get_max_buf_len(s, true) - (p - s->tx_packet));
1341987e8060SLuc Michel gem_set_isr(s, q, R_ISR_AMBA_ERROR_MASK);
1342d7f05365SMichael S. Tsirkin break;
1343d7f05365SMichael S. Tsirkin }
1344d7f05365SMichael S. Tsirkin
134577524d11SAlistair Francis /* Gather this fragment of the packet from "dma memory" to our
134677524d11SAlistair Francis * contig buffer.
1347e9f186e5SPeter A. G. Crosthwaite */
134884aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, tx_desc_get_buffer(s, desc),
134984aec8efSEdgar E. Iglesias MEMTXATTRS_UNSPECIFIED,
135084aec8efSEdgar E. Iglesias p, tx_desc_get_length(desc));
1351e9f186e5SPeter A. G. Crosthwaite p += tx_desc_get_length(desc);
1352e9f186e5SPeter A. G. Crosthwaite total_bytes += tx_desc_get_length(desc);
1353e9f186e5SPeter A. G. Crosthwaite
1354e9f186e5SPeter A. G. Crosthwaite /* Last descriptor for this packet; hand the whole thing off */
1355e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_last(desc)) {
13568568313fSEdgar E. Iglesias uint32_t desc_first[DESC_MAX_NUM_WORDS];
1357357aa013SEdgar E. Iglesias hwaddr desc_addr = gem_get_tx_desc_addr(s, q);
13586ab57a6bSPeter Crosthwaite
1359e9f186e5SPeter A. G. Crosthwaite /* Modify the 1st descriptor of this packet to be owned by
1360e9f186e5SPeter A. G. Crosthwaite * the processor.
1361e9f186e5SPeter A. G. Crosthwaite */
1362357aa013SEdgar E. Iglesias address_space_read(&s->dma_as, desc_addr,
1363b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc_first,
13646ab57a6bSPeter Crosthwaite sizeof(desc_first));
13656ab57a6bSPeter Crosthwaite tx_desc_set_used(desc_first);
1366357aa013SEdgar E. Iglesias address_space_write(&s->dma_as, desc_addr,
1367b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc_first,
13686ab57a6bSPeter Crosthwaite sizeof(desc_first));
13693048ed6aSPeter Crosthwaite /* Advance the hardware current descriptor past this packet */
1370e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) {
137196ea126aSSai Pavan Boddu s->tx_desc_addr[q] = gem_get_tx_queue_base_addr(s, q);
1372e9f186e5SPeter A. G. Crosthwaite } else {
1373e48fdd9dSEdgar E. Iglesias s->tx_desc_addr[q] = packet_desc_addr +
1374e48fdd9dSEdgar E. Iglesias 4 * gem_get_desc_len(s, false);
1375e9f186e5SPeter A. G. Crosthwaite }
13762bf57f73SAlistair Francis DB_PRINT("TX descriptor next: 0x%08x\n", s->tx_desc_addr[q]);
1377e9f186e5SPeter A. G. Crosthwaite
1378466da857SLuc Michel s->regs[R_TXSTATUS] |= R_TXSTATUS_TRANSMIT_COMPLETE_MASK;
1379987e8060SLuc Michel gem_set_isr(s, q, R_ISR_XMIT_COMPLETE_MASK);
138067101725SAlistair Francis
1381e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */
1382e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s);
1383e9f186e5SPeter A. G. Crosthwaite
1384e9f186e5SPeter A. G. Crosthwaite /* Is checksum offload enabled? */
138501f9175dSLuc Michel if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, TX_PBUF_CSUM_OFFLOAD)) {
1386f5746335SBin Meng net_checksum_calculate(s->tx_packet, total_bytes, CSUM_ALL);
1387e9f186e5SPeter A. G. Crosthwaite }
1388e9f186e5SPeter A. G. Crosthwaite
1389e9f186e5SPeter A. G. Crosthwaite /* Update MAC statistics */
139024d62fd5SSai Pavan Boddu gem_transmit_updatestats(s, s->tx_packet, total_bytes);
1391e9f186e5SPeter A. G. Crosthwaite
1392e9f186e5SPeter A. G. Crosthwaite /* Send the packet somewhere */
1393bd8a922dSLuc Michel if (s->phy_loop || FIELD_EX32(s->regs[R_NWCTRL], NWCTRL,
1394bd8a922dSLuc Michel LOOPBACK_LOCAL)) {
1395e73adfbeSAlexander Bulekov qemu_receive_packet(qemu_get_queue(s->nic), s->tx_packet,
139677524d11SAlistair Francis total_bytes);
1397e9f186e5SPeter A. G. Crosthwaite } else {
139824d62fd5SSai Pavan Boddu qemu_send_packet(qemu_get_queue(s->nic), s->tx_packet,
1399b356f76dSJason Wang total_bytes);
1400e9f186e5SPeter A. G. Crosthwaite }
1401e9f186e5SPeter A. G. Crosthwaite
1402e9f186e5SPeter A. G. Crosthwaite /* Prepare for next packet */
140324d62fd5SSai Pavan Boddu p = s->tx_packet;
1404e9f186e5SPeter A. G. Crosthwaite total_bytes = 0;
1405e9f186e5SPeter A. G. Crosthwaite }
1406e9f186e5SPeter A. G. Crosthwaite
1407e9f186e5SPeter A. G. Crosthwaite /* read next descriptor */
1408e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) {
140901f9175dSLuc Michel if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) {
1410c755c943SLuc Michel packet_desc_addr = s->regs[R_TBQPH];
1411f1e7cb13SRamon Fried packet_desc_addr <<= 32;
1412f1e7cb13SRamon Fried } else {
1413f1e7cb13SRamon Fried packet_desc_addr = 0;
1414f1e7cb13SRamon Fried }
141596ea126aSSai Pavan Boddu packet_desc_addr |= gem_get_tx_queue_base_addr(s, q);
1416e9f186e5SPeter A. G. Crosthwaite } else {
1417e48fdd9dSEdgar E. Iglesias packet_desc_addr += 4 * gem_get_desc_len(s, false);
1418e9f186e5SPeter A. G. Crosthwaite }
1419fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr);
142084aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, packet_desc_addr,
1421b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc,
1422e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, false));
1423e9f186e5SPeter A. G. Crosthwaite }
1424e9f186e5SPeter A. G. Crosthwaite
1425e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_used(desc)) {
1426466da857SLuc Michel s->regs[R_TXSTATUS] |= R_TXSTATUS_USED_BIT_READ_MASK;
142768dbee3bSSai Pavan Boddu /* IRQ TXUSED is defined only for queue 0 */
142868dbee3bSSai Pavan Boddu if (q == 0) {
1429987e8060SLuc Michel gem_set_isr(s, 0, R_ISR_TX_USED_MASK);
143068dbee3bSSai Pavan Boddu }
1431e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s);
1432e9f186e5SPeter A. G. Crosthwaite }
1433e9f186e5SPeter A. G. Crosthwaite }
143467101725SAlistair Francis }
1435e9f186e5SPeter A. G. Crosthwaite
gem_phy_reset(CadenceGEMState * s)1436448f19e2SPeter Crosthwaite static void gem_phy_reset(CadenceGEMState *s)
1437e9f186e5SPeter A. G. Crosthwaite {
1438e9f186e5SPeter A. G. Crosthwaite memset(&s->phy_regs[0], 0, sizeof(s->phy_regs));
1439e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_CONTROL] = 0x1140;
1440e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] = 0x7969;
1441e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID1] = 0x0141;
1442e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID2] = 0x0CC2;
1443e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGADV] = 0x01E1;
1444e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPABIL] = 0xCDE1;
1445e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGEXP] = 0x000F;
1446e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_NEXTP] = 0x2001;
1447e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPNEXTP] = 0x40E6;
1448e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_100BTCTRL] = 0x0300;
1449e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_1000BTSTAT] = 0x7C00;
1450e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXTSTAT] = 0x3000;
1451e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYSPCFC_CTL] = 0x0078;
14527777b7a0SAlistair Francis s->phy_regs[PHY_REG_PHYSPCFC_ST] = 0x7C00;
1453e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL] = 0x0C60;
1454e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LED] = 0x4100;
1455e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL2] = 0x000A;
1456e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_ST] = 0x848B;
1457e9f186e5SPeter A. G. Crosthwaite
1458e9f186e5SPeter A. G. Crosthwaite phy_update_link(s);
1459e9f186e5SPeter A. G. Crosthwaite }
1460e9f186e5SPeter A. G. Crosthwaite
gem_reset(DeviceState * d)1461e9f186e5SPeter A. G. Crosthwaite static void gem_reset(DeviceState *d)
1462e9f186e5SPeter A. G. Crosthwaite {
146364eb9301SPeter Crosthwaite int i;
1464448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(d);
1465afb4c51fSSebastian Huber const uint8_t *a;
1466726a2a95SEdgar E. Iglesias uint32_t queues_mask = 0;
1467e9f186e5SPeter A. G. Crosthwaite
1468e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n");
1469e9f186e5SPeter A. G. Crosthwaite
1470e9f186e5SPeter A. G. Crosthwaite /* Set post reset register values */
1471e9f186e5SPeter A. G. Crosthwaite memset(&s->regs[0], 0, sizeof(s->regs));
1472c755c943SLuc Michel s->regs[R_NWCFG] = 0x00080000;
1473c755c943SLuc Michel s->regs[R_NWSTATUS] = 0x00000006;
1474c755c943SLuc Michel s->regs[R_DMACFG] = 0x00020784;
1475c755c943SLuc Michel s->regs[R_IMR] = 0x07ffffff;
1476c755c943SLuc Michel s->regs[R_TXPAUSE] = 0x0000ffff;
1477c755c943SLuc Michel s->regs[R_TXPARTIALSF] = 0x000003ff;
1478c755c943SLuc Michel s->regs[R_RXPARTIALSF] = 0x000003ff;
1479c755c943SLuc Michel s->regs[R_MODID] = s->revision;
1480c755c943SLuc Michel s->regs[R_DESCONF] = 0x02D00111;
1481c755c943SLuc Michel s->regs[R_DESCONF2] = 0x2ab10000 | s->jumbo_max_len;
1482c755c943SLuc Michel s->regs[R_DESCONF5] = 0x002f2045;
1483ce077875SLuc Michel s->regs[R_DESCONF6] = R_DESCONF6_DMA_ADDR_64B_MASK;
1484c755c943SLuc Michel s->regs[R_INT_Q1_MASK] = 0x00000CE6;
1485c755c943SLuc Michel s->regs[R_JUMBO_MAX_LEN] = s->jumbo_max_len;
1486726a2a95SEdgar E. Iglesias
1487726a2a95SEdgar E. Iglesias if (s->num_priority_queues > 1) {
1488726a2a95SEdgar E. Iglesias queues_mask = MAKE_64BIT_MASK(1, s->num_priority_queues - 1);
1489c755c943SLuc Michel s->regs[R_DESCONF6] |= queues_mask;
1490726a2a95SEdgar E. Iglesias }
1491e9f186e5SPeter A. G. Crosthwaite
1492afb4c51fSSebastian Huber /* Set MAC address */
1493afb4c51fSSebastian Huber a = &s->conf.macaddr.a[0];
1494c755c943SLuc Michel s->regs[R_SPADDR1LO] = a[0] | (a[1] << 8) | (a[2] << 16) | (a[3] << 24);
1495c755c943SLuc Michel s->regs[R_SPADDR1HI] = a[4] | (a[5] << 8);
1496afb4c51fSSebastian Huber
149764eb9301SPeter Crosthwaite for (i = 0; i < 4; i++) {
149864eb9301SPeter Crosthwaite s->sar_active[i] = false;
149964eb9301SPeter Crosthwaite }
150064eb9301SPeter Crosthwaite
1501e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s);
1502e9f186e5SPeter A. G. Crosthwaite
1503e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s);
1504e9f186e5SPeter A. G. Crosthwaite }
1505e9f186e5SPeter A. G. Crosthwaite
gem_phy_read(CadenceGEMState * s,unsigned reg_num)1506448f19e2SPeter Crosthwaite static uint16_t gem_phy_read(CadenceGEMState *s, unsigned reg_num)
1507e9f186e5SPeter A. G. Crosthwaite {
1508e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, s->phy_regs[reg_num]);
1509e9f186e5SPeter A. G. Crosthwaite return s->phy_regs[reg_num];
1510e9f186e5SPeter A. G. Crosthwaite }
1511e9f186e5SPeter A. G. Crosthwaite
gem_phy_write(CadenceGEMState * s,unsigned reg_num,uint16_t val)1512448f19e2SPeter Crosthwaite static void gem_phy_write(CadenceGEMState *s, unsigned reg_num, uint16_t val)
1513e9f186e5SPeter A. G. Crosthwaite {
1514e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, val);
1515e9f186e5SPeter A. G. Crosthwaite
1516e9f186e5SPeter A. G. Crosthwaite switch (reg_num) {
1517e9f186e5SPeter A. G. Crosthwaite case PHY_REG_CONTROL:
1518e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_RST) {
1519e9f186e5SPeter A. G. Crosthwaite /* Phy reset */
1520e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s);
1521e9f186e5SPeter A. G. Crosthwaite val &= ~(PHY_REG_CONTROL_RST | PHY_REG_CONTROL_LOOP);
1522e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0;
1523e9f186e5SPeter A. G. Crosthwaite }
1524e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_ANEG) {
1525e9f186e5SPeter A. G. Crosthwaite /* Complete autonegotiation immediately */
15266623d214SLinus Ziegert val &= ~(PHY_REG_CONTROL_ANEG | PHY_REG_CONTROL_ANRESTART);
1527e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= PHY_REG_STATUS_ANEGCMPL;
1528e9f186e5SPeter A. G. Crosthwaite }
1529e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_LOOP) {
1530e9f186e5SPeter A. G. Crosthwaite DB_PRINT("PHY placed in loopback\n");
1531e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 1;
1532e9f186e5SPeter A. G. Crosthwaite } else {
1533e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0;
1534e9f186e5SPeter A. G. Crosthwaite }
1535e9f186e5SPeter A. G. Crosthwaite break;
1536e9f186e5SPeter A. G. Crosthwaite }
1537e9f186e5SPeter A. G. Crosthwaite s->phy_regs[reg_num] = val;
1538e9f186e5SPeter A. G. Crosthwaite }
1539e9f186e5SPeter A. G. Crosthwaite
gem_handle_phy_access(CadenceGEMState * s)154071a082a3SLuc Michel static void gem_handle_phy_access(CadenceGEMState *s)
154171a082a3SLuc Michel {
154271a082a3SLuc Michel uint32_t val = s->regs[R_PHYMNTNC];
154371a082a3SLuc Michel uint32_t phy_addr, reg_num;
154471a082a3SLuc Michel
154571a082a3SLuc Michel phy_addr = FIELD_EX32(val, PHYMNTNC, PHY_ADDR);
154671a082a3SLuc Michel
154771a082a3SLuc Michel if (phy_addr != s->phy_addr) {
154871a082a3SLuc Michel /* no phy at this address */
154971a082a3SLuc Michel if (FIELD_EX32(val, PHYMNTNC, OP) == MDIO_OP_READ) {
155071a082a3SLuc Michel s->regs[R_PHYMNTNC] = FIELD_DP32(val, PHYMNTNC, DATA, 0xffff);
155171a082a3SLuc Michel }
155271a082a3SLuc Michel return;
155371a082a3SLuc Michel }
155471a082a3SLuc Michel
155571a082a3SLuc Michel reg_num = FIELD_EX32(val, PHYMNTNC, REG_ADDR);
155671a082a3SLuc Michel
155771a082a3SLuc Michel switch (FIELD_EX32(val, PHYMNTNC, OP)) {
155871a082a3SLuc Michel case MDIO_OP_READ:
155971a082a3SLuc Michel s->regs[R_PHYMNTNC] = FIELD_DP32(val, PHYMNTNC, DATA,
156071a082a3SLuc Michel gem_phy_read(s, reg_num));
156171a082a3SLuc Michel break;
156271a082a3SLuc Michel
156371a082a3SLuc Michel case MDIO_OP_WRITE:
156471a082a3SLuc Michel gem_phy_write(s, reg_num, val);
156571a082a3SLuc Michel break;
156671a082a3SLuc Michel
156771a082a3SLuc Michel default:
156871a082a3SLuc Michel break; /* only clause 22 operations are supported */
156971a082a3SLuc Michel }
157071a082a3SLuc Michel }
157171a082a3SLuc Michel
1572e9f186e5SPeter A. G. Crosthwaite /*
1573e9f186e5SPeter A. G. Crosthwaite * gem_read32:
1574e9f186e5SPeter A. G. Crosthwaite * Read a GEM register.
1575e9f186e5SPeter A. G. Crosthwaite */
gem_read(void * opaque,hwaddr offset,unsigned size)1576a8170e5eSAvi Kivity static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size)
1577e9f186e5SPeter A. G. Crosthwaite {
1578448f19e2SPeter Crosthwaite CadenceGEMState *s;
1579e9f186e5SPeter A. G. Crosthwaite uint32_t retval;
15803d558330SMarkus Armbruster s = opaque;
1581e9f186e5SPeter A. G. Crosthwaite
1582e9f186e5SPeter A. G. Crosthwaite offset >>= 2;
1583e9f186e5SPeter A. G. Crosthwaite retval = s->regs[offset];
1584e9f186e5SPeter A. G. Crosthwaite
1585080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x read: 0x%08x\n", (unsigned)offset*4, retval);
1586e9f186e5SPeter A. G. Crosthwaite
1587e9f186e5SPeter A. G. Crosthwaite switch (offset) {
1588c755c943SLuc Michel case R_ISR:
158967101725SAlistair Francis DB_PRINT("lowering irqs on ISR read\n");
1590596b6f51SAlistair Francis /* The interrupts get updated at the end of the function. */
1591e9f186e5SPeter A. G. Crosthwaite break;
1592e9f186e5SPeter A. G. Crosthwaite }
1593e9f186e5SPeter A. G. Crosthwaite
1594e9f186e5SPeter A. G. Crosthwaite /* Squash read to clear bits */
1595e9f186e5SPeter A. G. Crosthwaite s->regs[offset] &= ~(s->regs_rtc[offset]);
1596e9f186e5SPeter A. G. Crosthwaite
1597e9f186e5SPeter A. G. Crosthwaite /* Do not provide write only bits */
1598e9f186e5SPeter A. G. Crosthwaite retval &= ~(s->regs_wo[offset]);
1599e9f186e5SPeter A. G. Crosthwaite
1600e9f186e5SPeter A. G. Crosthwaite DB_PRINT("0x%08x\n", retval);
160167101725SAlistair Francis gem_update_int_status(s);
1602e9f186e5SPeter A. G. Crosthwaite return retval;
1603e9f186e5SPeter A. G. Crosthwaite }
1604e9f186e5SPeter A. G. Crosthwaite
1605e9f186e5SPeter A. G. Crosthwaite /*
1606e9f186e5SPeter A. G. Crosthwaite * gem_write32:
1607e9f186e5SPeter A. G. Crosthwaite * Write a GEM register.
1608e9f186e5SPeter A. G. Crosthwaite */
gem_write(void * opaque,hwaddr offset,uint64_t val,unsigned size)1609a8170e5eSAvi Kivity static void gem_write(void *opaque, hwaddr offset, uint64_t val,
1610e9f186e5SPeter A. G. Crosthwaite unsigned size)
1611e9f186e5SPeter A. G. Crosthwaite {
1612448f19e2SPeter Crosthwaite CadenceGEMState *s = (CadenceGEMState *)opaque;
1613e9f186e5SPeter A. G. Crosthwaite uint32_t readonly;
161467101725SAlistair Francis int i;
1615e9f186e5SPeter A. G. Crosthwaite
1616080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x write: 0x%08x ", (unsigned)offset, (unsigned)val);
1617e9f186e5SPeter A. G. Crosthwaite offset >>= 2;
1618e9f186e5SPeter A. G. Crosthwaite
1619e9f186e5SPeter A. G. Crosthwaite /* Squash bits which are read only in write value */
1620e9f186e5SPeter A. G. Crosthwaite val &= ~(s->regs_ro[offset]);
1621e2314fdaSPeter Crosthwaite /* Preserve (only) bits which are read only and wtc in register */
1622e2314fdaSPeter Crosthwaite readonly = s->regs[offset] & (s->regs_ro[offset] | s->regs_w1c[offset]);
1623e9f186e5SPeter A. G. Crosthwaite
1624e9f186e5SPeter A. G. Crosthwaite /* Copy register write to backing store */
1625e2314fdaSPeter Crosthwaite s->regs[offset] = (val & ~s->regs_w1c[offset]) | readonly;
1626e2314fdaSPeter Crosthwaite
1627e2314fdaSPeter Crosthwaite /* do w1c */
1628e2314fdaSPeter Crosthwaite s->regs[offset] &= ~(s->regs_w1c[offset] & val);
1629e9f186e5SPeter A. G. Crosthwaite
1630e9f186e5SPeter A. G. Crosthwaite /* Handle register write side effects */
1631e9f186e5SPeter A. G. Crosthwaite switch (offset) {
1632c755c943SLuc Michel case R_NWCTRL:
1633bd8a922dSLuc Michel if (FIELD_EX32(val, NWCTRL, ENABLE_RECEIVE)) {
163467101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) {
163567101725SAlistair Francis gem_get_rx_desc(s, i);
163667101725SAlistair Francis }
163706c2fe95SPeter Crosthwaite }
1638bd8a922dSLuc Michel if (FIELD_EX32(val, NWCTRL, TRANSMIT_START)) {
1639e9f186e5SPeter A. G. Crosthwaite gem_transmit(s);
1640e9f186e5SPeter A. G. Crosthwaite }
1641bd8a922dSLuc Michel if (!(FIELD_EX32(val, NWCTRL, ENABLE_TRANSMIT))) {
1642e9f186e5SPeter A. G. Crosthwaite /* Reset to start of Q when transmit disabled. */
164367101725SAlistair Francis for (i = 0; i < s->num_priority_queues; i++) {
164496ea126aSSai Pavan Boddu s->tx_desc_addr[i] = gem_get_tx_queue_base_addr(s, i);
164567101725SAlistair Francis }
1646e9f186e5SPeter A. G. Crosthwaite }
16478202aa53SPeter Crosthwaite if (gem_can_receive(qemu_get_queue(s->nic))) {
1648e3f9d31cSPeter Crosthwaite qemu_flush_queued_packets(qemu_get_queue(s->nic));
1649e3f9d31cSPeter Crosthwaite }
1650e9f186e5SPeter A. G. Crosthwaite break;
1651e9f186e5SPeter A. G. Crosthwaite
1652c755c943SLuc Michel case R_TXSTATUS:
1653e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s);
1654e9f186e5SPeter A. G. Crosthwaite break;
1655c755c943SLuc Michel case R_RXQBASE:
16562bf57f73SAlistair Francis s->rx_desc_addr[0] = val;
1657e9f186e5SPeter A. G. Crosthwaite break;
1658c755c943SLuc Michel case R_RECEIVE_Q1_PTR ... R_RECEIVE_Q7_PTR:
1659c755c943SLuc Michel s->rx_desc_addr[offset - R_RECEIVE_Q1_PTR + 1] = val;
166067101725SAlistair Francis break;
1661c755c943SLuc Michel case R_TXQBASE:
16622bf57f73SAlistair Francis s->tx_desc_addr[0] = val;
1663e9f186e5SPeter A. G. Crosthwaite break;
1664c755c943SLuc Michel case R_TRANSMIT_Q1_PTR ... R_TRANSMIT_Q7_PTR:
1665c755c943SLuc Michel s->tx_desc_addr[offset - R_TRANSMIT_Q1_PTR + 1] = val;
166667101725SAlistair Francis break;
1667c755c943SLuc Michel case R_RXSTATUS:
1668e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s);
1669e9f186e5SPeter A. G. Crosthwaite break;
1670c755c943SLuc Michel case R_IER:
1671c755c943SLuc Michel s->regs[R_IMR] &= ~val;
1672e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s);
1673e9f186e5SPeter A. G. Crosthwaite break;
1674c755c943SLuc Michel case R_JUMBO_MAX_LEN:
1675c755c943SLuc Michel s->regs[R_JUMBO_MAX_LEN] = val & MAX_JUMBO_FRAME_SIZE_MASK;
16767ca151c3SSai Pavan Boddu break;
1677c755c943SLuc Michel case R_INT_Q1_ENABLE ... R_INT_Q7_ENABLE:
1678c755c943SLuc Michel s->regs[R_INT_Q1_MASK + offset - R_INT_Q1_ENABLE] &= ~val;
167967101725SAlistair Francis gem_update_int_status(s);
168067101725SAlistair Francis break;
1681c755c943SLuc Michel case R_IDR:
1682c755c943SLuc Michel s->regs[R_IMR] |= val;
1683e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s);
1684e9f186e5SPeter A. G. Crosthwaite break;
1685c755c943SLuc Michel case R_INT_Q1_DISABLE ... R_INT_Q7_DISABLE:
1686c755c943SLuc Michel s->regs[R_INT_Q1_MASK + offset - R_INT_Q1_DISABLE] |= val;
168767101725SAlistair Francis gem_update_int_status(s);
168867101725SAlistair Francis break;
1689c755c943SLuc Michel case R_SPADDR1LO:
1690c755c943SLuc Michel case R_SPADDR2LO:
1691c755c943SLuc Michel case R_SPADDR3LO:
1692c755c943SLuc Michel case R_SPADDR4LO:
1693c755c943SLuc Michel s->sar_active[(offset - R_SPADDR1LO) / 2] = false;
169464eb9301SPeter Crosthwaite break;
1695c755c943SLuc Michel case R_SPADDR1HI:
1696c755c943SLuc Michel case R_SPADDR2HI:
1697c755c943SLuc Michel case R_SPADDR3HI:
1698c755c943SLuc Michel case R_SPADDR4HI:
1699c755c943SLuc Michel s->sar_active[(offset - R_SPADDR1HI) / 2] = true;
170064eb9301SPeter Crosthwaite break;
1701c755c943SLuc Michel case R_PHYMNTNC:
170271a082a3SLuc Michel gem_handle_phy_access(s);
1703e9f186e5SPeter A. G. Crosthwaite break;
1704e9f186e5SPeter A. G. Crosthwaite }
1705e9f186e5SPeter A. G. Crosthwaite
1706e9f186e5SPeter A. G. Crosthwaite DB_PRINT("newval: 0x%08x\n", s->regs[offset]);
1707e9f186e5SPeter A. G. Crosthwaite }
1708e9f186e5SPeter A. G. Crosthwaite
1709e9f186e5SPeter A. G. Crosthwaite static const MemoryRegionOps gem_ops = {
1710e9f186e5SPeter A. G. Crosthwaite .read = gem_read,
1711e9f186e5SPeter A. G. Crosthwaite .write = gem_write,
1712e9f186e5SPeter A. G. Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN,
1713e9f186e5SPeter A. G. Crosthwaite };
1714e9f186e5SPeter A. G. Crosthwaite
gem_set_link(NetClientState * nc)17154e68f7a0SStefan Hajnoczi static void gem_set_link(NetClientState *nc)
1716e9f186e5SPeter A. G. Crosthwaite {
171767101725SAlistair Francis CadenceGEMState *s = qemu_get_nic_opaque(nc);
171867101725SAlistair Francis
1719e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n");
172067101725SAlistair Francis phy_update_link(s);
172167101725SAlistair Francis gem_update_int_status(s);
1722e9f186e5SPeter A. G. Crosthwaite }
1723e9f186e5SPeter A. G. Crosthwaite
1724e9f186e5SPeter A. G. Crosthwaite static NetClientInfo net_gem_info = {
1725f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC,
1726e9f186e5SPeter A. G. Crosthwaite .size = sizeof(NICState),
1727e9f186e5SPeter A. G. Crosthwaite .can_receive = gem_can_receive,
1728e9f186e5SPeter A. G. Crosthwaite .receive = gem_receive,
1729e9f186e5SPeter A. G. Crosthwaite .link_status_changed = gem_set_link,
1730e9f186e5SPeter A. G. Crosthwaite };
1731e9f186e5SPeter A. G. Crosthwaite
gem_realize(DeviceState * dev,Error ** errp)1732bcb39a65SAlistair Francis static void gem_realize(DeviceState *dev, Error **errp)
1733e9f186e5SPeter A. G. Crosthwaite {
1734448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(dev);
173567101725SAlistair Francis int i;
1736e9f186e5SPeter A. G. Crosthwaite
173784aec8efSEdgar E. Iglesias address_space_init(&s->dma_as,
173884aec8efSEdgar E. Iglesias s->dma_mr ? s->dma_mr : get_system_memory(), "dma");
173984aec8efSEdgar E. Iglesias
17402bf57f73SAlistair Francis if (s->num_priority_queues == 0 ||
17412bf57f73SAlistair Francis s->num_priority_queues > MAX_PRIORITY_QUEUES) {
17422bf57f73SAlistair Francis error_setg(errp, "Invalid num-priority-queues value: %" PRIx8,
17432bf57f73SAlistair Francis s->num_priority_queues);
17442bf57f73SAlistair Francis return;
1745e8e49943SAlistair Francis } else if (s->num_type1_screeners > MAX_TYPE1_SCREENERS) {
1746e8e49943SAlistair Francis error_setg(errp, "Invalid num-type1-screeners value: %" PRIx8,
1747e8e49943SAlistair Francis s->num_type1_screeners);
1748e8e49943SAlistair Francis return;
1749e8e49943SAlistair Francis } else if (s->num_type2_screeners > MAX_TYPE2_SCREENERS) {
1750e8e49943SAlistair Francis error_setg(errp, "Invalid num-type2-screeners value: %" PRIx8,
1751e8e49943SAlistair Francis s->num_type2_screeners);
1752e8e49943SAlistair Francis return;
17532bf57f73SAlistair Francis }
17542bf57f73SAlistair Francis
175567101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) {
175667101725SAlistair Francis sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[i]);
175767101725SAlistair Francis }
1758bcb39a65SAlistair Francis
1759bcb39a65SAlistair Francis qemu_macaddr_default_if_unset(&s->conf.macaddr);
1760bcb39a65SAlistair Francis
1761bcb39a65SAlistair Francis s->nic = qemu_new_nic(&net_gem_info, &s->conf,
17627d0fefdfSAkihiko Odaki object_get_typename(OBJECT(dev)), dev->id,
17637d0fefdfSAkihiko Odaki &dev->mem_reentrancy_guard, s);
17647ca151c3SSai Pavan Boddu
17657ca151c3SSai Pavan Boddu if (s->jumbo_max_len > MAX_FRAME_SIZE) {
17667ca151c3SSai Pavan Boddu error_setg(errp, "jumbo-max-len is greater than %d",
17677ca151c3SSai Pavan Boddu MAX_FRAME_SIZE);
17687ca151c3SSai Pavan Boddu return;
17697ca151c3SSai Pavan Boddu }
1770bcb39a65SAlistair Francis }
1771bcb39a65SAlistair Francis
gem_init(Object * obj)1772bcb39a65SAlistair Francis static void gem_init(Object *obj)
1773bcb39a65SAlistair Francis {
1774bcb39a65SAlistair Francis CadenceGEMState *s = CADENCE_GEM(obj);
1775bcb39a65SAlistair Francis DeviceState *dev = DEVICE(obj);
1776bcb39a65SAlistair Francis
1777e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n");
1778e9f186e5SPeter A. G. Crosthwaite
1779e9f186e5SPeter A. G. Crosthwaite gem_init_register_masks(s);
1780eedfac6fSPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &gem_ops, s,
1781eedfac6fSPaolo Bonzini "enet", sizeof(s->regs));
1782e9f186e5SPeter A. G. Crosthwaite
1783bcb39a65SAlistair Francis sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem);
1784e9f186e5SPeter A. G. Crosthwaite }
1785e9f186e5SPeter A. G. Crosthwaite
1786e9f186e5SPeter A. G. Crosthwaite static const VMStateDescription vmstate_cadence_gem = {
1787e9f186e5SPeter A. G. Crosthwaite .name = "cadence_gem",
1788e8e49943SAlistair Francis .version_id = 4,
1789e8e49943SAlistair Francis .minimum_version_id = 4,
17901de81b42SRichard Henderson .fields = (const VMStateField[]) {
1791448f19e2SPeter Crosthwaite VMSTATE_UINT32_ARRAY(regs, CadenceGEMState, CADENCE_GEM_MAXREG),
1792448f19e2SPeter Crosthwaite VMSTATE_UINT16_ARRAY(phy_regs, CadenceGEMState, 32),
1793448f19e2SPeter Crosthwaite VMSTATE_UINT8(phy_loop, CadenceGEMState),
17942bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(rx_desc_addr, CadenceGEMState,
17952bf57f73SAlistair Francis MAX_PRIORITY_QUEUES),
17962bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(tx_desc_addr, CadenceGEMState,
17972bf57f73SAlistair Francis MAX_PRIORITY_QUEUES),
1798448f19e2SPeter Crosthwaite VMSTATE_BOOL_ARRAY(sar_active, CadenceGEMState, 4),
179917cf2c76SPeter Crosthwaite VMSTATE_END_OF_LIST(),
1800e9f186e5SPeter A. G. Crosthwaite }
1801e9f186e5SPeter A. G. Crosthwaite };
1802e9f186e5SPeter A. G. Crosthwaite
1803e732f00fSRichard Henderson static const Property gem_properties[] = {
1804448f19e2SPeter Crosthwaite DEFINE_NIC_PROPERTIES(CadenceGEMState, conf),
1805a5517666SAlistair Francis DEFINE_PROP_UINT32("revision", CadenceGEMState, revision,
1806a5517666SAlistair Francis GEM_MODID_VALUE),
180764ac1363SBin Meng DEFINE_PROP_UINT8("phy-addr", CadenceGEMState, phy_addr, BOARD_PHY_ADDRESS),
18082bf57f73SAlistair Francis DEFINE_PROP_UINT8("num-priority-queues", CadenceGEMState,
18092bf57f73SAlistair Francis num_priority_queues, 1),
1810e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type1-screeners", CadenceGEMState,
1811e8e49943SAlistair Francis num_type1_screeners, 4),
1812e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type2-screeners", CadenceGEMState,
1813e8e49943SAlistair Francis num_type2_screeners, 4),
18147ca151c3SSai Pavan Boddu DEFINE_PROP_UINT16("jumbo-max-len", CadenceGEMState,
18157ca151c3SSai Pavan Boddu jumbo_max_len, 10240),
181608d45942SPhilippe Mathieu-Daudé DEFINE_PROP_LINK("dma", CadenceGEMState, dma_mr,
181708d45942SPhilippe Mathieu-Daudé TYPE_MEMORY_REGION, MemoryRegion *),
1818e9f186e5SPeter A. G. Crosthwaite };
1819e9f186e5SPeter A. G. Crosthwaite
gem_class_init(ObjectClass * klass,const void * data)1820*12d1a768SPhilippe Mathieu-Daudé static void gem_class_init(ObjectClass *klass, const void *data)
1821e9f186e5SPeter A. G. Crosthwaite {
1822e9f186e5SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass);
1823e9f186e5SPeter A. G. Crosthwaite
1824bcb39a65SAlistair Francis dc->realize = gem_realize;
18254f67d30bSMarc-André Lureau device_class_set_props(dc, gem_properties);
1826e9f186e5SPeter A. G. Crosthwaite dc->vmsd = &vmstate_cadence_gem;
1827e3d08143SPeter Maydell device_class_set_legacy_reset(dc, gem_reset);
1828e9f186e5SPeter A. G. Crosthwaite }
1829e9f186e5SPeter A. G. Crosthwaite
18308c43a6f0SAndreas Färber static const TypeInfo gem_info = {
1831318643beSAndreas Färber .name = TYPE_CADENCE_GEM,
1832e9f186e5SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE,
1833448f19e2SPeter Crosthwaite .instance_size = sizeof(CadenceGEMState),
1834bcb39a65SAlistair Francis .instance_init = gem_init,
1835318643beSAndreas Färber .class_init = gem_class_init,
1836e9f186e5SPeter A. G. Crosthwaite };
1837e9f186e5SPeter A. G. Crosthwaite
gem_register_types(void)1838e9f186e5SPeter A. G. Crosthwaite static void gem_register_types(void)
1839e9f186e5SPeter A. G. Crosthwaite {
1840e9f186e5SPeter A. G. Crosthwaite type_register_static(&gem_info);
1841e9f186e5SPeter A. G. Crosthwaite }
1842e9f186e5SPeter A. G. Crosthwaite
1843e9f186e5SPeter A. G. Crosthwaite type_init(gem_register_types)
1844