xref: /qemu/hw/net/allwinner_emac.c (revision 8ef94f0bc9167f246b41cb1188bf80dcd84b49fe)
122f90bcbSBeniamino Galvani /*
222f90bcbSBeniamino Galvani  * Emulation of Allwinner EMAC Fast Ethernet controller and
322f90bcbSBeniamino Galvani  * Realtek RTL8201CP PHY
422f90bcbSBeniamino Galvani  *
522f90bcbSBeniamino Galvani  * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
622f90bcbSBeniamino Galvani  *
722f90bcbSBeniamino Galvani  * This model is based on reverse-engineering of Linux kernel driver.
822f90bcbSBeniamino Galvani  *
922f90bcbSBeniamino Galvani  * This program is free software; you can redistribute it and/or modify
1022f90bcbSBeniamino Galvani  * it under the terms of the GNU General Public License version 2 as
1122f90bcbSBeniamino Galvani  * published by the Free Software Foundation.
1222f90bcbSBeniamino Galvani  *
1322f90bcbSBeniamino Galvani  * This program is distributed in the hope that it will be useful,
1422f90bcbSBeniamino Galvani  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1522f90bcbSBeniamino Galvani  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
1622f90bcbSBeniamino Galvani  * GNU General Public License for more details.
1722f90bcbSBeniamino Galvani  *
1822f90bcbSBeniamino Galvani  */
19*8ef94f0bSPeter Maydell #include "qemu/osdep.h"
2022f90bcbSBeniamino Galvani #include "hw/sysbus.h"
2122f90bcbSBeniamino Galvani #include "net/net.h"
2222f90bcbSBeniamino Galvani #include "qemu/fifo8.h"
2322f90bcbSBeniamino Galvani #include "hw/net/allwinner_emac.h"
2422f90bcbSBeniamino Galvani #include <zlib.h>
2522f90bcbSBeniamino Galvani 
2622f90bcbSBeniamino Galvani static uint8_t padding[60];
2722f90bcbSBeniamino Galvani 
2822f90bcbSBeniamino Galvani static void mii_set_link(RTL8201CPState *mii, bool link_ok)
2922f90bcbSBeniamino Galvani {
3022f90bcbSBeniamino Galvani     if (link_ok) {
31103db49aSBeniamino Galvani         mii->bmsr |= MII_BMSR_LINK_ST | MII_BMSR_AN_COMP;
3222f90bcbSBeniamino Galvani         mii->anlpar |= MII_ANAR_TXFD | MII_ANAR_10FD | MII_ANAR_10 |
3322f90bcbSBeniamino Galvani                        MII_ANAR_CSMACD;
3422f90bcbSBeniamino Galvani     } else {
35103db49aSBeniamino Galvani         mii->bmsr &= ~(MII_BMSR_LINK_ST | MII_BMSR_AN_COMP);
3622f90bcbSBeniamino Galvani         mii->anlpar = MII_ANAR_TX;
3722f90bcbSBeniamino Galvani     }
3822f90bcbSBeniamino Galvani }
3922f90bcbSBeniamino Galvani 
4022f90bcbSBeniamino Galvani static void mii_reset(RTL8201CPState *mii, bool link_ok)
4122f90bcbSBeniamino Galvani {
4222f90bcbSBeniamino Galvani     mii->bmcr = MII_BMCR_FD | MII_BMCR_AUTOEN | MII_BMCR_SPEED;
4322f90bcbSBeniamino Galvani     mii->bmsr = MII_BMSR_100TX_FD | MII_BMSR_100TX_HD | MII_BMSR_10T_FD |
4422f90bcbSBeniamino Galvani                 MII_BMSR_10T_HD | MII_BMSR_MFPS | MII_BMSR_AUTONEG;
4522f90bcbSBeniamino Galvani     mii->anar = MII_ANAR_TXFD | MII_ANAR_TX | MII_ANAR_10FD | MII_ANAR_10 |
4622f90bcbSBeniamino Galvani                 MII_ANAR_CSMACD;
4722f90bcbSBeniamino Galvani     mii->anlpar = MII_ANAR_TX;
4822f90bcbSBeniamino Galvani 
4922f90bcbSBeniamino Galvani     mii_set_link(mii, link_ok);
5022f90bcbSBeniamino Galvani }
5122f90bcbSBeniamino Galvani 
5222f90bcbSBeniamino Galvani static uint16_t RTL8201CP_mdio_read(AwEmacState *s, uint8_t addr, uint8_t reg)
5322f90bcbSBeniamino Galvani {
5422f90bcbSBeniamino Galvani     RTL8201CPState *mii = &s->mii;
5522f90bcbSBeniamino Galvani     uint16_t ret = 0xffff;
5622f90bcbSBeniamino Galvani 
5722f90bcbSBeniamino Galvani     if (addr == s->phy_addr) {
5822f90bcbSBeniamino Galvani         switch (reg) {
5922f90bcbSBeniamino Galvani         case MII_BMCR:
6022f90bcbSBeniamino Galvani             return mii->bmcr;
6122f90bcbSBeniamino Galvani         case MII_BMSR:
6222f90bcbSBeniamino Galvani             return mii->bmsr;
6322f90bcbSBeniamino Galvani         case MII_PHYID1:
6422f90bcbSBeniamino Galvani             return RTL8201CP_PHYID1;
6522f90bcbSBeniamino Galvani         case MII_PHYID2:
6622f90bcbSBeniamino Galvani             return RTL8201CP_PHYID2;
6722f90bcbSBeniamino Galvani         case MII_ANAR:
6822f90bcbSBeniamino Galvani             return mii->anar;
6922f90bcbSBeniamino Galvani         case MII_ANLPAR:
7022f90bcbSBeniamino Galvani             return mii->anlpar;
7122f90bcbSBeniamino Galvani         case MII_ANER:
7222f90bcbSBeniamino Galvani         case MII_NSR:
7322f90bcbSBeniamino Galvani         case MII_LBREMR:
7422f90bcbSBeniamino Galvani         case MII_REC:
7522f90bcbSBeniamino Galvani         case MII_SNRDR:
7622f90bcbSBeniamino Galvani         case MII_TEST:
7722f90bcbSBeniamino Galvani             qemu_log_mask(LOG_UNIMP,
7822f90bcbSBeniamino Galvani                           "allwinner_emac: read from unimpl. mii reg 0x%x\n",
7922f90bcbSBeniamino Galvani                           reg);
8022f90bcbSBeniamino Galvani             return 0;
8122f90bcbSBeniamino Galvani         default:
8222f90bcbSBeniamino Galvani             qemu_log_mask(LOG_GUEST_ERROR,
8322f90bcbSBeniamino Galvani                           "allwinner_emac: read from invalid mii reg 0x%x\n",
8422f90bcbSBeniamino Galvani                           reg);
8522f90bcbSBeniamino Galvani             return 0;
8622f90bcbSBeniamino Galvani         }
8722f90bcbSBeniamino Galvani     }
8822f90bcbSBeniamino Galvani     return ret;
8922f90bcbSBeniamino Galvani }
9022f90bcbSBeniamino Galvani 
9122f90bcbSBeniamino Galvani static void RTL8201CP_mdio_write(AwEmacState *s, uint8_t addr, uint8_t reg,
9222f90bcbSBeniamino Galvani                                  uint16_t value)
9322f90bcbSBeniamino Galvani {
9422f90bcbSBeniamino Galvani     RTL8201CPState *mii = &s->mii;
9522f90bcbSBeniamino Galvani     NetClientState *nc;
9622f90bcbSBeniamino Galvani 
9722f90bcbSBeniamino Galvani     if (addr == s->phy_addr) {
9822f90bcbSBeniamino Galvani         switch (reg) {
9922f90bcbSBeniamino Galvani         case MII_BMCR:
10022f90bcbSBeniamino Galvani             if (value & MII_BMCR_RESET) {
10122f90bcbSBeniamino Galvani                 nc = qemu_get_queue(s->nic);
10222f90bcbSBeniamino Galvani                 mii_reset(mii, !nc->link_down);
10322f90bcbSBeniamino Galvani             } else {
10422f90bcbSBeniamino Galvani                 mii->bmcr = value;
10522f90bcbSBeniamino Galvani             }
10622f90bcbSBeniamino Galvani             break;
10722f90bcbSBeniamino Galvani         case MII_ANAR:
10822f90bcbSBeniamino Galvani             mii->anar = value;
10922f90bcbSBeniamino Galvani             break;
11022f90bcbSBeniamino Galvani         case MII_BMSR:
11122f90bcbSBeniamino Galvani         case MII_PHYID1:
11222f90bcbSBeniamino Galvani         case MII_PHYID2:
11322f90bcbSBeniamino Galvani         case MII_ANLPAR:
11422f90bcbSBeniamino Galvani         case MII_ANER:
11522f90bcbSBeniamino Galvani             qemu_log_mask(LOG_GUEST_ERROR,
11622f90bcbSBeniamino Galvani                           "allwinner_emac: write to read-only mii reg 0x%x\n",
11722f90bcbSBeniamino Galvani                           reg);
11822f90bcbSBeniamino Galvani             break;
11922f90bcbSBeniamino Galvani         case MII_NSR:
12022f90bcbSBeniamino Galvani         case MII_LBREMR:
12122f90bcbSBeniamino Galvani         case MII_REC:
12222f90bcbSBeniamino Galvani         case MII_SNRDR:
12322f90bcbSBeniamino Galvani         case MII_TEST:
12422f90bcbSBeniamino Galvani             qemu_log_mask(LOG_UNIMP,
12522f90bcbSBeniamino Galvani                           "allwinner_emac: write to unimpl. mii reg 0x%x\n",
12622f90bcbSBeniamino Galvani                           reg);
12722f90bcbSBeniamino Galvani             break;
12822f90bcbSBeniamino Galvani         default:
12922f90bcbSBeniamino Galvani             qemu_log_mask(LOG_GUEST_ERROR,
13022f90bcbSBeniamino Galvani                           "allwinner_emac: write to invalid mii reg 0x%x\n",
13122f90bcbSBeniamino Galvani                           reg);
13222f90bcbSBeniamino Galvani         }
13322f90bcbSBeniamino Galvani     }
13422f90bcbSBeniamino Galvani }
13522f90bcbSBeniamino Galvani 
13622f90bcbSBeniamino Galvani static void aw_emac_update_irq(AwEmacState *s)
13722f90bcbSBeniamino Galvani {
13822f90bcbSBeniamino Galvani     qemu_set_irq(s->irq, (s->int_sta & s->int_ctl) != 0);
13922f90bcbSBeniamino Galvani }
14022f90bcbSBeniamino Galvani 
14122f90bcbSBeniamino Galvani static void aw_emac_tx_reset(AwEmacState *s, int chan)
14222f90bcbSBeniamino Galvani {
14322f90bcbSBeniamino Galvani     fifo8_reset(&s->tx_fifo[chan]);
14422f90bcbSBeniamino Galvani     s->tx_length[chan] = 0;
14522f90bcbSBeniamino Galvani }
14622f90bcbSBeniamino Galvani 
14722f90bcbSBeniamino Galvani static void aw_emac_rx_reset(AwEmacState *s)
14822f90bcbSBeniamino Galvani {
14922f90bcbSBeniamino Galvani     fifo8_reset(&s->rx_fifo);
15022f90bcbSBeniamino Galvani     s->rx_num_packets = 0;
15122f90bcbSBeniamino Galvani     s->rx_packet_size = 0;
15222f90bcbSBeniamino Galvani     s->rx_packet_pos = 0;
15322f90bcbSBeniamino Galvani }
15422f90bcbSBeniamino Galvani 
15522f90bcbSBeniamino Galvani static void fifo8_push_word(Fifo8 *fifo, uint32_t val)
15622f90bcbSBeniamino Galvani {
15722f90bcbSBeniamino Galvani     fifo8_push(fifo, val);
15822f90bcbSBeniamino Galvani     fifo8_push(fifo, val >> 8);
15922f90bcbSBeniamino Galvani     fifo8_push(fifo, val >> 16);
16022f90bcbSBeniamino Galvani     fifo8_push(fifo, val >> 24);
16122f90bcbSBeniamino Galvani }
16222f90bcbSBeniamino Galvani 
16322f90bcbSBeniamino Galvani static uint32_t fifo8_pop_word(Fifo8 *fifo)
16422f90bcbSBeniamino Galvani {
16522f90bcbSBeniamino Galvani     uint32_t ret;
16622f90bcbSBeniamino Galvani 
16722f90bcbSBeniamino Galvani     ret = fifo8_pop(fifo);
16822f90bcbSBeniamino Galvani     ret |= fifo8_pop(fifo) << 8;
16922f90bcbSBeniamino Galvani     ret |= fifo8_pop(fifo) << 16;
17022f90bcbSBeniamino Galvani     ret |= fifo8_pop(fifo) << 24;
17122f90bcbSBeniamino Galvani 
17222f90bcbSBeniamino Galvani     return ret;
17322f90bcbSBeniamino Galvani }
17422f90bcbSBeniamino Galvani 
17522f90bcbSBeniamino Galvani static int aw_emac_can_receive(NetClientState *nc)
17622f90bcbSBeniamino Galvani {
17722f90bcbSBeniamino Galvani     AwEmacState *s = qemu_get_nic_opaque(nc);
17822f90bcbSBeniamino Galvani 
17922f90bcbSBeniamino Galvani     /*
18022f90bcbSBeniamino Galvani      * To avoid packet drops, allow reception only when there is space
18122f90bcbSBeniamino Galvani      * for a full frame: 1522 + 8 (rx headers) + 2 (padding).
18222f90bcbSBeniamino Galvani      */
18322f90bcbSBeniamino Galvani     return (s->ctl & EMAC_CTL_RX_EN) && (fifo8_num_free(&s->rx_fifo) >= 1532);
18422f90bcbSBeniamino Galvani }
18522f90bcbSBeniamino Galvani 
18622f90bcbSBeniamino Galvani static ssize_t aw_emac_receive(NetClientState *nc, const uint8_t *buf,
18722f90bcbSBeniamino Galvani                                size_t size)
18822f90bcbSBeniamino Galvani {
18922f90bcbSBeniamino Galvani     AwEmacState *s = qemu_get_nic_opaque(nc);
19022f90bcbSBeniamino Galvani     Fifo8 *fifo = &s->rx_fifo;
19122f90bcbSBeniamino Galvani     size_t padded_size, total_size;
19222f90bcbSBeniamino Galvani     uint32_t crc;
19322f90bcbSBeniamino Galvani 
19422f90bcbSBeniamino Galvani     padded_size = size > 60 ? size : 60;
19522f90bcbSBeniamino Galvani     total_size = QEMU_ALIGN_UP(RX_HDR_SIZE + padded_size + CRC_SIZE, 4);
19622f90bcbSBeniamino Galvani 
19722f90bcbSBeniamino Galvani     if (!(s->ctl & EMAC_CTL_RX_EN) || (fifo8_num_free(fifo) < total_size)) {
19822f90bcbSBeniamino Galvani         return -1;
19922f90bcbSBeniamino Galvani     }
20022f90bcbSBeniamino Galvani 
20122f90bcbSBeniamino Galvani     fifo8_push_word(fifo, EMAC_UNDOCUMENTED_MAGIC);
20222f90bcbSBeniamino Galvani     fifo8_push_word(fifo, EMAC_RX_HEADER(padded_size + CRC_SIZE,
20322f90bcbSBeniamino Galvani                                          EMAC_RX_IO_DATA_STATUS_OK));
20422f90bcbSBeniamino Galvani     fifo8_push_all(fifo, buf, size);
20522f90bcbSBeniamino Galvani     crc = crc32(~0, buf, size);
20622f90bcbSBeniamino Galvani 
20722f90bcbSBeniamino Galvani     if (padded_size != size) {
20822f90bcbSBeniamino Galvani         fifo8_push_all(fifo, padding, padded_size - size);
20922f90bcbSBeniamino Galvani         crc = crc32(crc, padding, padded_size - size);
21022f90bcbSBeniamino Galvani     }
21122f90bcbSBeniamino Galvani 
21222f90bcbSBeniamino Galvani     fifo8_push_word(fifo, crc);
21322f90bcbSBeniamino Galvani     fifo8_push_all(fifo, padding, QEMU_ALIGN_UP(padded_size, 4) - padded_size);
21422f90bcbSBeniamino Galvani     s->rx_num_packets++;
21522f90bcbSBeniamino Galvani 
21622f90bcbSBeniamino Galvani     s->int_sta |= EMAC_INT_RX;
21722f90bcbSBeniamino Galvani     aw_emac_update_irq(s);
21822f90bcbSBeniamino Galvani 
21922f90bcbSBeniamino Galvani     return size;
22022f90bcbSBeniamino Galvani }
22122f90bcbSBeniamino Galvani 
22222f90bcbSBeniamino Galvani static void aw_emac_reset(DeviceState *dev)
22322f90bcbSBeniamino Galvani {
22422f90bcbSBeniamino Galvani     AwEmacState *s = AW_EMAC(dev);
22522f90bcbSBeniamino Galvani     NetClientState *nc = qemu_get_queue(s->nic);
22622f90bcbSBeniamino Galvani 
22722f90bcbSBeniamino Galvani     s->ctl = 0;
22822f90bcbSBeniamino Galvani     s->tx_mode = 0;
22922f90bcbSBeniamino Galvani     s->int_ctl = 0;
23022f90bcbSBeniamino Galvani     s->int_sta = 0;
23122f90bcbSBeniamino Galvani     s->tx_channel = 0;
23222f90bcbSBeniamino Galvani     s->phy_target = 0;
23322f90bcbSBeniamino Galvani 
23422f90bcbSBeniamino Galvani     aw_emac_tx_reset(s, 0);
23522f90bcbSBeniamino Galvani     aw_emac_tx_reset(s, 1);
23622f90bcbSBeniamino Galvani     aw_emac_rx_reset(s);
23722f90bcbSBeniamino Galvani 
23822f90bcbSBeniamino Galvani     mii_reset(&s->mii, !nc->link_down);
23922f90bcbSBeniamino Galvani }
24022f90bcbSBeniamino Galvani 
24122f90bcbSBeniamino Galvani static uint64_t aw_emac_read(void *opaque, hwaddr offset, unsigned size)
24222f90bcbSBeniamino Galvani {
24322f90bcbSBeniamino Galvani     AwEmacState *s = opaque;
24422f90bcbSBeniamino Galvani     Fifo8 *fifo = &s->rx_fifo;
24522f90bcbSBeniamino Galvani     NetClientState *nc;
24622f90bcbSBeniamino Galvani     uint64_t ret;
24722f90bcbSBeniamino Galvani 
24822f90bcbSBeniamino Galvani     switch (offset) {
24922f90bcbSBeniamino Galvani     case EMAC_CTL_REG:
25022f90bcbSBeniamino Galvani         return s->ctl;
25122f90bcbSBeniamino Galvani     case EMAC_TX_MODE_REG:
25222f90bcbSBeniamino Galvani         return s->tx_mode;
25322f90bcbSBeniamino Galvani     case EMAC_TX_INS_REG:
25422f90bcbSBeniamino Galvani         return s->tx_channel;
25522f90bcbSBeniamino Galvani     case EMAC_RX_CTL_REG:
25622f90bcbSBeniamino Galvani         return s->rx_ctl;
25722f90bcbSBeniamino Galvani     case EMAC_RX_IO_DATA_REG:
25822f90bcbSBeniamino Galvani         if (!s->rx_num_packets) {
25922f90bcbSBeniamino Galvani             qemu_log_mask(LOG_GUEST_ERROR,
26022f90bcbSBeniamino Galvani                           "Read IO data register when no packet available");
26122f90bcbSBeniamino Galvani             return 0;
26222f90bcbSBeniamino Galvani         }
26322f90bcbSBeniamino Galvani 
26422f90bcbSBeniamino Galvani         ret = fifo8_pop_word(fifo);
26522f90bcbSBeniamino Galvani 
26622f90bcbSBeniamino Galvani         switch (s->rx_packet_pos) {
26722f90bcbSBeniamino Galvani         case 0:     /* Word is magic header */
26822f90bcbSBeniamino Galvani             s->rx_packet_pos += 4;
26922f90bcbSBeniamino Galvani             break;
27022f90bcbSBeniamino Galvani         case 4:     /* Word is rx info header */
27122f90bcbSBeniamino Galvani             s->rx_packet_pos += 4;
27222f90bcbSBeniamino Galvani             s->rx_packet_size = QEMU_ALIGN_UP(extract32(ret, 0, 16), 4);
27322f90bcbSBeniamino Galvani             break;
27422f90bcbSBeniamino Galvani         default:    /* Word is packet data */
27522f90bcbSBeniamino Galvani             s->rx_packet_pos += 4;
27622f90bcbSBeniamino Galvani             s->rx_packet_size -= 4;
27722f90bcbSBeniamino Galvani 
27822f90bcbSBeniamino Galvani             if (!s->rx_packet_size) {
27922f90bcbSBeniamino Galvani                 s->rx_packet_pos = 0;
28022f90bcbSBeniamino Galvani                 s->rx_num_packets--;
28122f90bcbSBeniamino Galvani                 nc = qemu_get_queue(s->nic);
28222f90bcbSBeniamino Galvani                 if (aw_emac_can_receive(nc)) {
28322f90bcbSBeniamino Galvani                     qemu_flush_queued_packets(nc);
28422f90bcbSBeniamino Galvani                 }
28522f90bcbSBeniamino Galvani             }
28622f90bcbSBeniamino Galvani         }
28722f90bcbSBeniamino Galvani         return ret;
28822f90bcbSBeniamino Galvani     case EMAC_RX_FBC_REG:
28922f90bcbSBeniamino Galvani         return s->rx_num_packets;
29022f90bcbSBeniamino Galvani     case EMAC_INT_CTL_REG:
29122f90bcbSBeniamino Galvani         return s->int_ctl;
29222f90bcbSBeniamino Galvani     case EMAC_INT_STA_REG:
29322f90bcbSBeniamino Galvani         return s->int_sta;
29422f90bcbSBeniamino Galvani     case EMAC_MAC_MRDD_REG:
29522f90bcbSBeniamino Galvani         return RTL8201CP_mdio_read(s,
29622f90bcbSBeniamino Galvani                                    extract32(s->phy_target, PHY_ADDR_SHIFT, 8),
29722f90bcbSBeniamino Galvani                                    extract32(s->phy_target, PHY_REG_SHIFT, 8));
29822f90bcbSBeniamino Galvani     default:
29922f90bcbSBeniamino Galvani         qemu_log_mask(LOG_UNIMP,
30022f90bcbSBeniamino Galvani                       "allwinner_emac: read access to unknown register 0x"
30122f90bcbSBeniamino Galvani                       TARGET_FMT_plx "\n", offset);
30222f90bcbSBeniamino Galvani         ret = 0;
30322f90bcbSBeniamino Galvani     }
30422f90bcbSBeniamino Galvani 
30522f90bcbSBeniamino Galvani     return ret;
30622f90bcbSBeniamino Galvani }
30722f90bcbSBeniamino Galvani 
30822f90bcbSBeniamino Galvani static void aw_emac_write(void *opaque, hwaddr offset, uint64_t value,
30922f90bcbSBeniamino Galvani                           unsigned size)
31022f90bcbSBeniamino Galvani {
31122f90bcbSBeniamino Galvani     AwEmacState *s = opaque;
31222f90bcbSBeniamino Galvani     Fifo8 *fifo;
31322f90bcbSBeniamino Galvani     NetClientState *nc = qemu_get_queue(s->nic);
31422f90bcbSBeniamino Galvani     int chan;
31522f90bcbSBeniamino Galvani 
31622f90bcbSBeniamino Galvani     switch (offset) {
31722f90bcbSBeniamino Galvani     case EMAC_CTL_REG:
31822f90bcbSBeniamino Galvani         if (value & EMAC_CTL_RESET) {
31922f90bcbSBeniamino Galvani             aw_emac_reset(DEVICE(s));
32022f90bcbSBeniamino Galvani             value &= ~EMAC_CTL_RESET;
32122f90bcbSBeniamino Galvani         }
32222f90bcbSBeniamino Galvani         s->ctl = value;
32322f90bcbSBeniamino Galvani         if (aw_emac_can_receive(nc)) {
32422f90bcbSBeniamino Galvani             qemu_flush_queued_packets(nc);
32522f90bcbSBeniamino Galvani         }
32622f90bcbSBeniamino Galvani         break;
32722f90bcbSBeniamino Galvani     case EMAC_TX_MODE_REG:
32822f90bcbSBeniamino Galvani         s->tx_mode = value;
32922f90bcbSBeniamino Galvani         break;
33022f90bcbSBeniamino Galvani     case EMAC_TX_CTL0_REG:
33122f90bcbSBeniamino Galvani     case EMAC_TX_CTL1_REG:
33222f90bcbSBeniamino Galvani         chan = (offset == EMAC_TX_CTL0_REG ? 0 : 1);
33322f90bcbSBeniamino Galvani         if ((value & 1) && (s->ctl & EMAC_CTL_TX_EN)) {
33422f90bcbSBeniamino Galvani             uint32_t len, ret;
33522f90bcbSBeniamino Galvani             const uint8_t *data;
33622f90bcbSBeniamino Galvani 
33722f90bcbSBeniamino Galvani             fifo = &s->tx_fifo[chan];
33822f90bcbSBeniamino Galvani             len = s->tx_length[chan];
33922f90bcbSBeniamino Galvani 
34022f90bcbSBeniamino Galvani             if (len > fifo8_num_used(fifo)) {
34122f90bcbSBeniamino Galvani                 len = fifo8_num_used(fifo);
34222f90bcbSBeniamino Galvani                 qemu_log_mask(LOG_GUEST_ERROR,
34322f90bcbSBeniamino Galvani                               "allwinner_emac: TX length > fifo data length\n");
34422f90bcbSBeniamino Galvani             }
34522f90bcbSBeniamino Galvani             if (len > 0) {
34622f90bcbSBeniamino Galvani                 data = fifo8_pop_buf(fifo, len, &ret);
34722f90bcbSBeniamino Galvani                 qemu_send_packet(nc, data, ret);
34822f90bcbSBeniamino Galvani                 aw_emac_tx_reset(s, chan);
34922f90bcbSBeniamino Galvani                 /* Raise TX interrupt */
35022f90bcbSBeniamino Galvani                 s->int_sta |= EMAC_INT_TX_CHAN(chan);
35122f90bcbSBeniamino Galvani                 aw_emac_update_irq(s);
35222f90bcbSBeniamino Galvani             }
35322f90bcbSBeniamino Galvani         }
35422f90bcbSBeniamino Galvani         break;
35522f90bcbSBeniamino Galvani     case EMAC_TX_INS_REG:
35622f90bcbSBeniamino Galvani         s->tx_channel = value < NUM_TX_FIFOS ? value : 0;
35722f90bcbSBeniamino Galvani         break;
35822f90bcbSBeniamino Galvani     case EMAC_TX_PL0_REG:
35922f90bcbSBeniamino Galvani     case EMAC_TX_PL1_REG:
36022f90bcbSBeniamino Galvani         chan = (offset == EMAC_TX_PL0_REG ? 0 : 1);
36122f90bcbSBeniamino Galvani         if (value > TX_FIFO_SIZE) {
36222f90bcbSBeniamino Galvani             qemu_log_mask(LOG_GUEST_ERROR,
36322f90bcbSBeniamino Galvani                           "allwinner_emac: invalid TX frame length %d\n",
36422f90bcbSBeniamino Galvani                           (int)value);
36522f90bcbSBeniamino Galvani             value = TX_FIFO_SIZE;
36622f90bcbSBeniamino Galvani         }
36722f90bcbSBeniamino Galvani         s->tx_length[chan] = value;
36822f90bcbSBeniamino Galvani         break;
36922f90bcbSBeniamino Galvani     case EMAC_TX_IO_DATA_REG:
37022f90bcbSBeniamino Galvani         fifo = &s->tx_fifo[s->tx_channel];
37122f90bcbSBeniamino Galvani         if (fifo8_num_free(fifo) < 4) {
37222f90bcbSBeniamino Galvani             qemu_log_mask(LOG_GUEST_ERROR,
37322f90bcbSBeniamino Galvani                           "allwinner_emac: TX data overruns fifo\n");
37422f90bcbSBeniamino Galvani             break;
37522f90bcbSBeniamino Galvani         }
37622f90bcbSBeniamino Galvani         fifo8_push_word(fifo, value);
37722f90bcbSBeniamino Galvani         break;
37822f90bcbSBeniamino Galvani     case EMAC_RX_CTL_REG:
37922f90bcbSBeniamino Galvani         s->rx_ctl = value;
38022f90bcbSBeniamino Galvani         break;
38122f90bcbSBeniamino Galvani     case EMAC_RX_FBC_REG:
38222f90bcbSBeniamino Galvani         if (value == 0) {
38322f90bcbSBeniamino Galvani             aw_emac_rx_reset(s);
38422f90bcbSBeniamino Galvani         }
38522f90bcbSBeniamino Galvani         break;
38622f90bcbSBeniamino Galvani     case EMAC_INT_CTL_REG:
38722f90bcbSBeniamino Galvani         s->int_ctl = value;
3886619bc5cSBeniamino Galvani         aw_emac_update_irq(s);
38922f90bcbSBeniamino Galvani         break;
39022f90bcbSBeniamino Galvani     case EMAC_INT_STA_REG:
39122f90bcbSBeniamino Galvani         s->int_sta &= ~value;
3926619bc5cSBeniamino Galvani         aw_emac_update_irq(s);
39322f90bcbSBeniamino Galvani         break;
39422f90bcbSBeniamino Galvani     case EMAC_MAC_MADR_REG:
39522f90bcbSBeniamino Galvani         s->phy_target = value;
39622f90bcbSBeniamino Galvani         break;
39722f90bcbSBeniamino Galvani     case EMAC_MAC_MWTD_REG:
39822f90bcbSBeniamino Galvani         RTL8201CP_mdio_write(s, extract32(s->phy_target, PHY_ADDR_SHIFT, 8),
39922f90bcbSBeniamino Galvani                              extract32(s->phy_target, PHY_REG_SHIFT, 8), value);
40022f90bcbSBeniamino Galvani         break;
40122f90bcbSBeniamino Galvani     default:
40222f90bcbSBeniamino Galvani         qemu_log_mask(LOG_UNIMP,
40322f90bcbSBeniamino Galvani                       "allwinner_emac: write access to unknown register 0x"
40422f90bcbSBeniamino Galvani                       TARGET_FMT_plx "\n", offset);
40522f90bcbSBeniamino Galvani     }
40622f90bcbSBeniamino Galvani }
40722f90bcbSBeniamino Galvani 
40822f90bcbSBeniamino Galvani static void aw_emac_set_link(NetClientState *nc)
40922f90bcbSBeniamino Galvani {
41022f90bcbSBeniamino Galvani     AwEmacState *s = qemu_get_nic_opaque(nc);
41122f90bcbSBeniamino Galvani 
41222f90bcbSBeniamino Galvani     mii_set_link(&s->mii, !nc->link_down);
41322f90bcbSBeniamino Galvani }
41422f90bcbSBeniamino Galvani 
41522f90bcbSBeniamino Galvani static const MemoryRegionOps aw_emac_mem_ops = {
41622f90bcbSBeniamino Galvani     .read = aw_emac_read,
41722f90bcbSBeniamino Galvani     .write = aw_emac_write,
41822f90bcbSBeniamino Galvani     .endianness = DEVICE_NATIVE_ENDIAN,
41922f90bcbSBeniamino Galvani     .valid = {
42022f90bcbSBeniamino Galvani         .min_access_size = 4,
42122f90bcbSBeniamino Galvani         .max_access_size = 4,
42222f90bcbSBeniamino Galvani     },
42322f90bcbSBeniamino Galvani };
42422f90bcbSBeniamino Galvani 
42522f90bcbSBeniamino Galvani static NetClientInfo net_aw_emac_info = {
42622f90bcbSBeniamino Galvani     .type = NET_CLIENT_OPTIONS_KIND_NIC,
42722f90bcbSBeniamino Galvani     .size = sizeof(NICState),
42822f90bcbSBeniamino Galvani     .can_receive = aw_emac_can_receive,
42922f90bcbSBeniamino Galvani     .receive = aw_emac_receive,
43022f90bcbSBeniamino Galvani     .link_status_changed = aw_emac_set_link,
43122f90bcbSBeniamino Galvani };
43222f90bcbSBeniamino Galvani 
43322f90bcbSBeniamino Galvani static void aw_emac_init(Object *obj)
43422f90bcbSBeniamino Galvani {
43522f90bcbSBeniamino Galvani     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
43622f90bcbSBeniamino Galvani     AwEmacState *s = AW_EMAC(obj);
43722f90bcbSBeniamino Galvani 
43822f90bcbSBeniamino Galvani     memory_region_init_io(&s->iomem, OBJECT(s), &aw_emac_mem_ops, s,
43922f90bcbSBeniamino Galvani                           "aw_emac", 0x1000);
44022f90bcbSBeniamino Galvani     sysbus_init_mmio(sbd, &s->iomem);
44122f90bcbSBeniamino Galvani     sysbus_init_irq(sbd, &s->irq);
44222f90bcbSBeniamino Galvani }
44322f90bcbSBeniamino Galvani 
44422f90bcbSBeniamino Galvani static void aw_emac_realize(DeviceState *dev, Error **errp)
44522f90bcbSBeniamino Galvani {
44622f90bcbSBeniamino Galvani     AwEmacState *s = AW_EMAC(dev);
44722f90bcbSBeniamino Galvani 
44822f90bcbSBeniamino Galvani     qemu_macaddr_default_if_unset(&s->conf.macaddr);
44922f90bcbSBeniamino Galvani     s->nic = qemu_new_nic(&net_aw_emac_info, &s->conf,
45022f90bcbSBeniamino Galvani                           object_get_typename(OBJECT(dev)), dev->id, s);
45122f90bcbSBeniamino Galvani     qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
45222f90bcbSBeniamino Galvani 
45322f90bcbSBeniamino Galvani     fifo8_create(&s->rx_fifo, RX_FIFO_SIZE);
45422f90bcbSBeniamino Galvani     fifo8_create(&s->tx_fifo[0], TX_FIFO_SIZE);
45522f90bcbSBeniamino Galvani     fifo8_create(&s->tx_fifo[1], TX_FIFO_SIZE);
45622f90bcbSBeniamino Galvani }
45722f90bcbSBeniamino Galvani 
45822f90bcbSBeniamino Galvani static Property aw_emac_properties[] = {
45922f90bcbSBeniamino Galvani     DEFINE_NIC_PROPERTIES(AwEmacState, conf),
46022f90bcbSBeniamino Galvani     DEFINE_PROP_UINT8("phy-addr", AwEmacState, phy_addr, 0),
46122f90bcbSBeniamino Galvani     DEFINE_PROP_END_OF_LIST(),
46222f90bcbSBeniamino Galvani };
46322f90bcbSBeniamino Galvani 
46422f90bcbSBeniamino Galvani static const VMStateDescription vmstate_mii = {
46522f90bcbSBeniamino Galvani     .name = "rtl8201cp",
46622f90bcbSBeniamino Galvani     .version_id = 1,
46722f90bcbSBeniamino Galvani     .minimum_version_id = 1,
46822f90bcbSBeniamino Galvani     .fields = (VMStateField[]) {
46922f90bcbSBeniamino Galvani         VMSTATE_UINT16(bmcr, RTL8201CPState),
47022f90bcbSBeniamino Galvani         VMSTATE_UINT16(bmsr, RTL8201CPState),
47122f90bcbSBeniamino Galvani         VMSTATE_UINT16(anar, RTL8201CPState),
47222f90bcbSBeniamino Galvani         VMSTATE_UINT16(anlpar, RTL8201CPState),
47322f90bcbSBeniamino Galvani         VMSTATE_END_OF_LIST()
47422f90bcbSBeniamino Galvani     }
47522f90bcbSBeniamino Galvani };
47622f90bcbSBeniamino Galvani 
47722f90bcbSBeniamino Galvani static int aw_emac_post_load(void *opaque, int version_id)
47822f90bcbSBeniamino Galvani {
47922f90bcbSBeniamino Galvani     AwEmacState *s = opaque;
48022f90bcbSBeniamino Galvani 
48122f90bcbSBeniamino Galvani     aw_emac_set_link(qemu_get_queue(s->nic));
48222f90bcbSBeniamino Galvani 
48322f90bcbSBeniamino Galvani     return 0;
48422f90bcbSBeniamino Galvani }
48522f90bcbSBeniamino Galvani 
48622f90bcbSBeniamino Galvani static const VMStateDescription vmstate_aw_emac = {
48722f90bcbSBeniamino Galvani     .name = "allwinner_emac",
48822f90bcbSBeniamino Galvani     .version_id = 1,
48922f90bcbSBeniamino Galvani     .minimum_version_id = 1,
49022f90bcbSBeniamino Galvani     .post_load = aw_emac_post_load,
49122f90bcbSBeniamino Galvani     .fields = (VMStateField[]) {
49222f90bcbSBeniamino Galvani         VMSTATE_STRUCT(mii, AwEmacState, 1, vmstate_mii, RTL8201CPState),
49322f90bcbSBeniamino Galvani         VMSTATE_UINT32(ctl, AwEmacState),
49422f90bcbSBeniamino Galvani         VMSTATE_UINT32(tx_mode, AwEmacState),
49522f90bcbSBeniamino Galvani         VMSTATE_UINT32(rx_ctl, AwEmacState),
49622f90bcbSBeniamino Galvani         VMSTATE_UINT32(int_ctl, AwEmacState),
49722f90bcbSBeniamino Galvani         VMSTATE_UINT32(int_sta, AwEmacState),
49822f90bcbSBeniamino Galvani         VMSTATE_UINT32(phy_target, AwEmacState),
49922f90bcbSBeniamino Galvani         VMSTATE_FIFO8(rx_fifo, AwEmacState),
50022f90bcbSBeniamino Galvani         VMSTATE_UINT32(rx_num_packets, AwEmacState),
50122f90bcbSBeniamino Galvani         VMSTATE_UINT32(rx_packet_size, AwEmacState),
50222f90bcbSBeniamino Galvani         VMSTATE_UINT32(rx_packet_pos, AwEmacState),
50322f90bcbSBeniamino Galvani         VMSTATE_STRUCT_ARRAY(tx_fifo, AwEmacState, NUM_TX_FIFOS, 1,
50422f90bcbSBeniamino Galvani                              vmstate_fifo8, Fifo8),
50522f90bcbSBeniamino Galvani         VMSTATE_UINT32_ARRAY(tx_length, AwEmacState, NUM_TX_FIFOS),
50622f90bcbSBeniamino Galvani         VMSTATE_UINT32(tx_channel, AwEmacState),
50722f90bcbSBeniamino Galvani         VMSTATE_END_OF_LIST()
50822f90bcbSBeniamino Galvani     }
50922f90bcbSBeniamino Galvani };
51022f90bcbSBeniamino Galvani 
51122f90bcbSBeniamino Galvani static void aw_emac_class_init(ObjectClass *klass, void *data)
51222f90bcbSBeniamino Galvani {
51322f90bcbSBeniamino Galvani     DeviceClass *dc = DEVICE_CLASS(klass);
51422f90bcbSBeniamino Galvani 
51522f90bcbSBeniamino Galvani     dc->realize = aw_emac_realize;
51622f90bcbSBeniamino Galvani     dc->props = aw_emac_properties;
51722f90bcbSBeniamino Galvani     dc->reset = aw_emac_reset;
51822f90bcbSBeniamino Galvani     dc->vmsd = &vmstate_aw_emac;
51922f90bcbSBeniamino Galvani }
52022f90bcbSBeniamino Galvani 
52122f90bcbSBeniamino Galvani static const TypeInfo aw_emac_info = {
52222f90bcbSBeniamino Galvani     .name           = TYPE_AW_EMAC,
52322f90bcbSBeniamino Galvani     .parent         = TYPE_SYS_BUS_DEVICE,
52422f90bcbSBeniamino Galvani     .instance_size  = sizeof(AwEmacState),
52522f90bcbSBeniamino Galvani     .instance_init   = aw_emac_init,
52622f90bcbSBeniamino Galvani     .class_init     = aw_emac_class_init,
52722f90bcbSBeniamino Galvani };
52822f90bcbSBeniamino Galvani 
52922f90bcbSBeniamino Galvani static void aw_emac_register_types(void)
53022f90bcbSBeniamino Galvani {
53122f90bcbSBeniamino Galvani     type_register_static(&aw_emac_info);
53222f90bcbSBeniamino Galvani }
53322f90bcbSBeniamino Galvani 
53422f90bcbSBeniamino Galvani type_init(aw_emac_register_types)
535