xref: /qemu/hw/misc/zynq_slcr.c (revision 8ef94f0bc9167f246b41cb1188bf80dcd84b49fe)
1e3260506SPeter A. G. Crosthwaite /*
2e3260506SPeter A. G. Crosthwaite  * Status and system control registers for Xilinx Zynq Platform
3e3260506SPeter A. G. Crosthwaite  *
4e3260506SPeter A. G. Crosthwaite  * Copyright (c) 2011 Michal Simek <monstr@monstr.eu>
5e3260506SPeter A. G. Crosthwaite  * Copyright (c) 2012 PetaLogix Pty Ltd.
6e3260506SPeter A. G. Crosthwaite  * Based on hw/arm_sysctl.c, written by Paul Brook
7e3260506SPeter A. G. Crosthwaite  *
8e3260506SPeter A. G. Crosthwaite  * This program is free software; you can redistribute it and/or
9e3260506SPeter A. G. Crosthwaite  * modify it under the terms of the GNU General Public License
10e3260506SPeter A. G. Crosthwaite  * as published by the Free Software Foundation; either version
11e3260506SPeter A. G. Crosthwaite  * 2 of the License, or (at your option) any later version.
12e3260506SPeter A. G. Crosthwaite  *
13e3260506SPeter A. G. Crosthwaite  * You should have received a copy of the GNU General Public License along
14e3260506SPeter A. G. Crosthwaite  * with this program; if not, see <http://www.gnu.org/licenses/>.
15e3260506SPeter A. G. Crosthwaite  */
16e3260506SPeter A. G. Crosthwaite 
17*8ef94f0bSPeter Maydell #include "qemu/osdep.h"
1883c9f4caSPaolo Bonzini #include "hw/hw.h"
191de7afc9SPaolo Bonzini #include "qemu/timer.h"
2083c9f4caSPaolo Bonzini #include "hw/sysbus.h"
219c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
22e3260506SPeter A. G. Crosthwaite 
236954a1cdSPeter Crosthwaite #ifndef ZYNQ_SLCR_ERR_DEBUG
246954a1cdSPeter Crosthwaite #define ZYNQ_SLCR_ERR_DEBUG 0
256954a1cdSPeter Crosthwaite #endif
266954a1cdSPeter Crosthwaite 
27e3260506SPeter A. G. Crosthwaite #define DB_PRINT(...) do { \
286954a1cdSPeter Crosthwaite         if (ZYNQ_SLCR_ERR_DEBUG) { \
29e3260506SPeter A. G. Crosthwaite             fprintf(stderr,  ": %s: ", __func__); \
30e3260506SPeter A. G. Crosthwaite             fprintf(stderr, ## __VA_ARGS__); \
316954a1cdSPeter Crosthwaite         } \
32e3260506SPeter A. G. Crosthwaite     } while (0);
33e3260506SPeter A. G. Crosthwaite 
34e3260506SPeter A. G. Crosthwaite #define XILINX_LOCK_KEY 0x767b
35e3260506SPeter A. G. Crosthwaite #define XILINX_UNLOCK_KEY 0xdf0d
36e3260506SPeter A. G. Crosthwaite 
3769991d7dSSebastian Huber #define R_PSS_RST_CTRL_SOFT_RST 0x1
3869991d7dSSebastian Huber 
39db302f8fSPeter Crosthwaite enum {
40db302f8fSPeter Crosthwaite     SCL             = 0x000 / 4,
41db302f8fSPeter Crosthwaite     LOCK,
42db302f8fSPeter Crosthwaite     UNLOCK,
43db302f8fSPeter Crosthwaite     LOCKSTA,
44db302f8fSPeter Crosthwaite 
45db302f8fSPeter Crosthwaite     ARM_PLL_CTRL    = 0x100 / 4,
46e3260506SPeter A. G. Crosthwaite     DDR_PLL_CTRL,
47e3260506SPeter A. G. Crosthwaite     IO_PLL_CTRL,
48e3260506SPeter A. G. Crosthwaite     PLL_STATUS,
49db302f8fSPeter Crosthwaite     ARM_PLL_CFG,
50e3260506SPeter A. G. Crosthwaite     DDR_PLL_CFG,
51e3260506SPeter A. G. Crosthwaite     IO_PLL_CFG,
52e3260506SPeter A. G. Crosthwaite 
53db302f8fSPeter Crosthwaite     ARM_CLK_CTRL    = 0x120 / 4,
54e3260506SPeter A. G. Crosthwaite     DDR_CLK_CTRL,
55e3260506SPeter A. G. Crosthwaite     DCI_CLK_CTRL,
56e3260506SPeter A. G. Crosthwaite     APER_CLK_CTRL,
57e3260506SPeter A. G. Crosthwaite     USB0_CLK_CTRL,
58e3260506SPeter A. G. Crosthwaite     USB1_CLK_CTRL,
59e3260506SPeter A. G. Crosthwaite     GEM0_RCLK_CTRL,
60e3260506SPeter A. G. Crosthwaite     GEM1_RCLK_CTRL,
61e3260506SPeter A. G. Crosthwaite     GEM0_CLK_CTRL,
62e3260506SPeter A. G. Crosthwaite     GEM1_CLK_CTRL,
63e3260506SPeter A. G. Crosthwaite     SMC_CLK_CTRL,
64e3260506SPeter A. G. Crosthwaite     LQSPI_CLK_CTRL,
65e3260506SPeter A. G. Crosthwaite     SDIO_CLK_CTRL,
66e3260506SPeter A. G. Crosthwaite     UART_CLK_CTRL,
67e3260506SPeter A. G. Crosthwaite     SPI_CLK_CTRL,
68e3260506SPeter A. G. Crosthwaite     CAN_CLK_CTRL,
69e3260506SPeter A. G. Crosthwaite     CAN_MIOCLK_CTRL,
70e3260506SPeter A. G. Crosthwaite     DBG_CLK_CTRL,
71e3260506SPeter A. G. Crosthwaite     PCAP_CLK_CTRL,
72e3260506SPeter A. G. Crosthwaite     TOPSW_CLK_CTRL,
73e3260506SPeter A. G. Crosthwaite 
74db302f8fSPeter Crosthwaite #define FPGA_CTRL_REGS(n, start) \
75db302f8fSPeter Crosthwaite     FPGA ## n ## _CLK_CTRL = (start) / 4, \
76db302f8fSPeter Crosthwaite     FPGA ## n ## _THR_CTRL, \
77db302f8fSPeter Crosthwaite     FPGA ## n ## _THR_CNT, \
78db302f8fSPeter Crosthwaite     FPGA ## n ## _THR_STA,
79db302f8fSPeter Crosthwaite     FPGA_CTRL_REGS(0, 0x170)
80db302f8fSPeter Crosthwaite     FPGA_CTRL_REGS(1, 0x180)
81db302f8fSPeter Crosthwaite     FPGA_CTRL_REGS(2, 0x190)
82db302f8fSPeter Crosthwaite     FPGA_CTRL_REGS(3, 0x1a0)
83e3260506SPeter A. G. Crosthwaite 
84db302f8fSPeter Crosthwaite     BANDGAP_TRIP    = 0x1b8 / 4,
85db302f8fSPeter Crosthwaite     PLL_PREDIVISOR  = 0x1c0 / 4,
86e3260506SPeter A. G. Crosthwaite     CLK_621_TRUE,
87e3260506SPeter A. G. Crosthwaite 
88db302f8fSPeter Crosthwaite     PSS_RST_CTRL    = 0x200 / 4,
89db302f8fSPeter Crosthwaite     DDR_RST_CTRL,
90db302f8fSPeter Crosthwaite     TOPSW_RESET_CTRL,
91db302f8fSPeter Crosthwaite     DMAC_RST_CTRL,
92db302f8fSPeter Crosthwaite     USB_RST_CTRL,
93db302f8fSPeter Crosthwaite     GEM_RST_CTRL,
94db302f8fSPeter Crosthwaite     SDIO_RST_CTRL,
95db302f8fSPeter Crosthwaite     SPI_RST_CTRL,
96db302f8fSPeter Crosthwaite     CAN_RST_CTRL,
97db302f8fSPeter Crosthwaite     I2C_RST_CTRL,
98db302f8fSPeter Crosthwaite     UART_RST_CTRL,
99db302f8fSPeter Crosthwaite     GPIO_RST_CTRL,
100db302f8fSPeter Crosthwaite     LQSPI_RST_CTRL,
101db302f8fSPeter Crosthwaite     SMC_RST_CTRL,
102db302f8fSPeter Crosthwaite     OCM_RST_CTRL,
103db302f8fSPeter Crosthwaite     FPGA_RST_CTRL   = 0x240 / 4,
104db302f8fSPeter Crosthwaite     A9_CPU_RST_CTRL,
105db302f8fSPeter Crosthwaite 
106db302f8fSPeter Crosthwaite     RS_AWDT_CTRL    = 0x24c / 4,
107e3260506SPeter A. G. Crosthwaite     RST_REASON,
108db302f8fSPeter Crosthwaite 
109db302f8fSPeter Crosthwaite     REBOOT_STATUS   = 0x258 / 4,
110e3260506SPeter A. G. Crosthwaite     BOOT_MODE,
111db302f8fSPeter Crosthwaite 
112db302f8fSPeter Crosthwaite     APU_CTRL        = 0x300 / 4,
113db302f8fSPeter Crosthwaite     WDT_CLK_SEL,
114db302f8fSPeter Crosthwaite 
115db302f8fSPeter Crosthwaite     TZ_DMA_NS       = 0x440 / 4,
116db302f8fSPeter Crosthwaite     TZ_DMA_IRQ_NS,
117db302f8fSPeter Crosthwaite     TZ_DMA_PERIPH_NS,
118db302f8fSPeter Crosthwaite 
119db302f8fSPeter Crosthwaite     PSS_IDCODE      = 0x530 / 4,
120db302f8fSPeter Crosthwaite 
121db302f8fSPeter Crosthwaite     DDR_URGENT      = 0x600 / 4,
122db302f8fSPeter Crosthwaite     DDR_CAL_START   = 0x60c / 4,
123db302f8fSPeter Crosthwaite     DDR_REF_START   = 0x614 / 4,
124db302f8fSPeter Crosthwaite     DDR_CMD_STA,
125db302f8fSPeter Crosthwaite     DDR_URGENT_SEL,
126db302f8fSPeter Crosthwaite     DDR_DFI_STATUS,
127db302f8fSPeter Crosthwaite 
128db302f8fSPeter Crosthwaite     MIO             = 0x700 / 4,
129db302f8fSPeter Crosthwaite #define MIO_LENGTH 54
130db302f8fSPeter Crosthwaite 
131db302f8fSPeter Crosthwaite     MIO_LOOPBACK    = 0x804 / 4,
132db302f8fSPeter Crosthwaite     MIO_MST_TRI0,
133db302f8fSPeter Crosthwaite     MIO_MST_TRI1,
134db302f8fSPeter Crosthwaite 
135db302f8fSPeter Crosthwaite     SD0_WP_CD_SEL   = 0x830 / 4,
136db302f8fSPeter Crosthwaite     SD1_WP_CD_SEL,
137db302f8fSPeter Crosthwaite 
138db302f8fSPeter Crosthwaite     LVL_SHFTR_EN    = 0x900 / 4,
139db302f8fSPeter Crosthwaite     OCM_CFG         = 0x910 / 4,
140db302f8fSPeter Crosthwaite 
141db302f8fSPeter Crosthwaite     CPU_RAM         = 0xa00 / 4,
142db302f8fSPeter Crosthwaite 
143db302f8fSPeter Crosthwaite     IOU             = 0xa30 / 4,
144db302f8fSPeter Crosthwaite 
145db302f8fSPeter Crosthwaite     DMAC_RAM        = 0xa50 / 4,
146db302f8fSPeter Crosthwaite 
147db302f8fSPeter Crosthwaite     AFI0            = 0xa60 / 4,
148db302f8fSPeter Crosthwaite     AFI1 = AFI0 + 3,
149db302f8fSPeter Crosthwaite     AFI2 = AFI1 + 3,
150db302f8fSPeter Crosthwaite     AFI3 = AFI2 + 3,
151db302f8fSPeter Crosthwaite #define AFI_LENGTH 3
152db302f8fSPeter Crosthwaite 
153db302f8fSPeter Crosthwaite     OCM             = 0xa90 / 4,
154db302f8fSPeter Crosthwaite 
155db302f8fSPeter Crosthwaite     DEVCI_RAM       = 0xaa0 / 4,
156db302f8fSPeter Crosthwaite 
157db302f8fSPeter Crosthwaite     CSG_RAM         = 0xab0 / 4,
158db302f8fSPeter Crosthwaite 
159db302f8fSPeter Crosthwaite     GPIOB_CTRL      = 0xb00 / 4,
160db302f8fSPeter Crosthwaite     GPIOB_CFG_CMOS18,
161db302f8fSPeter Crosthwaite     GPIOB_CFG_CMOS25,
162db302f8fSPeter Crosthwaite     GPIOB_CFG_CMOS33,
163db302f8fSPeter Crosthwaite     GPIOB_CFG_HSTL  = 0xb14 / 4,
164db302f8fSPeter Crosthwaite     GPIOB_DRVR_BIAS_CTRL,
165db302f8fSPeter Crosthwaite 
166db302f8fSPeter Crosthwaite     DDRIOB          = 0xb40 / 4,
167db302f8fSPeter Crosthwaite #define DDRIOB_LENGTH 14
168db302f8fSPeter Crosthwaite };
169db302f8fSPeter Crosthwaite 
170db302f8fSPeter Crosthwaite #define ZYNQ_SLCR_MMIO_SIZE     0x1000
171db302f8fSPeter Crosthwaite #define ZYNQ_SLCR_NUM_REGS      (ZYNQ_SLCR_MMIO_SIZE / 4)
172e3260506SPeter A. G. Crosthwaite 
173a054e2c2SAndreas Färber #define TYPE_ZYNQ_SLCR "xilinx,zynq_slcr"
174a054e2c2SAndreas Färber #define ZYNQ_SLCR(obj) OBJECT_CHECK(ZynqSLCRState, (obj), TYPE_ZYNQ_SLCR)
175a054e2c2SAndreas Färber 
176a054e2c2SAndreas Färber typedef struct ZynqSLCRState {
177a054e2c2SAndreas Färber     SysBusDevice parent_obj;
178a054e2c2SAndreas Färber 
179e3260506SPeter A. G. Crosthwaite     MemoryRegion iomem;
180e3260506SPeter A. G. Crosthwaite 
181db302f8fSPeter Crosthwaite     uint32_t regs[ZYNQ_SLCR_NUM_REGS];
182e3260506SPeter A. G. Crosthwaite } ZynqSLCRState;
183e3260506SPeter A. G. Crosthwaite 
184e3260506SPeter A. G. Crosthwaite static void zynq_slcr_reset(DeviceState *d)
185e3260506SPeter A. G. Crosthwaite {
186a054e2c2SAndreas Färber     ZynqSLCRState *s = ZYNQ_SLCR(d);
187e3260506SPeter A. G. Crosthwaite     int i;
188e3260506SPeter A. G. Crosthwaite 
189e3260506SPeter A. G. Crosthwaite     DB_PRINT("RESET\n");
190e3260506SPeter A. G. Crosthwaite 
191db302f8fSPeter Crosthwaite     s->regs[LOCKSTA] = 1;
192e3260506SPeter A. G. Crosthwaite     /* 0x100 - 0x11C */
193db302f8fSPeter Crosthwaite     s->regs[ARM_PLL_CTRL]   = 0x0001A008;
194db302f8fSPeter Crosthwaite     s->regs[DDR_PLL_CTRL]   = 0x0001A008;
195db302f8fSPeter Crosthwaite     s->regs[IO_PLL_CTRL]    = 0x0001A008;
196db302f8fSPeter Crosthwaite     s->regs[PLL_STATUS]     = 0x0000003F;
197db302f8fSPeter Crosthwaite     s->regs[ARM_PLL_CFG]    = 0x00014000;
198db302f8fSPeter Crosthwaite     s->regs[DDR_PLL_CFG]    = 0x00014000;
199db302f8fSPeter Crosthwaite     s->regs[IO_PLL_CFG]     = 0x00014000;
200e3260506SPeter A. G. Crosthwaite 
201e3260506SPeter A. G. Crosthwaite     /* 0x120 - 0x16C */
202db302f8fSPeter Crosthwaite     s->regs[ARM_CLK_CTRL]   = 0x1F000400;
203db302f8fSPeter Crosthwaite     s->regs[DDR_CLK_CTRL]   = 0x18400003;
204db302f8fSPeter Crosthwaite     s->regs[DCI_CLK_CTRL]   = 0x01E03201;
205db302f8fSPeter Crosthwaite     s->regs[APER_CLK_CTRL]  = 0x01FFCCCD;
206db302f8fSPeter Crosthwaite     s->regs[USB0_CLK_CTRL]  = s->regs[USB1_CLK_CTRL]    = 0x00101941;
207db302f8fSPeter Crosthwaite     s->regs[GEM0_RCLK_CTRL] = s->regs[GEM1_RCLK_CTRL]   = 0x00000001;
208db302f8fSPeter Crosthwaite     s->regs[GEM0_CLK_CTRL]  = s->regs[GEM1_CLK_CTRL]    = 0x00003C01;
209db302f8fSPeter Crosthwaite     s->regs[SMC_CLK_CTRL]   = 0x00003C01;
210db302f8fSPeter Crosthwaite     s->regs[LQSPI_CLK_CTRL] = 0x00002821;
211db302f8fSPeter Crosthwaite     s->regs[SDIO_CLK_CTRL]  = 0x00001E03;
212db302f8fSPeter Crosthwaite     s->regs[UART_CLK_CTRL]  = 0x00003F03;
213db302f8fSPeter Crosthwaite     s->regs[SPI_CLK_CTRL]   = 0x00003F03;
214db302f8fSPeter Crosthwaite     s->regs[CAN_CLK_CTRL]   = 0x00501903;
215db302f8fSPeter Crosthwaite     s->regs[DBG_CLK_CTRL]   = 0x00000F03;
216db302f8fSPeter Crosthwaite     s->regs[PCAP_CLK_CTRL]  = 0x00000F01;
217e3260506SPeter A. G. Crosthwaite 
218e3260506SPeter A. G. Crosthwaite     /* 0x170 - 0x1AC */
219db302f8fSPeter Crosthwaite     s->regs[FPGA0_CLK_CTRL] = s->regs[FPGA1_CLK_CTRL] = s->regs[FPGA2_CLK_CTRL]
220db302f8fSPeter Crosthwaite                             = s->regs[FPGA3_CLK_CTRL] = 0x00101800;
221db302f8fSPeter Crosthwaite     s->regs[FPGA0_THR_STA] = s->regs[FPGA1_THR_STA] = s->regs[FPGA2_THR_STA]
222db302f8fSPeter Crosthwaite                            = s->regs[FPGA3_THR_STA] = 0x00010000;
223e3260506SPeter A. G. Crosthwaite 
224e3260506SPeter A. G. Crosthwaite     /* 0x1B0 - 0x1D8 */
225db302f8fSPeter Crosthwaite     s->regs[BANDGAP_TRIP]   = 0x0000001F;
226db302f8fSPeter Crosthwaite     s->regs[PLL_PREDIVISOR] = 0x00000001;
227db302f8fSPeter Crosthwaite     s->regs[CLK_621_TRUE]   = 0x00000001;
228e3260506SPeter A. G. Crosthwaite 
229e3260506SPeter A. G. Crosthwaite     /* 0x200 - 0x25C */
230db302f8fSPeter Crosthwaite     s->regs[FPGA_RST_CTRL]  = 0x01F33F0F;
231db302f8fSPeter Crosthwaite     s->regs[RST_REASON]     = 0x00000040;
232db302f8fSPeter Crosthwaite 
233db302f8fSPeter Crosthwaite     s->regs[BOOT_MODE]      = 0x00000001;
234e3260506SPeter A. G. Crosthwaite 
235e3260506SPeter A. G. Crosthwaite     /* 0x700 - 0x7D4 */
236e3260506SPeter A. G. Crosthwaite     for (i = 0; i < 54; i++) {
237db302f8fSPeter Crosthwaite         s->regs[MIO + i] = 0x00001601;
238e3260506SPeter A. G. Crosthwaite     }
239e3260506SPeter A. G. Crosthwaite     for (i = 2; i <= 8; i++) {
240db302f8fSPeter Crosthwaite         s->regs[MIO + i] = 0x00000601;
241e3260506SPeter A. G. Crosthwaite     }
242e3260506SPeter A. G. Crosthwaite 
243db302f8fSPeter Crosthwaite     s->regs[MIO_MST_TRI0] = s->regs[MIO_MST_TRI1] = 0xFFFFFFFF;
244e3260506SPeter A. G. Crosthwaite 
245db302f8fSPeter Crosthwaite     s->regs[CPU_RAM + 0] = s->regs[CPU_RAM + 1] = s->regs[CPU_RAM + 3]
246db302f8fSPeter Crosthwaite                          = s->regs[CPU_RAM + 4] = s->regs[CPU_RAM + 7]
247db302f8fSPeter Crosthwaite                          = 0x00010101;
248db302f8fSPeter Crosthwaite     s->regs[CPU_RAM + 2] = s->regs[CPU_RAM + 5] = 0x01010101;
249db302f8fSPeter Crosthwaite     s->regs[CPU_RAM + 6] = 0x00000001;
250e3260506SPeter A. G. Crosthwaite 
251db302f8fSPeter Crosthwaite     s->regs[IOU + 0] = s->regs[IOU + 1] = s->regs[IOU + 2] = s->regs[IOU + 3]
252db302f8fSPeter Crosthwaite                      = 0x09090909;
253db302f8fSPeter Crosthwaite     s->regs[IOU + 4] = s->regs[IOU + 5] = 0x00090909;
254db302f8fSPeter Crosthwaite     s->regs[IOU + 6] = 0x00000909;
255e3260506SPeter A. G. Crosthwaite 
256db302f8fSPeter Crosthwaite     s->regs[DMAC_RAM] = 0x00000009;
257e3260506SPeter A. G. Crosthwaite 
258db302f8fSPeter Crosthwaite     s->regs[AFI0 + 0] = s->regs[AFI0 + 1] = 0x09090909;
259db302f8fSPeter Crosthwaite     s->regs[AFI1 + 0] = s->regs[AFI1 + 1] = 0x09090909;
260db302f8fSPeter Crosthwaite     s->regs[AFI2 + 0] = s->regs[AFI2 + 1] = 0x09090909;
261db302f8fSPeter Crosthwaite     s->regs[AFI3 + 0] = s->regs[AFI3 + 1] = 0x09090909;
262db302f8fSPeter Crosthwaite     s->regs[AFI0 + 2] = s->regs[AFI1 + 2] = s->regs[AFI2 + 2]
263db302f8fSPeter Crosthwaite                       = s->regs[AFI3 + 2] = 0x00000909;
264e3260506SPeter A. G. Crosthwaite 
265db302f8fSPeter Crosthwaite     s->regs[OCM + 0]    = 0x01010101;
266db302f8fSPeter Crosthwaite     s->regs[OCM + 1]    = s->regs[OCM + 2] = 0x09090909;
267e3260506SPeter A. G. Crosthwaite 
268db302f8fSPeter Crosthwaite     s->regs[DEVCI_RAM]  = 0x00000909;
269db302f8fSPeter Crosthwaite     s->regs[CSG_RAM]    = 0x00000001;
270e3260506SPeter A. G. Crosthwaite 
271db302f8fSPeter Crosthwaite     s->regs[DDRIOB + 0] = s->regs[DDRIOB + 1] = s->regs[DDRIOB + 2]
272db302f8fSPeter Crosthwaite                         = s->regs[DDRIOB + 3] = 0x00000e00;
273db302f8fSPeter Crosthwaite     s->regs[DDRIOB + 4] = s->regs[DDRIOB + 5] = s->regs[DDRIOB + 6]
274db302f8fSPeter Crosthwaite                         = 0x00000e00;
275db302f8fSPeter Crosthwaite     s->regs[DDRIOB + 12] = 0x00000021;
276e3260506SPeter A. G. Crosthwaite }
277e3260506SPeter A. G. Crosthwaite 
278db302f8fSPeter Crosthwaite 
279db302f8fSPeter Crosthwaite static bool zynq_slcr_check_offset(hwaddr offset, bool rnw)
280e3260506SPeter A. G. Crosthwaite {
281e3260506SPeter A. G. Crosthwaite     switch (offset) {
282db302f8fSPeter Crosthwaite     case LOCK:
283db302f8fSPeter Crosthwaite     case UNLOCK:
284db302f8fSPeter Crosthwaite     case DDR_CAL_START:
285db302f8fSPeter Crosthwaite     case DDR_REF_START:
286db302f8fSPeter Crosthwaite         return !rnw; /* Write only */
287db302f8fSPeter Crosthwaite     case LOCKSTA:
288db302f8fSPeter Crosthwaite     case FPGA0_THR_STA:
289db302f8fSPeter Crosthwaite     case FPGA1_THR_STA:
290db302f8fSPeter Crosthwaite     case FPGA2_THR_STA:
291db302f8fSPeter Crosthwaite     case FPGA3_THR_STA:
292db302f8fSPeter Crosthwaite     case BOOT_MODE:
293db302f8fSPeter Crosthwaite     case PSS_IDCODE:
294db302f8fSPeter Crosthwaite     case DDR_CMD_STA:
295db302f8fSPeter Crosthwaite     case DDR_DFI_STATUS:
296db302f8fSPeter Crosthwaite     case PLL_STATUS:
297db302f8fSPeter Crosthwaite         return rnw;/* read only */
298db302f8fSPeter Crosthwaite     case SCL:
299db302f8fSPeter Crosthwaite     case ARM_PLL_CTRL ... IO_PLL_CTRL:
300db302f8fSPeter Crosthwaite     case ARM_PLL_CFG ... IO_PLL_CFG:
301db302f8fSPeter Crosthwaite     case ARM_CLK_CTRL ... TOPSW_CLK_CTRL:
302db302f8fSPeter Crosthwaite     case FPGA0_CLK_CTRL ... FPGA0_THR_CNT:
303db302f8fSPeter Crosthwaite     case FPGA1_CLK_CTRL ... FPGA1_THR_CNT:
304db302f8fSPeter Crosthwaite     case FPGA2_CLK_CTRL ... FPGA2_THR_CNT:
305db302f8fSPeter Crosthwaite     case FPGA3_CLK_CTRL ... FPGA3_THR_CNT:
306db302f8fSPeter Crosthwaite     case BANDGAP_TRIP:
307db302f8fSPeter Crosthwaite     case PLL_PREDIVISOR:
308db302f8fSPeter Crosthwaite     case CLK_621_TRUE:
309db302f8fSPeter Crosthwaite     case PSS_RST_CTRL ... A9_CPU_RST_CTRL:
310db302f8fSPeter Crosthwaite     case RS_AWDT_CTRL:
311db302f8fSPeter Crosthwaite     case RST_REASON:
312db302f8fSPeter Crosthwaite     case REBOOT_STATUS:
313db302f8fSPeter Crosthwaite     case APU_CTRL:
314db302f8fSPeter Crosthwaite     case WDT_CLK_SEL:
315db302f8fSPeter Crosthwaite     case TZ_DMA_NS ... TZ_DMA_PERIPH_NS:
316db302f8fSPeter Crosthwaite     case DDR_URGENT:
317db302f8fSPeter Crosthwaite     case DDR_URGENT_SEL:
318db302f8fSPeter Crosthwaite     case MIO ... MIO + MIO_LENGTH - 1:
319db302f8fSPeter Crosthwaite     case MIO_LOOPBACK ... MIO_MST_TRI1:
320db302f8fSPeter Crosthwaite     case SD0_WP_CD_SEL:
321db302f8fSPeter Crosthwaite     case SD1_WP_CD_SEL:
322db302f8fSPeter Crosthwaite     case LVL_SHFTR_EN:
323db302f8fSPeter Crosthwaite     case OCM_CFG:
324db302f8fSPeter Crosthwaite     case CPU_RAM:
325db302f8fSPeter Crosthwaite     case IOU:
326db302f8fSPeter Crosthwaite     case DMAC_RAM:
327db302f8fSPeter Crosthwaite     case AFI0 ... AFI3 + AFI_LENGTH - 1:
328db302f8fSPeter Crosthwaite     case OCM:
329db302f8fSPeter Crosthwaite     case DEVCI_RAM:
330db302f8fSPeter Crosthwaite     case CSG_RAM:
331db302f8fSPeter Crosthwaite     case GPIOB_CTRL ... GPIOB_CFG_CMOS33:
332db302f8fSPeter Crosthwaite     case GPIOB_CFG_HSTL:
333db302f8fSPeter Crosthwaite     case GPIOB_DRVR_BIAS_CTRL:
334db302f8fSPeter Crosthwaite     case DDRIOB ... DDRIOB + DDRIOB_LENGTH - 1:
335db302f8fSPeter Crosthwaite         return true;
336e3260506SPeter A. G. Crosthwaite     default:
337db302f8fSPeter Crosthwaite         return false;
338e3260506SPeter A. G. Crosthwaite     }
339e3260506SPeter A. G. Crosthwaite }
340e3260506SPeter A. G. Crosthwaite 
341a8170e5eSAvi Kivity static uint64_t zynq_slcr_read(void *opaque, hwaddr offset,
342e3260506SPeter A. G. Crosthwaite     unsigned size)
343e3260506SPeter A. G. Crosthwaite {
344db302f8fSPeter Crosthwaite     ZynqSLCRState *s = opaque;
345db302f8fSPeter Crosthwaite     offset /= 4;
346db302f8fSPeter Crosthwaite     uint32_t ret = s->regs[offset];
347e3260506SPeter A. G. Crosthwaite 
348db302f8fSPeter Crosthwaite     if (!zynq_slcr_check_offset(offset, true)) {
349db302f8fSPeter Crosthwaite         qemu_log_mask(LOG_GUEST_ERROR, "zynq_slcr: Invalid read access to "
350db302f8fSPeter Crosthwaite                       " addr %" HWADDR_PRIx "\n", offset * 4);
351db302f8fSPeter Crosthwaite     }
352db302f8fSPeter Crosthwaite 
353db302f8fSPeter Crosthwaite     DB_PRINT("addr: %08" HWADDR_PRIx " data: %08" PRIx32 "\n", offset * 4, ret);
354e3260506SPeter A. G. Crosthwaite     return ret;
355e3260506SPeter A. G. Crosthwaite }
356e3260506SPeter A. G. Crosthwaite 
357a8170e5eSAvi Kivity static void zynq_slcr_write(void *opaque, hwaddr offset,
358e3260506SPeter A. G. Crosthwaite                           uint64_t val, unsigned size)
359e3260506SPeter A. G. Crosthwaite {
360e3260506SPeter A. G. Crosthwaite     ZynqSLCRState *s = (ZynqSLCRState *)opaque;
361db302f8fSPeter Crosthwaite     offset /= 4;
362e3260506SPeter A. G. Crosthwaite 
363db302f8fSPeter Crosthwaite     DB_PRINT("addr: %08" HWADDR_PRIx " data: %08" PRIx64 "\n", offset * 4, val);
364db302f8fSPeter Crosthwaite 
365db302f8fSPeter Crosthwaite     if (!zynq_slcr_check_offset(offset, false)) {
366db302f8fSPeter Crosthwaite         qemu_log_mask(LOG_GUEST_ERROR, "zynq_slcr: Invalid write access to "
367db302f8fSPeter Crosthwaite                       "addr %" HWADDR_PRIx "\n", offset * 4);
368db302f8fSPeter Crosthwaite         return;
369db302f8fSPeter Crosthwaite     }
370e3260506SPeter A. G. Crosthwaite 
371e3260506SPeter A. G. Crosthwaite     switch (offset) {
372db302f8fSPeter Crosthwaite     case SCL:
373db302f8fSPeter Crosthwaite         s->regs[SCL] = val & 0x1;
374e3260506SPeter A. G. Crosthwaite         return;
375db302f8fSPeter Crosthwaite     case LOCK:
376e3260506SPeter A. G. Crosthwaite         if ((val & 0xFFFF) == XILINX_LOCK_KEY) {
377e3260506SPeter A. G. Crosthwaite             DB_PRINT("XILINX LOCK 0xF8000000 + 0x%x <= 0x%x\n", (int)offset,
378e3260506SPeter A. G. Crosthwaite                 (unsigned)val & 0xFFFF);
379db302f8fSPeter Crosthwaite             s->regs[LOCKSTA] = 1;
380e3260506SPeter A. G. Crosthwaite         } else {
381e3260506SPeter A. G. Crosthwaite             DB_PRINT("WRONG XILINX LOCK KEY 0xF8000000 + 0x%x <= 0x%x\n",
382e3260506SPeter A. G. Crosthwaite                 (int)offset, (unsigned)val & 0xFFFF);
383e3260506SPeter A. G. Crosthwaite         }
384e3260506SPeter A. G. Crosthwaite         return;
385db302f8fSPeter Crosthwaite     case UNLOCK:
386e3260506SPeter A. G. Crosthwaite         if ((val & 0xFFFF) == XILINX_UNLOCK_KEY) {
387e3260506SPeter A. G. Crosthwaite             DB_PRINT("XILINX UNLOCK 0xF8000000 + 0x%x <= 0x%x\n", (int)offset,
388e3260506SPeter A. G. Crosthwaite                 (unsigned)val & 0xFFFF);
389db302f8fSPeter Crosthwaite             s->regs[LOCKSTA] = 0;
390e3260506SPeter A. G. Crosthwaite         } else {
391e3260506SPeter A. G. Crosthwaite             DB_PRINT("WRONG XILINX UNLOCK KEY 0xF8000000 + 0x%x <= 0x%x\n",
392e3260506SPeter A. G. Crosthwaite                 (int)offset, (unsigned)val & 0xFFFF);
393e3260506SPeter A. G. Crosthwaite         }
394e3260506SPeter A. G. Crosthwaite         return;
395db302f8fSPeter Crosthwaite     }
396db302f8fSPeter Crosthwaite 
397c209b053SPeter Crosthwaite     if (s->regs[LOCKSTA]) {
398c209b053SPeter Crosthwaite         qemu_log_mask(LOG_GUEST_ERROR,
399c209b053SPeter Crosthwaite                       "SCLR registers are locked. Unlock them first\n");
400e3260506SPeter A. G. Crosthwaite         return;
401e3260506SPeter A. G. Crosthwaite     }
402c209b053SPeter Crosthwaite     s->regs[offset] = val;
403e3260506SPeter A. G. Crosthwaite 
404e3260506SPeter A. G. Crosthwaite     switch (offset) {
405db302f8fSPeter Crosthwaite     case PSS_RST_CTRL:
406db302f8fSPeter Crosthwaite         if (val & R_PSS_RST_CTRL_SOFT_RST) {
40769991d7dSSebastian Huber             qemu_system_reset_request();
40869991d7dSSebastian Huber         }
409e3260506SPeter A. G. Crosthwaite         break;
410e3260506SPeter A. G. Crosthwaite     }
411e3260506SPeter A. G. Crosthwaite }
412e3260506SPeter A. G. Crosthwaite 
413e3260506SPeter A. G. Crosthwaite static const MemoryRegionOps slcr_ops = {
414e3260506SPeter A. G. Crosthwaite     .read = zynq_slcr_read,
415e3260506SPeter A. G. Crosthwaite     .write = zynq_slcr_write,
416e3260506SPeter A. G. Crosthwaite     .endianness = DEVICE_NATIVE_ENDIAN,
417e3260506SPeter A. G. Crosthwaite };
418e3260506SPeter A. G. Crosthwaite 
41915e3611eSPeter Crosthwaite static void zynq_slcr_init(Object *obj)
420e3260506SPeter A. G. Crosthwaite {
42115e3611eSPeter Crosthwaite     ZynqSLCRState *s = ZYNQ_SLCR(obj);
422e3260506SPeter A. G. Crosthwaite 
42315e3611eSPeter Crosthwaite     memory_region_init_io(&s->iomem, obj, &slcr_ops, s, "slcr",
424db302f8fSPeter Crosthwaite                           ZYNQ_SLCR_MMIO_SIZE);
42515e3611eSPeter Crosthwaite     sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem);
426e3260506SPeter A. G. Crosthwaite }
427e3260506SPeter A. G. Crosthwaite 
428e3260506SPeter A. G. Crosthwaite static const VMStateDescription vmstate_zynq_slcr = {
429e3260506SPeter A. G. Crosthwaite     .name = "zynq_slcr",
430db302f8fSPeter Crosthwaite     .version_id = 2,
431db302f8fSPeter Crosthwaite     .minimum_version_id = 2,
432e3260506SPeter A. G. Crosthwaite     .fields = (VMStateField[]) {
433db302f8fSPeter Crosthwaite         VMSTATE_UINT32_ARRAY(regs, ZynqSLCRState, ZYNQ_SLCR_NUM_REGS),
434e3260506SPeter A. G. Crosthwaite         VMSTATE_END_OF_LIST()
435e3260506SPeter A. G. Crosthwaite     }
436e3260506SPeter A. G. Crosthwaite };
437e3260506SPeter A. G. Crosthwaite 
438e3260506SPeter A. G. Crosthwaite static void zynq_slcr_class_init(ObjectClass *klass, void *data)
439e3260506SPeter A. G. Crosthwaite {
440e3260506SPeter A. G. Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
441e3260506SPeter A. G. Crosthwaite 
442e3260506SPeter A. G. Crosthwaite     dc->vmsd = &vmstate_zynq_slcr;
443e3260506SPeter A. G. Crosthwaite     dc->reset = zynq_slcr_reset;
444e3260506SPeter A. G. Crosthwaite }
445e3260506SPeter A. G. Crosthwaite 
4468c43a6f0SAndreas Färber static const TypeInfo zynq_slcr_info = {
447e3260506SPeter A. G. Crosthwaite     .class_init = zynq_slcr_class_init,
448a054e2c2SAndreas Färber     .name  = TYPE_ZYNQ_SLCR,
449e3260506SPeter A. G. Crosthwaite     .parent = TYPE_SYS_BUS_DEVICE,
450e3260506SPeter A. G. Crosthwaite     .instance_size  = sizeof(ZynqSLCRState),
45115e3611eSPeter Crosthwaite     .instance_init = zynq_slcr_init,
452e3260506SPeter A. G. Crosthwaite };
453e3260506SPeter A. G. Crosthwaite 
454e3260506SPeter A. G. Crosthwaite static void zynq_slcr_register_types(void)
455e3260506SPeter A. G. Crosthwaite {
456e3260506SPeter A. G. Crosthwaite     type_register_static(&zynq_slcr_info);
457e3260506SPeter A. G. Crosthwaite }
458e3260506SPeter A. G. Crosthwaite 
459e3260506SPeter A. G. Crosthwaite type_init(zynq_slcr_register_types)
460