1e3260506SPeter A. G. Crosthwaite /* 2e3260506SPeter A. G. Crosthwaite * Status and system control registers for Xilinx Zynq Platform 3e3260506SPeter A. G. Crosthwaite * 4e3260506SPeter A. G. Crosthwaite * Copyright (c) 2011 Michal Simek <monstr@monstr.eu> 5e3260506SPeter A. G. Crosthwaite * Copyright (c) 2012 PetaLogix Pty Ltd. 6e3260506SPeter A. G. Crosthwaite * Based on hw/arm_sysctl.c, written by Paul Brook 7e3260506SPeter A. G. Crosthwaite * 8e3260506SPeter A. G. Crosthwaite * This program is free software; you can redistribute it and/or 9e3260506SPeter A. G. Crosthwaite * modify it under the terms of the GNU General Public License 10e3260506SPeter A. G. Crosthwaite * as published by the Free Software Foundation; either version 11e3260506SPeter A. G. Crosthwaite * 2 of the License, or (at your option) any later version. 12e3260506SPeter A. G. Crosthwaite * 13e3260506SPeter A. G. Crosthwaite * You should have received a copy of the GNU General Public License along 14e3260506SPeter A. G. Crosthwaite * with this program; if not, see <http://www.gnu.org/licenses/>. 15e3260506SPeter A. G. Crosthwaite */ 16e3260506SPeter A. G. Crosthwaite 178ef94f0bSPeter Maydell #include "qemu/osdep.h" 181de7afc9SPaolo Bonzini #include "qemu/timer.h" 1954d31236SMarkus Armbruster #include "sysemu/runstate.h" 2083c9f4caSPaolo Bonzini #include "hw/sysbus.h" 21d6454270SMarkus Armbruster #include "migration/vmstate.h" 2203dd024fSPaolo Bonzini #include "qemu/log.h" 230b8fa32fSMarkus Armbruster #include "qemu/module.h" 24a6b3ed23SDamien Hedde #include "hw/registerfields.h" 2538867cb7SDamien Hedde #include "hw/qdev-clock.h" 26db1015e9SEduardo Habkost #include "qom/object.h" 27e3260506SPeter A. G. Crosthwaite 286954a1cdSPeter Crosthwaite #ifndef ZYNQ_SLCR_ERR_DEBUG 296954a1cdSPeter Crosthwaite #define ZYNQ_SLCR_ERR_DEBUG 0 306954a1cdSPeter Crosthwaite #endif 316954a1cdSPeter Crosthwaite 32e3260506SPeter A. G. Crosthwaite #define DB_PRINT(...) do { \ 336954a1cdSPeter Crosthwaite if (ZYNQ_SLCR_ERR_DEBUG) { \ 34e3260506SPeter A. G. Crosthwaite fprintf(stderr, ": %s: ", __func__); \ 35e3260506SPeter A. G. Crosthwaite fprintf(stderr, ## __VA_ARGS__); \ 366954a1cdSPeter Crosthwaite } \ 372562755eSEric Blake } while (0) 38e3260506SPeter A. G. Crosthwaite 39e3260506SPeter A. G. Crosthwaite #define XILINX_LOCK_KEY 0x767b 40e3260506SPeter A. G. Crosthwaite #define XILINX_UNLOCK_KEY 0xdf0d 41e3260506SPeter A. G. Crosthwaite 42a6b3ed23SDamien Hedde REG32(SCL, 0x000) 43a6b3ed23SDamien Hedde REG32(LOCK, 0x004) 44a6b3ed23SDamien Hedde REG32(UNLOCK, 0x008) 45a6b3ed23SDamien Hedde REG32(LOCKSTA, 0x00c) 4669991d7dSSebastian Huber 47a6b3ed23SDamien Hedde REG32(ARM_PLL_CTRL, 0x100) 48a6b3ed23SDamien Hedde REG32(DDR_PLL_CTRL, 0x104) 49a6b3ed23SDamien Hedde REG32(IO_PLL_CTRL, 0x108) 5038867cb7SDamien Hedde /* fields for [ARM|DDR|IO]_PLL_CTRL registers */ 5138867cb7SDamien Hedde FIELD(xxx_PLL_CTRL, PLL_RESET, 0, 1) 5238867cb7SDamien Hedde FIELD(xxx_PLL_CTRL, PLL_PWRDWN, 1, 1) 5338867cb7SDamien Hedde FIELD(xxx_PLL_CTRL, PLL_BYPASS_QUAL, 3, 1) 5438867cb7SDamien Hedde FIELD(xxx_PLL_CTRL, PLL_BYPASS_FORCE, 4, 1) 5538867cb7SDamien Hedde FIELD(xxx_PLL_CTRL, PLL_FPDIV, 12, 7) 56a6b3ed23SDamien Hedde REG32(PLL_STATUS, 0x10c) 57a6b3ed23SDamien Hedde REG32(ARM_PLL_CFG, 0x110) 58a6b3ed23SDamien Hedde REG32(DDR_PLL_CFG, 0x114) 59a6b3ed23SDamien Hedde REG32(IO_PLL_CFG, 0x118) 60db302f8fSPeter Crosthwaite 61a6b3ed23SDamien Hedde REG32(ARM_CLK_CTRL, 0x120) 62a6b3ed23SDamien Hedde REG32(DDR_CLK_CTRL, 0x124) 63a6b3ed23SDamien Hedde REG32(DCI_CLK_CTRL, 0x128) 64a6b3ed23SDamien Hedde REG32(APER_CLK_CTRL, 0x12c) 65a6b3ed23SDamien Hedde REG32(USB0_CLK_CTRL, 0x130) 66a6b3ed23SDamien Hedde REG32(USB1_CLK_CTRL, 0x134) 67a6b3ed23SDamien Hedde REG32(GEM0_RCLK_CTRL, 0x138) 68a6b3ed23SDamien Hedde REG32(GEM1_RCLK_CTRL, 0x13c) 69a6b3ed23SDamien Hedde REG32(GEM0_CLK_CTRL, 0x140) 70a6b3ed23SDamien Hedde REG32(GEM1_CLK_CTRL, 0x144) 71a6b3ed23SDamien Hedde REG32(SMC_CLK_CTRL, 0x148) 72a6b3ed23SDamien Hedde REG32(LQSPI_CLK_CTRL, 0x14c) 73a6b3ed23SDamien Hedde REG32(SDIO_CLK_CTRL, 0x150) 74a6b3ed23SDamien Hedde REG32(UART_CLK_CTRL, 0x154) 7538867cb7SDamien Hedde FIELD(UART_CLK_CTRL, CLKACT0, 0, 1) 7638867cb7SDamien Hedde FIELD(UART_CLK_CTRL, CLKACT1, 1, 1) 7738867cb7SDamien Hedde FIELD(UART_CLK_CTRL, SRCSEL, 4, 2) 7838867cb7SDamien Hedde FIELD(UART_CLK_CTRL, DIVISOR, 8, 6) 79a6b3ed23SDamien Hedde REG32(SPI_CLK_CTRL, 0x158) 80a6b3ed23SDamien Hedde REG32(CAN_CLK_CTRL, 0x15c) 81a6b3ed23SDamien Hedde REG32(CAN_MIOCLK_CTRL, 0x160) 82a6b3ed23SDamien Hedde REG32(DBG_CLK_CTRL, 0x164) 83a6b3ed23SDamien Hedde REG32(PCAP_CLK_CTRL, 0x168) 84a6b3ed23SDamien Hedde REG32(TOPSW_CLK_CTRL, 0x16c) 85e3260506SPeter A. G. Crosthwaite 86db302f8fSPeter Crosthwaite #define FPGA_CTRL_REGS(n, start) \ 87a6b3ed23SDamien Hedde REG32(FPGA ## n ## _CLK_CTRL, (start)) \ 88a6b3ed23SDamien Hedde REG32(FPGA ## n ## _THR_CTRL, (start) + 0x4)\ 89a6b3ed23SDamien Hedde REG32(FPGA ## n ## _THR_CNT, (start) + 0x8)\ 90a6b3ed23SDamien Hedde REG32(FPGA ## n ## _THR_STA, (start) + 0xc) 91db302f8fSPeter Crosthwaite FPGA_CTRL_REGS(0, 0x170) 92db302f8fSPeter Crosthwaite FPGA_CTRL_REGS(1, 0x180) 93db302f8fSPeter Crosthwaite FPGA_CTRL_REGS(2, 0x190) 94db302f8fSPeter Crosthwaite FPGA_CTRL_REGS(3, 0x1a0) 95e3260506SPeter A. G. Crosthwaite 96a6b3ed23SDamien Hedde REG32(BANDGAP_TRIP, 0x1b8) 97a6b3ed23SDamien Hedde REG32(PLL_PREDIVISOR, 0x1c0) 98a6b3ed23SDamien Hedde REG32(CLK_621_TRUE, 0x1c4) 99e3260506SPeter A. G. Crosthwaite 100a6b3ed23SDamien Hedde REG32(PSS_RST_CTRL, 0x200) 101a6b3ed23SDamien Hedde FIELD(PSS_RST_CTRL, SOFT_RST, 0, 1) 102a6b3ed23SDamien Hedde REG32(DDR_RST_CTRL, 0x204) 103a6b3ed23SDamien Hedde REG32(TOPSW_RESET_CTRL, 0x208) 104a6b3ed23SDamien Hedde REG32(DMAC_RST_CTRL, 0x20c) 105a6b3ed23SDamien Hedde REG32(USB_RST_CTRL, 0x210) 106a6b3ed23SDamien Hedde REG32(GEM_RST_CTRL, 0x214) 107a6b3ed23SDamien Hedde REG32(SDIO_RST_CTRL, 0x218) 108a6b3ed23SDamien Hedde REG32(SPI_RST_CTRL, 0x21c) 109a6b3ed23SDamien Hedde REG32(CAN_RST_CTRL, 0x220) 110a6b3ed23SDamien Hedde REG32(I2C_RST_CTRL, 0x224) 111a6b3ed23SDamien Hedde REG32(UART_RST_CTRL, 0x228) 112a6b3ed23SDamien Hedde REG32(GPIO_RST_CTRL, 0x22c) 113a6b3ed23SDamien Hedde REG32(LQSPI_RST_CTRL, 0x230) 114a6b3ed23SDamien Hedde REG32(SMC_RST_CTRL, 0x234) 115a6b3ed23SDamien Hedde REG32(OCM_RST_CTRL, 0x238) 116a6b3ed23SDamien Hedde REG32(FPGA_RST_CTRL, 0x240) 117a6b3ed23SDamien Hedde REG32(A9_CPU_RST_CTRL, 0x244) 118db302f8fSPeter Crosthwaite 119a6b3ed23SDamien Hedde REG32(RS_AWDT_CTRL, 0x24c) 120a6b3ed23SDamien Hedde REG32(RST_REASON, 0x250) 121db302f8fSPeter Crosthwaite 122a6b3ed23SDamien Hedde REG32(REBOOT_STATUS, 0x258) 123a6b3ed23SDamien Hedde REG32(BOOT_MODE, 0x25c) 124db302f8fSPeter Crosthwaite 125a6b3ed23SDamien Hedde REG32(APU_CTRL, 0x300) 126a6b3ed23SDamien Hedde REG32(WDT_CLK_SEL, 0x304) 127db302f8fSPeter Crosthwaite 128a6b3ed23SDamien Hedde REG32(TZ_DMA_NS, 0x440) 129a6b3ed23SDamien Hedde REG32(TZ_DMA_IRQ_NS, 0x444) 130a6b3ed23SDamien Hedde REG32(TZ_DMA_PERIPH_NS, 0x448) 131db302f8fSPeter Crosthwaite 132a6b3ed23SDamien Hedde REG32(PSS_IDCODE, 0x530) 133db302f8fSPeter Crosthwaite 134a6b3ed23SDamien Hedde REG32(DDR_URGENT, 0x600) 135a6b3ed23SDamien Hedde REG32(DDR_CAL_START, 0x60c) 136a6b3ed23SDamien Hedde REG32(DDR_REF_START, 0x614) 137a6b3ed23SDamien Hedde REG32(DDR_CMD_STA, 0x618) 138a6b3ed23SDamien Hedde REG32(DDR_URGENT_SEL, 0x61c) 139a6b3ed23SDamien Hedde REG32(DDR_DFI_STATUS, 0x620) 140db302f8fSPeter Crosthwaite 141a6b3ed23SDamien Hedde REG32(MIO, 0x700) 142db302f8fSPeter Crosthwaite #define MIO_LENGTH 54 143db302f8fSPeter Crosthwaite 144a6b3ed23SDamien Hedde REG32(MIO_LOOPBACK, 0x804) 145a6b3ed23SDamien Hedde REG32(MIO_MST_TRI0, 0x808) 146a6b3ed23SDamien Hedde REG32(MIO_MST_TRI1, 0x80c) 147db302f8fSPeter Crosthwaite 148a6b3ed23SDamien Hedde REG32(SD0_WP_CD_SEL, 0x830) 149a6b3ed23SDamien Hedde REG32(SD1_WP_CD_SEL, 0x834) 150db302f8fSPeter Crosthwaite 151a6b3ed23SDamien Hedde REG32(LVL_SHFTR_EN, 0x900) 152a6b3ed23SDamien Hedde REG32(OCM_CFG, 0x910) 153db302f8fSPeter Crosthwaite 154a6b3ed23SDamien Hedde REG32(CPU_RAM, 0xa00) 155db302f8fSPeter Crosthwaite 156a6b3ed23SDamien Hedde REG32(IOU, 0xa30) 157db302f8fSPeter Crosthwaite 158a6b3ed23SDamien Hedde REG32(DMAC_RAM, 0xa50) 159db302f8fSPeter Crosthwaite 160a6b3ed23SDamien Hedde REG32(AFI0, 0xa60) 161a6b3ed23SDamien Hedde REG32(AFI1, 0xa6c) 162a6b3ed23SDamien Hedde REG32(AFI2, 0xa78) 163a6b3ed23SDamien Hedde REG32(AFI3, 0xa84) 164db302f8fSPeter Crosthwaite #define AFI_LENGTH 3 165db302f8fSPeter Crosthwaite 166a6b3ed23SDamien Hedde REG32(OCM, 0xa90) 167db302f8fSPeter Crosthwaite 168a6b3ed23SDamien Hedde REG32(DEVCI_RAM, 0xaa0) 169db302f8fSPeter Crosthwaite 170a6b3ed23SDamien Hedde REG32(CSG_RAM, 0xab0) 171db302f8fSPeter Crosthwaite 172a6b3ed23SDamien Hedde REG32(GPIOB_CTRL, 0xb00) 173a6b3ed23SDamien Hedde REG32(GPIOB_CFG_CMOS18, 0xb04) 174a6b3ed23SDamien Hedde REG32(GPIOB_CFG_CMOS25, 0xb08) 175a6b3ed23SDamien Hedde REG32(GPIOB_CFG_CMOS33, 0xb0c) 176a6b3ed23SDamien Hedde REG32(GPIOB_CFG_HSTL, 0xb14) 177a6b3ed23SDamien Hedde REG32(GPIOB_DRVR_BIAS_CTRL, 0xb18) 178db302f8fSPeter Crosthwaite 179a6b3ed23SDamien Hedde REG32(DDRIOB, 0xb40) 180db302f8fSPeter Crosthwaite #define DDRIOB_LENGTH 14 181db302f8fSPeter Crosthwaite 182db302f8fSPeter Crosthwaite #define ZYNQ_SLCR_MMIO_SIZE 0x1000 183db302f8fSPeter Crosthwaite #define ZYNQ_SLCR_NUM_REGS (ZYNQ_SLCR_MMIO_SIZE / 4) 184e3260506SPeter A. G. Crosthwaite 185a054e2c2SAndreas Färber #define TYPE_ZYNQ_SLCR "xilinx,zynq_slcr" 186*8063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(ZynqSLCRState, ZYNQ_SLCR) 187a054e2c2SAndreas Färber 188db1015e9SEduardo Habkost struct ZynqSLCRState { 189a054e2c2SAndreas Färber SysBusDevice parent_obj; 190a054e2c2SAndreas Färber 191e3260506SPeter A. G. Crosthwaite MemoryRegion iomem; 192e3260506SPeter A. G. Crosthwaite 193db302f8fSPeter Crosthwaite uint32_t regs[ZYNQ_SLCR_NUM_REGS]; 19438867cb7SDamien Hedde 19538867cb7SDamien Hedde Clock *ps_clk; 19638867cb7SDamien Hedde Clock *uart0_ref_clk; 19738867cb7SDamien Hedde Clock *uart1_ref_clk; 198db1015e9SEduardo Habkost }; 199e3260506SPeter A. G. Crosthwaite 20038867cb7SDamien Hedde /* 20138867cb7SDamien Hedde * return the output frequency of ARM/DDR/IO pll 20238867cb7SDamien Hedde * using input frequency and PLL_CTRL register 20338867cb7SDamien Hedde */ 20438867cb7SDamien Hedde static uint64_t zynq_slcr_compute_pll(uint64_t input, uint32_t ctrl_reg) 205e3260506SPeter A. G. Crosthwaite { 20638867cb7SDamien Hedde uint32_t mult = ((ctrl_reg & R_xxx_PLL_CTRL_PLL_FPDIV_MASK) >> 20738867cb7SDamien Hedde R_xxx_PLL_CTRL_PLL_FPDIV_SHIFT); 20838867cb7SDamien Hedde 20938867cb7SDamien Hedde /* first, check if pll is bypassed */ 21038867cb7SDamien Hedde if (ctrl_reg & R_xxx_PLL_CTRL_PLL_BYPASS_FORCE_MASK) { 21138867cb7SDamien Hedde return input; 21238867cb7SDamien Hedde } 21338867cb7SDamien Hedde 21438867cb7SDamien Hedde /* is pll disabled ? */ 21538867cb7SDamien Hedde if (ctrl_reg & (R_xxx_PLL_CTRL_PLL_RESET_MASK | 21638867cb7SDamien Hedde R_xxx_PLL_CTRL_PLL_PWRDWN_MASK)) { 21738867cb7SDamien Hedde return 0; 21838867cb7SDamien Hedde } 21938867cb7SDamien Hedde 22038867cb7SDamien Hedde /* frequency multiplier -> period division */ 22138867cb7SDamien Hedde return input / mult; 22238867cb7SDamien Hedde } 22338867cb7SDamien Hedde 22438867cb7SDamien Hedde /* 22538867cb7SDamien Hedde * return the output period of a clock given: 22638867cb7SDamien Hedde * + the periods in an array corresponding to input mux selector 22738867cb7SDamien Hedde * + the register xxx_CLK_CTRL value 22838867cb7SDamien Hedde * + enable bit index in ctrl register 22938867cb7SDamien Hedde * 23038867cb7SDamien Hedde * This function makes the assumption that the ctrl_reg value is organized as 23138867cb7SDamien Hedde * follows: 23238867cb7SDamien Hedde * + bits[13:8] clock frequency divisor 23338867cb7SDamien Hedde * + bits[5:4] clock mux selector (index in array) 23438867cb7SDamien Hedde * + bits[index] clock enable 23538867cb7SDamien Hedde */ 23638867cb7SDamien Hedde static uint64_t zynq_slcr_compute_clock(const uint64_t periods[], 23738867cb7SDamien Hedde uint32_t ctrl_reg, 23838867cb7SDamien Hedde unsigned index) 23938867cb7SDamien Hedde { 24038867cb7SDamien Hedde uint32_t srcsel = extract32(ctrl_reg, 4, 2); /* bits [5:4] */ 24138867cb7SDamien Hedde uint32_t divisor = extract32(ctrl_reg, 8, 6); /* bits [13:8] */ 24238867cb7SDamien Hedde 24338867cb7SDamien Hedde /* first, check if clock is disabled */ 24438867cb7SDamien Hedde if (((ctrl_reg >> index) & 1u) == 0) { 24538867cb7SDamien Hedde return 0; 24638867cb7SDamien Hedde } 24738867cb7SDamien Hedde 24838867cb7SDamien Hedde /* 24938867cb7SDamien Hedde * according to the Zynq technical ref. manual UG585 v1.12.2 in 25038867cb7SDamien Hedde * Clocks chapter, section 25.10.1 page 705: 25138867cb7SDamien Hedde * "The 6-bit divider provides a divide range of 1 to 63" 25238867cb7SDamien Hedde * We follow here what is implemented in linux kernel and consider 25338867cb7SDamien Hedde * the 0 value as a bypass (no division). 25438867cb7SDamien Hedde */ 25538867cb7SDamien Hedde /* frequency divisor -> period multiplication */ 25638867cb7SDamien Hedde return periods[srcsel] * (divisor ? divisor : 1u); 25738867cb7SDamien Hedde } 25838867cb7SDamien Hedde 25938867cb7SDamien Hedde /* 26038867cb7SDamien Hedde * macro helper around zynq_slcr_compute_clock to avoid repeating 26138867cb7SDamien Hedde * the register name. 26238867cb7SDamien Hedde */ 26338867cb7SDamien Hedde #define ZYNQ_COMPUTE_CLK(state, plls, reg, enable_field) \ 26438867cb7SDamien Hedde zynq_slcr_compute_clock((plls), (state)->regs[reg], \ 26538867cb7SDamien Hedde reg ## _ ## enable_field ## _SHIFT) 26638867cb7SDamien Hedde 26738867cb7SDamien Hedde /** 26838867cb7SDamien Hedde * Compute and set the ouputs clocks periods. 26938867cb7SDamien Hedde * But do not propagate them further. Connected clocks 27038867cb7SDamien Hedde * will not receive any updates (See zynq_slcr_compute_clocks()) 27138867cb7SDamien Hedde */ 27238867cb7SDamien Hedde static void zynq_slcr_compute_clocks(ZynqSLCRState *s) 27338867cb7SDamien Hedde { 27438867cb7SDamien Hedde uint64_t ps_clk = clock_get(s->ps_clk); 27538867cb7SDamien Hedde 27638867cb7SDamien Hedde /* consider outputs clocks are disabled while in reset */ 27738867cb7SDamien Hedde if (device_is_in_reset(DEVICE(s))) { 27838867cb7SDamien Hedde ps_clk = 0; 27938867cb7SDamien Hedde } 28038867cb7SDamien Hedde 28138867cb7SDamien Hedde uint64_t io_pll = zynq_slcr_compute_pll(ps_clk, s->regs[R_IO_PLL_CTRL]); 28238867cb7SDamien Hedde uint64_t arm_pll = zynq_slcr_compute_pll(ps_clk, s->regs[R_ARM_PLL_CTRL]); 28338867cb7SDamien Hedde uint64_t ddr_pll = zynq_slcr_compute_pll(ps_clk, s->regs[R_DDR_PLL_CTRL]); 28438867cb7SDamien Hedde 28538867cb7SDamien Hedde uint64_t uart_mux[4] = {io_pll, io_pll, arm_pll, ddr_pll}; 28638867cb7SDamien Hedde 28738867cb7SDamien Hedde /* compute uartX reference clocks */ 28838867cb7SDamien Hedde clock_set(s->uart0_ref_clk, 28938867cb7SDamien Hedde ZYNQ_COMPUTE_CLK(s, uart_mux, R_UART_CLK_CTRL, CLKACT0)); 29038867cb7SDamien Hedde clock_set(s->uart1_ref_clk, 29138867cb7SDamien Hedde ZYNQ_COMPUTE_CLK(s, uart_mux, R_UART_CLK_CTRL, CLKACT1)); 29238867cb7SDamien Hedde } 29338867cb7SDamien Hedde 29438867cb7SDamien Hedde /** 29538867cb7SDamien Hedde * Propagate the outputs clocks. 29638867cb7SDamien Hedde * zynq_slcr_compute_clocks() should have been called before 29738867cb7SDamien Hedde * to configure them. 29838867cb7SDamien Hedde */ 29938867cb7SDamien Hedde static void zynq_slcr_propagate_clocks(ZynqSLCRState *s) 30038867cb7SDamien Hedde { 30138867cb7SDamien Hedde clock_propagate(s->uart0_ref_clk); 30238867cb7SDamien Hedde clock_propagate(s->uart1_ref_clk); 30338867cb7SDamien Hedde } 30438867cb7SDamien Hedde 30538867cb7SDamien Hedde static void zynq_slcr_ps_clk_callback(void *opaque) 30638867cb7SDamien Hedde { 30738867cb7SDamien Hedde ZynqSLCRState *s = (ZynqSLCRState *) opaque; 30838867cb7SDamien Hedde zynq_slcr_compute_clocks(s); 30938867cb7SDamien Hedde zynq_slcr_propagate_clocks(s); 31038867cb7SDamien Hedde } 31138867cb7SDamien Hedde 31238867cb7SDamien Hedde static void zynq_slcr_reset_init(Object *obj, ResetType type) 31338867cb7SDamien Hedde { 31438867cb7SDamien Hedde ZynqSLCRState *s = ZYNQ_SLCR(obj); 315e3260506SPeter A. G. Crosthwaite int i; 316e3260506SPeter A. G. Crosthwaite 317e3260506SPeter A. G. Crosthwaite DB_PRINT("RESET\n"); 318e3260506SPeter A. G. Crosthwaite 319a6b3ed23SDamien Hedde s->regs[R_LOCKSTA] = 1; 320e3260506SPeter A. G. Crosthwaite /* 0x100 - 0x11C */ 321a6b3ed23SDamien Hedde s->regs[R_ARM_PLL_CTRL] = 0x0001A008; 322a6b3ed23SDamien Hedde s->regs[R_DDR_PLL_CTRL] = 0x0001A008; 323a6b3ed23SDamien Hedde s->regs[R_IO_PLL_CTRL] = 0x0001A008; 324a6b3ed23SDamien Hedde s->regs[R_PLL_STATUS] = 0x0000003F; 325a6b3ed23SDamien Hedde s->regs[R_ARM_PLL_CFG] = 0x00014000; 326a6b3ed23SDamien Hedde s->regs[R_DDR_PLL_CFG] = 0x00014000; 327a6b3ed23SDamien Hedde s->regs[R_IO_PLL_CFG] = 0x00014000; 328e3260506SPeter A. G. Crosthwaite 329e3260506SPeter A. G. Crosthwaite /* 0x120 - 0x16C */ 330a6b3ed23SDamien Hedde s->regs[R_ARM_CLK_CTRL] = 0x1F000400; 331a6b3ed23SDamien Hedde s->regs[R_DDR_CLK_CTRL] = 0x18400003; 332a6b3ed23SDamien Hedde s->regs[R_DCI_CLK_CTRL] = 0x01E03201; 333a6b3ed23SDamien Hedde s->regs[R_APER_CLK_CTRL] = 0x01FFCCCD; 334a6b3ed23SDamien Hedde s->regs[R_USB0_CLK_CTRL] = s->regs[R_USB1_CLK_CTRL] = 0x00101941; 335a6b3ed23SDamien Hedde s->regs[R_GEM0_RCLK_CTRL] = s->regs[R_GEM1_RCLK_CTRL] = 0x00000001; 336a6b3ed23SDamien Hedde s->regs[R_GEM0_CLK_CTRL] = s->regs[R_GEM1_CLK_CTRL] = 0x00003C01; 337a6b3ed23SDamien Hedde s->regs[R_SMC_CLK_CTRL] = 0x00003C01; 338a6b3ed23SDamien Hedde s->regs[R_LQSPI_CLK_CTRL] = 0x00002821; 339a6b3ed23SDamien Hedde s->regs[R_SDIO_CLK_CTRL] = 0x00001E03; 340a6b3ed23SDamien Hedde s->regs[R_UART_CLK_CTRL] = 0x00003F03; 341a6b3ed23SDamien Hedde s->regs[R_SPI_CLK_CTRL] = 0x00003F03; 342a6b3ed23SDamien Hedde s->regs[R_CAN_CLK_CTRL] = 0x00501903; 343a6b3ed23SDamien Hedde s->regs[R_DBG_CLK_CTRL] = 0x00000F03; 344a6b3ed23SDamien Hedde s->regs[R_PCAP_CLK_CTRL] = 0x00000F01; 345e3260506SPeter A. G. Crosthwaite 346e3260506SPeter A. G. Crosthwaite /* 0x170 - 0x1AC */ 347a6b3ed23SDamien Hedde s->regs[R_FPGA0_CLK_CTRL] = s->regs[R_FPGA1_CLK_CTRL] 348a6b3ed23SDamien Hedde = s->regs[R_FPGA2_CLK_CTRL] 349a6b3ed23SDamien Hedde = s->regs[R_FPGA3_CLK_CTRL] = 0x00101800; 350a6b3ed23SDamien Hedde s->regs[R_FPGA0_THR_STA] = s->regs[R_FPGA1_THR_STA] 351a6b3ed23SDamien Hedde = s->regs[R_FPGA2_THR_STA] 352a6b3ed23SDamien Hedde = s->regs[R_FPGA3_THR_STA] = 0x00010000; 353e3260506SPeter A. G. Crosthwaite 354e3260506SPeter A. G. Crosthwaite /* 0x1B0 - 0x1D8 */ 355a6b3ed23SDamien Hedde s->regs[R_BANDGAP_TRIP] = 0x0000001F; 356a6b3ed23SDamien Hedde s->regs[R_PLL_PREDIVISOR] = 0x00000001; 357a6b3ed23SDamien Hedde s->regs[R_CLK_621_TRUE] = 0x00000001; 358e3260506SPeter A. G. Crosthwaite 359e3260506SPeter A. G. Crosthwaite /* 0x200 - 0x25C */ 360a6b3ed23SDamien Hedde s->regs[R_FPGA_RST_CTRL] = 0x01F33F0F; 361a6b3ed23SDamien Hedde s->regs[R_RST_REASON] = 0x00000040; 362db302f8fSPeter Crosthwaite 363a6b3ed23SDamien Hedde s->regs[R_BOOT_MODE] = 0x00000001; 364e3260506SPeter A. G. Crosthwaite 365e3260506SPeter A. G. Crosthwaite /* 0x700 - 0x7D4 */ 366e3260506SPeter A. G. Crosthwaite for (i = 0; i < 54; i++) { 367a6b3ed23SDamien Hedde s->regs[R_MIO + i] = 0x00001601; 368e3260506SPeter A. G. Crosthwaite } 369e3260506SPeter A. G. Crosthwaite for (i = 2; i <= 8; i++) { 370a6b3ed23SDamien Hedde s->regs[R_MIO + i] = 0x00000601; 371e3260506SPeter A. G. Crosthwaite } 372e3260506SPeter A. G. Crosthwaite 373a6b3ed23SDamien Hedde s->regs[R_MIO_MST_TRI0] = s->regs[R_MIO_MST_TRI1] = 0xFFFFFFFF; 374e3260506SPeter A. G. Crosthwaite 375a6b3ed23SDamien Hedde s->regs[R_CPU_RAM + 0] = s->regs[R_CPU_RAM + 1] = s->regs[R_CPU_RAM + 3] 376a6b3ed23SDamien Hedde = s->regs[R_CPU_RAM + 4] = s->regs[R_CPU_RAM + 7] 377db302f8fSPeter Crosthwaite = 0x00010101; 378a6b3ed23SDamien Hedde s->regs[R_CPU_RAM + 2] = s->regs[R_CPU_RAM + 5] = 0x01010101; 379a6b3ed23SDamien Hedde s->regs[R_CPU_RAM + 6] = 0x00000001; 380e3260506SPeter A. G. Crosthwaite 381a6b3ed23SDamien Hedde s->regs[R_IOU + 0] = s->regs[R_IOU + 1] = s->regs[R_IOU + 2] 382a6b3ed23SDamien Hedde = s->regs[R_IOU + 3] = 0x09090909; 383a6b3ed23SDamien Hedde s->regs[R_IOU + 4] = s->regs[R_IOU + 5] = 0x00090909; 384a6b3ed23SDamien Hedde s->regs[R_IOU + 6] = 0x00000909; 385e3260506SPeter A. G. Crosthwaite 386a6b3ed23SDamien Hedde s->regs[R_DMAC_RAM] = 0x00000009; 387e3260506SPeter A. G. Crosthwaite 388a6b3ed23SDamien Hedde s->regs[R_AFI0 + 0] = s->regs[R_AFI0 + 1] = 0x09090909; 389a6b3ed23SDamien Hedde s->regs[R_AFI1 + 0] = s->regs[R_AFI1 + 1] = 0x09090909; 390a6b3ed23SDamien Hedde s->regs[R_AFI2 + 0] = s->regs[R_AFI2 + 1] = 0x09090909; 391a6b3ed23SDamien Hedde s->regs[R_AFI3 + 0] = s->regs[R_AFI3 + 1] = 0x09090909; 392a6b3ed23SDamien Hedde s->regs[R_AFI0 + 2] = s->regs[R_AFI1 + 2] = s->regs[R_AFI2 + 2] 393a6b3ed23SDamien Hedde = s->regs[R_AFI3 + 2] = 0x00000909; 394e3260506SPeter A. G. Crosthwaite 395a6b3ed23SDamien Hedde s->regs[R_OCM + 0] = 0x01010101; 396a6b3ed23SDamien Hedde s->regs[R_OCM + 1] = s->regs[R_OCM + 2] = 0x09090909; 397e3260506SPeter A. G. Crosthwaite 398a6b3ed23SDamien Hedde s->regs[R_DEVCI_RAM] = 0x00000909; 399a6b3ed23SDamien Hedde s->regs[R_CSG_RAM] = 0x00000001; 400e3260506SPeter A. G. Crosthwaite 401a6b3ed23SDamien Hedde s->regs[R_DDRIOB + 0] = s->regs[R_DDRIOB + 1] = s->regs[R_DDRIOB + 2] 402a6b3ed23SDamien Hedde = s->regs[R_DDRIOB + 3] = 0x00000e00; 403a6b3ed23SDamien Hedde s->regs[R_DDRIOB + 4] = s->regs[R_DDRIOB + 5] = s->regs[R_DDRIOB + 6] 404db302f8fSPeter Crosthwaite = 0x00000e00; 405a6b3ed23SDamien Hedde s->regs[R_DDRIOB + 12] = 0x00000021; 406e3260506SPeter A. G. Crosthwaite } 407e3260506SPeter A. G. Crosthwaite 40838867cb7SDamien Hedde static void zynq_slcr_reset_hold(Object *obj) 40938867cb7SDamien Hedde { 41038867cb7SDamien Hedde ZynqSLCRState *s = ZYNQ_SLCR(obj); 41138867cb7SDamien Hedde 41238867cb7SDamien Hedde /* will disable all output clocks */ 41338867cb7SDamien Hedde zynq_slcr_compute_clocks(s); 41438867cb7SDamien Hedde zynq_slcr_propagate_clocks(s); 41538867cb7SDamien Hedde } 41638867cb7SDamien Hedde 41738867cb7SDamien Hedde static void zynq_slcr_reset_exit(Object *obj) 41838867cb7SDamien Hedde { 41938867cb7SDamien Hedde ZynqSLCRState *s = ZYNQ_SLCR(obj); 42038867cb7SDamien Hedde 42138867cb7SDamien Hedde /* will compute output clocks according to ps_clk and registers */ 42238867cb7SDamien Hedde zynq_slcr_compute_clocks(s); 42338867cb7SDamien Hedde zynq_slcr_propagate_clocks(s); 42438867cb7SDamien Hedde } 425db302f8fSPeter Crosthwaite 426db302f8fSPeter Crosthwaite static bool zynq_slcr_check_offset(hwaddr offset, bool rnw) 427e3260506SPeter A. G. Crosthwaite { 428e3260506SPeter A. G. Crosthwaite switch (offset) { 429a6b3ed23SDamien Hedde case R_LOCK: 430a6b3ed23SDamien Hedde case R_UNLOCK: 431a6b3ed23SDamien Hedde case R_DDR_CAL_START: 432a6b3ed23SDamien Hedde case R_DDR_REF_START: 433db302f8fSPeter Crosthwaite return !rnw; /* Write only */ 434a6b3ed23SDamien Hedde case R_LOCKSTA: 435a6b3ed23SDamien Hedde case R_FPGA0_THR_STA: 436a6b3ed23SDamien Hedde case R_FPGA1_THR_STA: 437a6b3ed23SDamien Hedde case R_FPGA2_THR_STA: 438a6b3ed23SDamien Hedde case R_FPGA3_THR_STA: 439a6b3ed23SDamien Hedde case R_BOOT_MODE: 440a6b3ed23SDamien Hedde case R_PSS_IDCODE: 441a6b3ed23SDamien Hedde case R_DDR_CMD_STA: 442a6b3ed23SDamien Hedde case R_DDR_DFI_STATUS: 443a6b3ed23SDamien Hedde case R_PLL_STATUS: 444db302f8fSPeter Crosthwaite return rnw;/* read only */ 445a6b3ed23SDamien Hedde case R_SCL: 446a6b3ed23SDamien Hedde case R_ARM_PLL_CTRL ... R_IO_PLL_CTRL: 447a6b3ed23SDamien Hedde case R_ARM_PLL_CFG ... R_IO_PLL_CFG: 448a6b3ed23SDamien Hedde case R_ARM_CLK_CTRL ... R_TOPSW_CLK_CTRL: 449a6b3ed23SDamien Hedde case R_FPGA0_CLK_CTRL ... R_FPGA0_THR_CNT: 450a6b3ed23SDamien Hedde case R_FPGA1_CLK_CTRL ... R_FPGA1_THR_CNT: 451a6b3ed23SDamien Hedde case R_FPGA2_CLK_CTRL ... R_FPGA2_THR_CNT: 452a6b3ed23SDamien Hedde case R_FPGA3_CLK_CTRL ... R_FPGA3_THR_CNT: 453a6b3ed23SDamien Hedde case R_BANDGAP_TRIP: 454a6b3ed23SDamien Hedde case R_PLL_PREDIVISOR: 455a6b3ed23SDamien Hedde case R_CLK_621_TRUE: 456a6b3ed23SDamien Hedde case R_PSS_RST_CTRL ... R_A9_CPU_RST_CTRL: 457a6b3ed23SDamien Hedde case R_RS_AWDT_CTRL: 458a6b3ed23SDamien Hedde case R_RST_REASON: 459a6b3ed23SDamien Hedde case R_REBOOT_STATUS: 460a6b3ed23SDamien Hedde case R_APU_CTRL: 461a6b3ed23SDamien Hedde case R_WDT_CLK_SEL: 462a6b3ed23SDamien Hedde case R_TZ_DMA_NS ... R_TZ_DMA_PERIPH_NS: 463a6b3ed23SDamien Hedde case R_DDR_URGENT: 464a6b3ed23SDamien Hedde case R_DDR_URGENT_SEL: 465a6b3ed23SDamien Hedde case R_MIO ... R_MIO + MIO_LENGTH - 1: 466a6b3ed23SDamien Hedde case R_MIO_LOOPBACK ... R_MIO_MST_TRI1: 467a6b3ed23SDamien Hedde case R_SD0_WP_CD_SEL: 468a6b3ed23SDamien Hedde case R_SD1_WP_CD_SEL: 469a6b3ed23SDamien Hedde case R_LVL_SHFTR_EN: 470a6b3ed23SDamien Hedde case R_OCM_CFG: 471a6b3ed23SDamien Hedde case R_CPU_RAM: 472a6b3ed23SDamien Hedde case R_IOU: 473a6b3ed23SDamien Hedde case R_DMAC_RAM: 474a6b3ed23SDamien Hedde case R_AFI0 ... R_AFI3 + AFI_LENGTH - 1: 475a6b3ed23SDamien Hedde case R_OCM: 476a6b3ed23SDamien Hedde case R_DEVCI_RAM: 477a6b3ed23SDamien Hedde case R_CSG_RAM: 478a6b3ed23SDamien Hedde case R_GPIOB_CTRL ... R_GPIOB_CFG_CMOS33: 479a6b3ed23SDamien Hedde case R_GPIOB_CFG_HSTL: 480a6b3ed23SDamien Hedde case R_GPIOB_DRVR_BIAS_CTRL: 481a6b3ed23SDamien Hedde case R_DDRIOB ... R_DDRIOB + DDRIOB_LENGTH - 1: 482db302f8fSPeter Crosthwaite return true; 483e3260506SPeter A. G. Crosthwaite default: 484db302f8fSPeter Crosthwaite return false; 485e3260506SPeter A. G. Crosthwaite } 486e3260506SPeter A. G. Crosthwaite } 487e3260506SPeter A. G. Crosthwaite 488a8170e5eSAvi Kivity static uint64_t zynq_slcr_read(void *opaque, hwaddr offset, 489e3260506SPeter A. G. Crosthwaite unsigned size) 490e3260506SPeter A. G. Crosthwaite { 491db302f8fSPeter Crosthwaite ZynqSLCRState *s = opaque; 492db302f8fSPeter Crosthwaite offset /= 4; 493db302f8fSPeter Crosthwaite uint32_t ret = s->regs[offset]; 494e3260506SPeter A. G. Crosthwaite 495db302f8fSPeter Crosthwaite if (!zynq_slcr_check_offset(offset, true)) { 496db302f8fSPeter Crosthwaite qemu_log_mask(LOG_GUEST_ERROR, "zynq_slcr: Invalid read access to " 497db302f8fSPeter Crosthwaite " addr %" HWADDR_PRIx "\n", offset * 4); 498db302f8fSPeter Crosthwaite } 499db302f8fSPeter Crosthwaite 500db302f8fSPeter Crosthwaite DB_PRINT("addr: %08" HWADDR_PRIx " data: %08" PRIx32 "\n", offset * 4, ret); 501e3260506SPeter A. G. Crosthwaite return ret; 502e3260506SPeter A. G. Crosthwaite } 503e3260506SPeter A. G. Crosthwaite 504a8170e5eSAvi Kivity static void zynq_slcr_write(void *opaque, hwaddr offset, 505e3260506SPeter A. G. Crosthwaite uint64_t val, unsigned size) 506e3260506SPeter A. G. Crosthwaite { 507e3260506SPeter A. G. Crosthwaite ZynqSLCRState *s = (ZynqSLCRState *)opaque; 508db302f8fSPeter Crosthwaite offset /= 4; 509e3260506SPeter A. G. Crosthwaite 510db302f8fSPeter Crosthwaite DB_PRINT("addr: %08" HWADDR_PRIx " data: %08" PRIx64 "\n", offset * 4, val); 511db302f8fSPeter Crosthwaite 512db302f8fSPeter Crosthwaite if (!zynq_slcr_check_offset(offset, false)) { 513db302f8fSPeter Crosthwaite qemu_log_mask(LOG_GUEST_ERROR, "zynq_slcr: Invalid write access to " 514db302f8fSPeter Crosthwaite "addr %" HWADDR_PRIx "\n", offset * 4); 515db302f8fSPeter Crosthwaite return; 516db302f8fSPeter Crosthwaite } 517e3260506SPeter A. G. Crosthwaite 518e3260506SPeter A. G. Crosthwaite switch (offset) { 519a6b3ed23SDamien Hedde case R_SCL: 520a6b3ed23SDamien Hedde s->regs[R_SCL] = val & 0x1; 521e3260506SPeter A. G. Crosthwaite return; 522a6b3ed23SDamien Hedde case R_LOCK: 523e3260506SPeter A. G. Crosthwaite if ((val & 0xFFFF) == XILINX_LOCK_KEY) { 524e3260506SPeter A. G. Crosthwaite DB_PRINT("XILINX LOCK 0xF8000000 + 0x%x <= 0x%x\n", (int)offset, 525e3260506SPeter A. G. Crosthwaite (unsigned)val & 0xFFFF); 526a6b3ed23SDamien Hedde s->regs[R_LOCKSTA] = 1; 527e3260506SPeter A. G. Crosthwaite } else { 528e3260506SPeter A. G. Crosthwaite DB_PRINT("WRONG XILINX LOCK KEY 0xF8000000 + 0x%x <= 0x%x\n", 529e3260506SPeter A. G. Crosthwaite (int)offset, (unsigned)val & 0xFFFF); 530e3260506SPeter A. G. Crosthwaite } 531e3260506SPeter A. G. Crosthwaite return; 532a6b3ed23SDamien Hedde case R_UNLOCK: 533e3260506SPeter A. G. Crosthwaite if ((val & 0xFFFF) == XILINX_UNLOCK_KEY) { 534e3260506SPeter A. G. Crosthwaite DB_PRINT("XILINX UNLOCK 0xF8000000 + 0x%x <= 0x%x\n", (int)offset, 535e3260506SPeter A. G. Crosthwaite (unsigned)val & 0xFFFF); 536a6b3ed23SDamien Hedde s->regs[R_LOCKSTA] = 0; 537e3260506SPeter A. G. Crosthwaite } else { 538e3260506SPeter A. G. Crosthwaite DB_PRINT("WRONG XILINX UNLOCK KEY 0xF8000000 + 0x%x <= 0x%x\n", 539e3260506SPeter A. G. Crosthwaite (int)offset, (unsigned)val & 0xFFFF); 540e3260506SPeter A. G. Crosthwaite } 541e3260506SPeter A. G. Crosthwaite return; 542db302f8fSPeter Crosthwaite } 543db302f8fSPeter Crosthwaite 544a6b3ed23SDamien Hedde if (s->regs[R_LOCKSTA]) { 545c209b053SPeter Crosthwaite qemu_log_mask(LOG_GUEST_ERROR, 546c209b053SPeter Crosthwaite "SCLR registers are locked. Unlock them first\n"); 547e3260506SPeter A. G. Crosthwaite return; 548e3260506SPeter A. G. Crosthwaite } 549c209b053SPeter Crosthwaite s->regs[offset] = val; 550e3260506SPeter A. G. Crosthwaite 551e3260506SPeter A. G. Crosthwaite switch (offset) { 552a6b3ed23SDamien Hedde case R_PSS_RST_CTRL: 553a6b3ed23SDamien Hedde if (FIELD_EX32(val, PSS_RST_CTRL, SOFT_RST)) { 554cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 55569991d7dSSebastian Huber } 556e3260506SPeter A. G. Crosthwaite break; 55738867cb7SDamien Hedde case R_IO_PLL_CTRL: 55838867cb7SDamien Hedde case R_ARM_PLL_CTRL: 55938867cb7SDamien Hedde case R_DDR_PLL_CTRL: 56038867cb7SDamien Hedde case R_UART_CLK_CTRL: 56138867cb7SDamien Hedde zynq_slcr_compute_clocks(s); 56238867cb7SDamien Hedde zynq_slcr_propagate_clocks(s); 56338867cb7SDamien Hedde break; 564e3260506SPeter A. G. Crosthwaite } 565e3260506SPeter A. G. Crosthwaite } 566e3260506SPeter A. G. Crosthwaite 567e3260506SPeter A. G. Crosthwaite static const MemoryRegionOps slcr_ops = { 568e3260506SPeter A. G. Crosthwaite .read = zynq_slcr_read, 569e3260506SPeter A. G. Crosthwaite .write = zynq_slcr_write, 570e3260506SPeter A. G. Crosthwaite .endianness = DEVICE_NATIVE_ENDIAN, 571e3260506SPeter A. G. Crosthwaite }; 572e3260506SPeter A. G. Crosthwaite 57338867cb7SDamien Hedde static const ClockPortInitArray zynq_slcr_clocks = { 57438867cb7SDamien Hedde QDEV_CLOCK_IN(ZynqSLCRState, ps_clk, zynq_slcr_ps_clk_callback), 57538867cb7SDamien Hedde QDEV_CLOCK_OUT(ZynqSLCRState, uart0_ref_clk), 57638867cb7SDamien Hedde QDEV_CLOCK_OUT(ZynqSLCRState, uart1_ref_clk), 57738867cb7SDamien Hedde QDEV_CLOCK_END 57838867cb7SDamien Hedde }; 57938867cb7SDamien Hedde 58015e3611eSPeter Crosthwaite static void zynq_slcr_init(Object *obj) 581e3260506SPeter A. G. Crosthwaite { 58215e3611eSPeter Crosthwaite ZynqSLCRState *s = ZYNQ_SLCR(obj); 583e3260506SPeter A. G. Crosthwaite 58415e3611eSPeter Crosthwaite memory_region_init_io(&s->iomem, obj, &slcr_ops, s, "slcr", 585db302f8fSPeter Crosthwaite ZYNQ_SLCR_MMIO_SIZE); 58615e3611eSPeter Crosthwaite sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem); 58738867cb7SDamien Hedde 58838867cb7SDamien Hedde qdev_init_clocks(DEVICE(obj), zynq_slcr_clocks); 589e3260506SPeter A. G. Crosthwaite } 590e3260506SPeter A. G. Crosthwaite 591e3260506SPeter A. G. Crosthwaite static const VMStateDescription vmstate_zynq_slcr = { 592e3260506SPeter A. G. Crosthwaite .name = "zynq_slcr", 59338867cb7SDamien Hedde .version_id = 3, 594db302f8fSPeter Crosthwaite .minimum_version_id = 2, 595e3260506SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 596db302f8fSPeter Crosthwaite VMSTATE_UINT32_ARRAY(regs, ZynqSLCRState, ZYNQ_SLCR_NUM_REGS), 59738867cb7SDamien Hedde VMSTATE_CLOCK_V(ps_clk, ZynqSLCRState, 3), 598e3260506SPeter A. G. Crosthwaite VMSTATE_END_OF_LIST() 599e3260506SPeter A. G. Crosthwaite } 600e3260506SPeter A. G. Crosthwaite }; 601e3260506SPeter A. G. Crosthwaite 602e3260506SPeter A. G. Crosthwaite static void zynq_slcr_class_init(ObjectClass *klass, void *data) 603e3260506SPeter A. G. Crosthwaite { 604e3260506SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 60538867cb7SDamien Hedde ResettableClass *rc = RESETTABLE_CLASS(klass); 606e3260506SPeter A. G. Crosthwaite 607e3260506SPeter A. G. Crosthwaite dc->vmsd = &vmstate_zynq_slcr; 60838867cb7SDamien Hedde rc->phases.enter = zynq_slcr_reset_init; 60938867cb7SDamien Hedde rc->phases.hold = zynq_slcr_reset_hold; 61038867cb7SDamien Hedde rc->phases.exit = zynq_slcr_reset_exit; 611e3260506SPeter A. G. Crosthwaite } 612e3260506SPeter A. G. Crosthwaite 6138c43a6f0SAndreas Färber static const TypeInfo zynq_slcr_info = { 614e3260506SPeter A. G. Crosthwaite .class_init = zynq_slcr_class_init, 615a054e2c2SAndreas Färber .name = TYPE_ZYNQ_SLCR, 616e3260506SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 617e3260506SPeter A. G. Crosthwaite .instance_size = sizeof(ZynqSLCRState), 61815e3611eSPeter Crosthwaite .instance_init = zynq_slcr_init, 619e3260506SPeter A. G. Crosthwaite }; 620e3260506SPeter A. G. Crosthwaite 621e3260506SPeter A. G. Crosthwaite static void zynq_slcr_register_types(void) 622e3260506SPeter A. G. Crosthwaite { 623e3260506SPeter A. G. Crosthwaite type_register_static(&zynq_slcr_info); 624e3260506SPeter A. G. Crosthwaite } 625e3260506SPeter A. G. Crosthwaite 626e3260506SPeter A. G. Crosthwaite type_init(zynq_slcr_register_types) 627