xref: /qemu/hw/misc/zynq_slcr.c (revision 38867cb7ec90253289cab22c13282a3ef6530f69)
1e3260506SPeter A. G. Crosthwaite /*
2e3260506SPeter A. G. Crosthwaite  * Status and system control registers for Xilinx Zynq Platform
3e3260506SPeter A. G. Crosthwaite  *
4e3260506SPeter A. G. Crosthwaite  * Copyright (c) 2011 Michal Simek <monstr@monstr.eu>
5e3260506SPeter A. G. Crosthwaite  * Copyright (c) 2012 PetaLogix Pty Ltd.
6e3260506SPeter A. G. Crosthwaite  * Based on hw/arm_sysctl.c, written by Paul Brook
7e3260506SPeter A. G. Crosthwaite  *
8e3260506SPeter A. G. Crosthwaite  * This program is free software; you can redistribute it and/or
9e3260506SPeter A. G. Crosthwaite  * modify it under the terms of the GNU General Public License
10e3260506SPeter A. G. Crosthwaite  * as published by the Free Software Foundation; either version
11e3260506SPeter A. G. Crosthwaite  * 2 of the License, or (at your option) any later version.
12e3260506SPeter A. G. Crosthwaite  *
13e3260506SPeter A. G. Crosthwaite  * You should have received a copy of the GNU General Public License along
14e3260506SPeter A. G. Crosthwaite  * with this program; if not, see <http://www.gnu.org/licenses/>.
15e3260506SPeter A. G. Crosthwaite  */
16e3260506SPeter A. G. Crosthwaite 
178ef94f0bSPeter Maydell #include "qemu/osdep.h"
181de7afc9SPaolo Bonzini #include "qemu/timer.h"
1954d31236SMarkus Armbruster #include "sysemu/runstate.h"
2083c9f4caSPaolo Bonzini #include "hw/sysbus.h"
21d6454270SMarkus Armbruster #include "migration/vmstate.h"
2203dd024fSPaolo Bonzini #include "qemu/log.h"
230b8fa32fSMarkus Armbruster #include "qemu/module.h"
24a6b3ed23SDamien Hedde #include "hw/registerfields.h"
25*38867cb7SDamien Hedde #include "hw/qdev-clock.h"
26e3260506SPeter A. G. Crosthwaite 
276954a1cdSPeter Crosthwaite #ifndef ZYNQ_SLCR_ERR_DEBUG
286954a1cdSPeter Crosthwaite #define ZYNQ_SLCR_ERR_DEBUG 0
296954a1cdSPeter Crosthwaite #endif
306954a1cdSPeter Crosthwaite 
31e3260506SPeter A. G. Crosthwaite #define DB_PRINT(...) do { \
326954a1cdSPeter Crosthwaite         if (ZYNQ_SLCR_ERR_DEBUG) { \
33e3260506SPeter A. G. Crosthwaite             fprintf(stderr,  ": %s: ", __func__); \
34e3260506SPeter A. G. Crosthwaite             fprintf(stderr, ## __VA_ARGS__); \
356954a1cdSPeter Crosthwaite         } \
362562755eSEric Blake     } while (0)
37e3260506SPeter A. G. Crosthwaite 
38e3260506SPeter A. G. Crosthwaite #define XILINX_LOCK_KEY 0x767b
39e3260506SPeter A. G. Crosthwaite #define XILINX_UNLOCK_KEY 0xdf0d
40e3260506SPeter A. G. Crosthwaite 
41a6b3ed23SDamien Hedde REG32(SCL, 0x000)
42a6b3ed23SDamien Hedde REG32(LOCK, 0x004)
43a6b3ed23SDamien Hedde REG32(UNLOCK, 0x008)
44a6b3ed23SDamien Hedde REG32(LOCKSTA, 0x00c)
4569991d7dSSebastian Huber 
46a6b3ed23SDamien Hedde REG32(ARM_PLL_CTRL, 0x100)
47a6b3ed23SDamien Hedde REG32(DDR_PLL_CTRL, 0x104)
48a6b3ed23SDamien Hedde REG32(IO_PLL_CTRL, 0x108)
49*38867cb7SDamien Hedde /* fields for [ARM|DDR|IO]_PLL_CTRL registers */
50*38867cb7SDamien Hedde     FIELD(xxx_PLL_CTRL, PLL_RESET, 0, 1)
51*38867cb7SDamien Hedde     FIELD(xxx_PLL_CTRL, PLL_PWRDWN, 1, 1)
52*38867cb7SDamien Hedde     FIELD(xxx_PLL_CTRL, PLL_BYPASS_QUAL, 3, 1)
53*38867cb7SDamien Hedde     FIELD(xxx_PLL_CTRL, PLL_BYPASS_FORCE, 4, 1)
54*38867cb7SDamien Hedde     FIELD(xxx_PLL_CTRL, PLL_FPDIV, 12, 7)
55a6b3ed23SDamien Hedde REG32(PLL_STATUS, 0x10c)
56a6b3ed23SDamien Hedde REG32(ARM_PLL_CFG, 0x110)
57a6b3ed23SDamien Hedde REG32(DDR_PLL_CFG, 0x114)
58a6b3ed23SDamien Hedde REG32(IO_PLL_CFG, 0x118)
59db302f8fSPeter Crosthwaite 
60a6b3ed23SDamien Hedde REG32(ARM_CLK_CTRL, 0x120)
61a6b3ed23SDamien Hedde REG32(DDR_CLK_CTRL, 0x124)
62a6b3ed23SDamien Hedde REG32(DCI_CLK_CTRL, 0x128)
63a6b3ed23SDamien Hedde REG32(APER_CLK_CTRL, 0x12c)
64a6b3ed23SDamien Hedde REG32(USB0_CLK_CTRL, 0x130)
65a6b3ed23SDamien Hedde REG32(USB1_CLK_CTRL, 0x134)
66a6b3ed23SDamien Hedde REG32(GEM0_RCLK_CTRL, 0x138)
67a6b3ed23SDamien Hedde REG32(GEM1_RCLK_CTRL, 0x13c)
68a6b3ed23SDamien Hedde REG32(GEM0_CLK_CTRL, 0x140)
69a6b3ed23SDamien Hedde REG32(GEM1_CLK_CTRL, 0x144)
70a6b3ed23SDamien Hedde REG32(SMC_CLK_CTRL, 0x148)
71a6b3ed23SDamien Hedde REG32(LQSPI_CLK_CTRL, 0x14c)
72a6b3ed23SDamien Hedde REG32(SDIO_CLK_CTRL, 0x150)
73a6b3ed23SDamien Hedde REG32(UART_CLK_CTRL, 0x154)
74*38867cb7SDamien Hedde     FIELD(UART_CLK_CTRL, CLKACT0, 0, 1)
75*38867cb7SDamien Hedde     FIELD(UART_CLK_CTRL, CLKACT1, 1, 1)
76*38867cb7SDamien Hedde     FIELD(UART_CLK_CTRL, SRCSEL,  4, 2)
77*38867cb7SDamien Hedde     FIELD(UART_CLK_CTRL, DIVISOR, 8, 6)
78a6b3ed23SDamien Hedde REG32(SPI_CLK_CTRL, 0x158)
79a6b3ed23SDamien Hedde REG32(CAN_CLK_CTRL, 0x15c)
80a6b3ed23SDamien Hedde REG32(CAN_MIOCLK_CTRL, 0x160)
81a6b3ed23SDamien Hedde REG32(DBG_CLK_CTRL, 0x164)
82a6b3ed23SDamien Hedde REG32(PCAP_CLK_CTRL, 0x168)
83a6b3ed23SDamien Hedde REG32(TOPSW_CLK_CTRL, 0x16c)
84e3260506SPeter A. G. Crosthwaite 
85db302f8fSPeter Crosthwaite #define FPGA_CTRL_REGS(n, start) \
86a6b3ed23SDamien Hedde     REG32(FPGA ## n ## _CLK_CTRL, (start)) \
87a6b3ed23SDamien Hedde     REG32(FPGA ## n ## _THR_CTRL, (start) + 0x4)\
88a6b3ed23SDamien Hedde     REG32(FPGA ## n ## _THR_CNT,  (start) + 0x8)\
89a6b3ed23SDamien Hedde     REG32(FPGA ## n ## _THR_STA,  (start) + 0xc)
90db302f8fSPeter Crosthwaite FPGA_CTRL_REGS(0, 0x170)
91db302f8fSPeter Crosthwaite FPGA_CTRL_REGS(1, 0x180)
92db302f8fSPeter Crosthwaite FPGA_CTRL_REGS(2, 0x190)
93db302f8fSPeter Crosthwaite FPGA_CTRL_REGS(3, 0x1a0)
94e3260506SPeter A. G. Crosthwaite 
95a6b3ed23SDamien Hedde REG32(BANDGAP_TRIP, 0x1b8)
96a6b3ed23SDamien Hedde REG32(PLL_PREDIVISOR, 0x1c0)
97a6b3ed23SDamien Hedde REG32(CLK_621_TRUE, 0x1c4)
98e3260506SPeter A. G. Crosthwaite 
99a6b3ed23SDamien Hedde REG32(PSS_RST_CTRL, 0x200)
100a6b3ed23SDamien Hedde     FIELD(PSS_RST_CTRL, SOFT_RST, 0, 1)
101a6b3ed23SDamien Hedde REG32(DDR_RST_CTRL, 0x204)
102a6b3ed23SDamien Hedde REG32(TOPSW_RESET_CTRL, 0x208)
103a6b3ed23SDamien Hedde REG32(DMAC_RST_CTRL, 0x20c)
104a6b3ed23SDamien Hedde REG32(USB_RST_CTRL, 0x210)
105a6b3ed23SDamien Hedde REG32(GEM_RST_CTRL, 0x214)
106a6b3ed23SDamien Hedde REG32(SDIO_RST_CTRL, 0x218)
107a6b3ed23SDamien Hedde REG32(SPI_RST_CTRL, 0x21c)
108a6b3ed23SDamien Hedde REG32(CAN_RST_CTRL, 0x220)
109a6b3ed23SDamien Hedde REG32(I2C_RST_CTRL, 0x224)
110a6b3ed23SDamien Hedde REG32(UART_RST_CTRL, 0x228)
111a6b3ed23SDamien Hedde REG32(GPIO_RST_CTRL, 0x22c)
112a6b3ed23SDamien Hedde REG32(LQSPI_RST_CTRL, 0x230)
113a6b3ed23SDamien Hedde REG32(SMC_RST_CTRL, 0x234)
114a6b3ed23SDamien Hedde REG32(OCM_RST_CTRL, 0x238)
115a6b3ed23SDamien Hedde REG32(FPGA_RST_CTRL, 0x240)
116a6b3ed23SDamien Hedde REG32(A9_CPU_RST_CTRL, 0x244)
117db302f8fSPeter Crosthwaite 
118a6b3ed23SDamien Hedde REG32(RS_AWDT_CTRL, 0x24c)
119a6b3ed23SDamien Hedde REG32(RST_REASON, 0x250)
120db302f8fSPeter Crosthwaite 
121a6b3ed23SDamien Hedde REG32(REBOOT_STATUS, 0x258)
122a6b3ed23SDamien Hedde REG32(BOOT_MODE, 0x25c)
123db302f8fSPeter Crosthwaite 
124a6b3ed23SDamien Hedde REG32(APU_CTRL, 0x300)
125a6b3ed23SDamien Hedde REG32(WDT_CLK_SEL, 0x304)
126db302f8fSPeter Crosthwaite 
127a6b3ed23SDamien Hedde REG32(TZ_DMA_NS, 0x440)
128a6b3ed23SDamien Hedde REG32(TZ_DMA_IRQ_NS, 0x444)
129a6b3ed23SDamien Hedde REG32(TZ_DMA_PERIPH_NS, 0x448)
130db302f8fSPeter Crosthwaite 
131a6b3ed23SDamien Hedde REG32(PSS_IDCODE, 0x530)
132db302f8fSPeter Crosthwaite 
133a6b3ed23SDamien Hedde REG32(DDR_URGENT, 0x600)
134a6b3ed23SDamien Hedde REG32(DDR_CAL_START, 0x60c)
135a6b3ed23SDamien Hedde REG32(DDR_REF_START, 0x614)
136a6b3ed23SDamien Hedde REG32(DDR_CMD_STA, 0x618)
137a6b3ed23SDamien Hedde REG32(DDR_URGENT_SEL, 0x61c)
138a6b3ed23SDamien Hedde REG32(DDR_DFI_STATUS, 0x620)
139db302f8fSPeter Crosthwaite 
140a6b3ed23SDamien Hedde REG32(MIO, 0x700)
141db302f8fSPeter Crosthwaite #define MIO_LENGTH 54
142db302f8fSPeter Crosthwaite 
143a6b3ed23SDamien Hedde REG32(MIO_LOOPBACK, 0x804)
144a6b3ed23SDamien Hedde REG32(MIO_MST_TRI0, 0x808)
145a6b3ed23SDamien Hedde REG32(MIO_MST_TRI1, 0x80c)
146db302f8fSPeter Crosthwaite 
147a6b3ed23SDamien Hedde REG32(SD0_WP_CD_SEL, 0x830)
148a6b3ed23SDamien Hedde REG32(SD1_WP_CD_SEL, 0x834)
149db302f8fSPeter Crosthwaite 
150a6b3ed23SDamien Hedde REG32(LVL_SHFTR_EN, 0x900)
151a6b3ed23SDamien Hedde REG32(OCM_CFG, 0x910)
152db302f8fSPeter Crosthwaite 
153a6b3ed23SDamien Hedde REG32(CPU_RAM, 0xa00)
154db302f8fSPeter Crosthwaite 
155a6b3ed23SDamien Hedde REG32(IOU, 0xa30)
156db302f8fSPeter Crosthwaite 
157a6b3ed23SDamien Hedde REG32(DMAC_RAM, 0xa50)
158db302f8fSPeter Crosthwaite 
159a6b3ed23SDamien Hedde REG32(AFI0, 0xa60)
160a6b3ed23SDamien Hedde REG32(AFI1, 0xa6c)
161a6b3ed23SDamien Hedde REG32(AFI2, 0xa78)
162a6b3ed23SDamien Hedde REG32(AFI3, 0xa84)
163db302f8fSPeter Crosthwaite #define AFI_LENGTH 3
164db302f8fSPeter Crosthwaite 
165a6b3ed23SDamien Hedde REG32(OCM, 0xa90)
166db302f8fSPeter Crosthwaite 
167a6b3ed23SDamien Hedde REG32(DEVCI_RAM, 0xaa0)
168db302f8fSPeter Crosthwaite 
169a6b3ed23SDamien Hedde REG32(CSG_RAM, 0xab0)
170db302f8fSPeter Crosthwaite 
171a6b3ed23SDamien Hedde REG32(GPIOB_CTRL, 0xb00)
172a6b3ed23SDamien Hedde REG32(GPIOB_CFG_CMOS18, 0xb04)
173a6b3ed23SDamien Hedde REG32(GPIOB_CFG_CMOS25, 0xb08)
174a6b3ed23SDamien Hedde REG32(GPIOB_CFG_CMOS33, 0xb0c)
175a6b3ed23SDamien Hedde REG32(GPIOB_CFG_HSTL, 0xb14)
176a6b3ed23SDamien Hedde REG32(GPIOB_DRVR_BIAS_CTRL, 0xb18)
177db302f8fSPeter Crosthwaite 
178a6b3ed23SDamien Hedde REG32(DDRIOB, 0xb40)
179db302f8fSPeter Crosthwaite #define DDRIOB_LENGTH 14
180db302f8fSPeter Crosthwaite 
181db302f8fSPeter Crosthwaite #define ZYNQ_SLCR_MMIO_SIZE     0x1000
182db302f8fSPeter Crosthwaite #define ZYNQ_SLCR_NUM_REGS      (ZYNQ_SLCR_MMIO_SIZE / 4)
183e3260506SPeter A. G. Crosthwaite 
184a054e2c2SAndreas Färber #define TYPE_ZYNQ_SLCR "xilinx,zynq_slcr"
185a054e2c2SAndreas Färber #define ZYNQ_SLCR(obj) OBJECT_CHECK(ZynqSLCRState, (obj), TYPE_ZYNQ_SLCR)
186a054e2c2SAndreas Färber 
187a054e2c2SAndreas Färber typedef struct ZynqSLCRState {
188a054e2c2SAndreas Färber     SysBusDevice parent_obj;
189a054e2c2SAndreas Färber 
190e3260506SPeter A. G. Crosthwaite     MemoryRegion iomem;
191e3260506SPeter A. G. Crosthwaite 
192db302f8fSPeter Crosthwaite     uint32_t regs[ZYNQ_SLCR_NUM_REGS];
193*38867cb7SDamien Hedde 
194*38867cb7SDamien Hedde     Clock *ps_clk;
195*38867cb7SDamien Hedde     Clock *uart0_ref_clk;
196*38867cb7SDamien Hedde     Clock *uart1_ref_clk;
197e3260506SPeter A. G. Crosthwaite } ZynqSLCRState;
198e3260506SPeter A. G. Crosthwaite 
199*38867cb7SDamien Hedde /*
200*38867cb7SDamien Hedde  * return the output frequency of ARM/DDR/IO pll
201*38867cb7SDamien Hedde  * using input frequency and PLL_CTRL register
202*38867cb7SDamien Hedde  */
203*38867cb7SDamien Hedde static uint64_t zynq_slcr_compute_pll(uint64_t input, uint32_t ctrl_reg)
204e3260506SPeter A. G. Crosthwaite {
205*38867cb7SDamien Hedde     uint32_t mult = ((ctrl_reg & R_xxx_PLL_CTRL_PLL_FPDIV_MASK) >>
206*38867cb7SDamien Hedde             R_xxx_PLL_CTRL_PLL_FPDIV_SHIFT);
207*38867cb7SDamien Hedde 
208*38867cb7SDamien Hedde     /* first, check if pll is bypassed */
209*38867cb7SDamien Hedde     if (ctrl_reg & R_xxx_PLL_CTRL_PLL_BYPASS_FORCE_MASK) {
210*38867cb7SDamien Hedde         return input;
211*38867cb7SDamien Hedde     }
212*38867cb7SDamien Hedde 
213*38867cb7SDamien Hedde     /* is pll disabled ? */
214*38867cb7SDamien Hedde     if (ctrl_reg & (R_xxx_PLL_CTRL_PLL_RESET_MASK |
215*38867cb7SDamien Hedde                     R_xxx_PLL_CTRL_PLL_PWRDWN_MASK)) {
216*38867cb7SDamien Hedde         return 0;
217*38867cb7SDamien Hedde     }
218*38867cb7SDamien Hedde 
219*38867cb7SDamien Hedde     /* frequency multiplier -> period division */
220*38867cb7SDamien Hedde     return input / mult;
221*38867cb7SDamien Hedde }
222*38867cb7SDamien Hedde 
223*38867cb7SDamien Hedde /*
224*38867cb7SDamien Hedde  * return the output period of a clock given:
225*38867cb7SDamien Hedde  * + the periods in an array corresponding to input mux selector
226*38867cb7SDamien Hedde  * + the register xxx_CLK_CTRL value
227*38867cb7SDamien Hedde  * + enable bit index in ctrl register
228*38867cb7SDamien Hedde  *
229*38867cb7SDamien Hedde  * This function makes the assumption that the ctrl_reg value is organized as
230*38867cb7SDamien Hedde  * follows:
231*38867cb7SDamien Hedde  * + bits[13:8]  clock frequency divisor
232*38867cb7SDamien Hedde  * + bits[5:4]   clock mux selector (index in array)
233*38867cb7SDamien Hedde  * + bits[index] clock enable
234*38867cb7SDamien Hedde  */
235*38867cb7SDamien Hedde static uint64_t zynq_slcr_compute_clock(const uint64_t periods[],
236*38867cb7SDamien Hedde                                         uint32_t ctrl_reg,
237*38867cb7SDamien Hedde                                         unsigned index)
238*38867cb7SDamien Hedde {
239*38867cb7SDamien Hedde     uint32_t srcsel = extract32(ctrl_reg, 4, 2); /* bits [5:4] */
240*38867cb7SDamien Hedde     uint32_t divisor = extract32(ctrl_reg, 8, 6); /* bits [13:8] */
241*38867cb7SDamien Hedde 
242*38867cb7SDamien Hedde     /* first, check if clock is disabled */
243*38867cb7SDamien Hedde     if (((ctrl_reg >> index) & 1u) == 0) {
244*38867cb7SDamien Hedde         return 0;
245*38867cb7SDamien Hedde     }
246*38867cb7SDamien Hedde 
247*38867cb7SDamien Hedde     /*
248*38867cb7SDamien Hedde      * according to the Zynq technical ref. manual UG585 v1.12.2 in
249*38867cb7SDamien Hedde      * Clocks chapter, section 25.10.1 page 705:
250*38867cb7SDamien Hedde      * "The 6-bit divider provides a divide range of 1 to 63"
251*38867cb7SDamien Hedde      * We follow here what is implemented in linux kernel and consider
252*38867cb7SDamien Hedde      * the 0 value as a bypass (no division).
253*38867cb7SDamien Hedde      */
254*38867cb7SDamien Hedde     /* frequency divisor -> period multiplication */
255*38867cb7SDamien Hedde     return periods[srcsel] * (divisor ? divisor : 1u);
256*38867cb7SDamien Hedde }
257*38867cb7SDamien Hedde 
258*38867cb7SDamien Hedde /*
259*38867cb7SDamien Hedde  * macro helper around zynq_slcr_compute_clock to avoid repeating
260*38867cb7SDamien Hedde  * the register name.
261*38867cb7SDamien Hedde  */
262*38867cb7SDamien Hedde #define ZYNQ_COMPUTE_CLK(state, plls, reg, enable_field) \
263*38867cb7SDamien Hedde     zynq_slcr_compute_clock((plls), (state)->regs[reg], \
264*38867cb7SDamien Hedde                             reg ## _ ## enable_field ## _SHIFT)
265*38867cb7SDamien Hedde 
266*38867cb7SDamien Hedde /**
267*38867cb7SDamien Hedde  * Compute and set the ouputs clocks periods.
268*38867cb7SDamien Hedde  * But do not propagate them further. Connected clocks
269*38867cb7SDamien Hedde  * will not receive any updates (See zynq_slcr_compute_clocks())
270*38867cb7SDamien Hedde  */
271*38867cb7SDamien Hedde static void zynq_slcr_compute_clocks(ZynqSLCRState *s)
272*38867cb7SDamien Hedde {
273*38867cb7SDamien Hedde     uint64_t ps_clk = clock_get(s->ps_clk);
274*38867cb7SDamien Hedde 
275*38867cb7SDamien Hedde     /* consider outputs clocks are disabled while in reset */
276*38867cb7SDamien Hedde     if (device_is_in_reset(DEVICE(s))) {
277*38867cb7SDamien Hedde         ps_clk = 0;
278*38867cb7SDamien Hedde     }
279*38867cb7SDamien Hedde 
280*38867cb7SDamien Hedde     uint64_t io_pll = zynq_slcr_compute_pll(ps_clk, s->regs[R_IO_PLL_CTRL]);
281*38867cb7SDamien Hedde     uint64_t arm_pll = zynq_slcr_compute_pll(ps_clk, s->regs[R_ARM_PLL_CTRL]);
282*38867cb7SDamien Hedde     uint64_t ddr_pll = zynq_slcr_compute_pll(ps_clk, s->regs[R_DDR_PLL_CTRL]);
283*38867cb7SDamien Hedde 
284*38867cb7SDamien Hedde     uint64_t uart_mux[4] = {io_pll, io_pll, arm_pll, ddr_pll};
285*38867cb7SDamien Hedde 
286*38867cb7SDamien Hedde     /* compute uartX reference clocks */
287*38867cb7SDamien Hedde     clock_set(s->uart0_ref_clk,
288*38867cb7SDamien Hedde               ZYNQ_COMPUTE_CLK(s, uart_mux, R_UART_CLK_CTRL, CLKACT0));
289*38867cb7SDamien Hedde     clock_set(s->uart1_ref_clk,
290*38867cb7SDamien Hedde               ZYNQ_COMPUTE_CLK(s, uart_mux, R_UART_CLK_CTRL, CLKACT1));
291*38867cb7SDamien Hedde }
292*38867cb7SDamien Hedde 
293*38867cb7SDamien Hedde /**
294*38867cb7SDamien Hedde  * Propagate the outputs clocks.
295*38867cb7SDamien Hedde  * zynq_slcr_compute_clocks() should have been called before
296*38867cb7SDamien Hedde  * to configure them.
297*38867cb7SDamien Hedde  */
298*38867cb7SDamien Hedde static void zynq_slcr_propagate_clocks(ZynqSLCRState *s)
299*38867cb7SDamien Hedde {
300*38867cb7SDamien Hedde     clock_propagate(s->uart0_ref_clk);
301*38867cb7SDamien Hedde     clock_propagate(s->uart1_ref_clk);
302*38867cb7SDamien Hedde }
303*38867cb7SDamien Hedde 
304*38867cb7SDamien Hedde static void zynq_slcr_ps_clk_callback(void *opaque)
305*38867cb7SDamien Hedde {
306*38867cb7SDamien Hedde     ZynqSLCRState *s = (ZynqSLCRState *) opaque;
307*38867cb7SDamien Hedde     zynq_slcr_compute_clocks(s);
308*38867cb7SDamien Hedde     zynq_slcr_propagate_clocks(s);
309*38867cb7SDamien Hedde }
310*38867cb7SDamien Hedde 
311*38867cb7SDamien Hedde static void zynq_slcr_reset_init(Object *obj, ResetType type)
312*38867cb7SDamien Hedde {
313*38867cb7SDamien Hedde     ZynqSLCRState *s = ZYNQ_SLCR(obj);
314e3260506SPeter A. G. Crosthwaite     int i;
315e3260506SPeter A. G. Crosthwaite 
316e3260506SPeter A. G. Crosthwaite     DB_PRINT("RESET\n");
317e3260506SPeter A. G. Crosthwaite 
318a6b3ed23SDamien Hedde     s->regs[R_LOCKSTA] = 1;
319e3260506SPeter A. G. Crosthwaite     /* 0x100 - 0x11C */
320a6b3ed23SDamien Hedde     s->regs[R_ARM_PLL_CTRL]   = 0x0001A008;
321a6b3ed23SDamien Hedde     s->regs[R_DDR_PLL_CTRL]   = 0x0001A008;
322a6b3ed23SDamien Hedde     s->regs[R_IO_PLL_CTRL]    = 0x0001A008;
323a6b3ed23SDamien Hedde     s->regs[R_PLL_STATUS]     = 0x0000003F;
324a6b3ed23SDamien Hedde     s->regs[R_ARM_PLL_CFG]    = 0x00014000;
325a6b3ed23SDamien Hedde     s->regs[R_DDR_PLL_CFG]    = 0x00014000;
326a6b3ed23SDamien Hedde     s->regs[R_IO_PLL_CFG]     = 0x00014000;
327e3260506SPeter A. G. Crosthwaite 
328e3260506SPeter A. G. Crosthwaite     /* 0x120 - 0x16C */
329a6b3ed23SDamien Hedde     s->regs[R_ARM_CLK_CTRL]   = 0x1F000400;
330a6b3ed23SDamien Hedde     s->regs[R_DDR_CLK_CTRL]   = 0x18400003;
331a6b3ed23SDamien Hedde     s->regs[R_DCI_CLK_CTRL]   = 0x01E03201;
332a6b3ed23SDamien Hedde     s->regs[R_APER_CLK_CTRL]  = 0x01FFCCCD;
333a6b3ed23SDamien Hedde     s->regs[R_USB0_CLK_CTRL]  = s->regs[R_USB1_CLK_CTRL]  = 0x00101941;
334a6b3ed23SDamien Hedde     s->regs[R_GEM0_RCLK_CTRL] = s->regs[R_GEM1_RCLK_CTRL] = 0x00000001;
335a6b3ed23SDamien Hedde     s->regs[R_GEM0_CLK_CTRL]  = s->regs[R_GEM1_CLK_CTRL]  = 0x00003C01;
336a6b3ed23SDamien Hedde     s->regs[R_SMC_CLK_CTRL]   = 0x00003C01;
337a6b3ed23SDamien Hedde     s->regs[R_LQSPI_CLK_CTRL] = 0x00002821;
338a6b3ed23SDamien Hedde     s->regs[R_SDIO_CLK_CTRL]  = 0x00001E03;
339a6b3ed23SDamien Hedde     s->regs[R_UART_CLK_CTRL]  = 0x00003F03;
340a6b3ed23SDamien Hedde     s->regs[R_SPI_CLK_CTRL]   = 0x00003F03;
341a6b3ed23SDamien Hedde     s->regs[R_CAN_CLK_CTRL]   = 0x00501903;
342a6b3ed23SDamien Hedde     s->regs[R_DBG_CLK_CTRL]   = 0x00000F03;
343a6b3ed23SDamien Hedde     s->regs[R_PCAP_CLK_CTRL]  = 0x00000F01;
344e3260506SPeter A. G. Crosthwaite 
345e3260506SPeter A. G. Crosthwaite     /* 0x170 - 0x1AC */
346a6b3ed23SDamien Hedde     s->regs[R_FPGA0_CLK_CTRL] = s->regs[R_FPGA1_CLK_CTRL]
347a6b3ed23SDamien Hedde                               = s->regs[R_FPGA2_CLK_CTRL]
348a6b3ed23SDamien Hedde                               = s->regs[R_FPGA3_CLK_CTRL] = 0x00101800;
349a6b3ed23SDamien Hedde     s->regs[R_FPGA0_THR_STA] = s->regs[R_FPGA1_THR_STA]
350a6b3ed23SDamien Hedde                              = s->regs[R_FPGA2_THR_STA]
351a6b3ed23SDamien Hedde                              = s->regs[R_FPGA3_THR_STA] = 0x00010000;
352e3260506SPeter A. G. Crosthwaite 
353e3260506SPeter A. G. Crosthwaite     /* 0x1B0 - 0x1D8 */
354a6b3ed23SDamien Hedde     s->regs[R_BANDGAP_TRIP]   = 0x0000001F;
355a6b3ed23SDamien Hedde     s->regs[R_PLL_PREDIVISOR] = 0x00000001;
356a6b3ed23SDamien Hedde     s->regs[R_CLK_621_TRUE]   = 0x00000001;
357e3260506SPeter A. G. Crosthwaite 
358e3260506SPeter A. G. Crosthwaite     /* 0x200 - 0x25C */
359a6b3ed23SDamien Hedde     s->regs[R_FPGA_RST_CTRL]  = 0x01F33F0F;
360a6b3ed23SDamien Hedde     s->regs[R_RST_REASON]     = 0x00000040;
361db302f8fSPeter Crosthwaite 
362a6b3ed23SDamien Hedde     s->regs[R_BOOT_MODE]      = 0x00000001;
363e3260506SPeter A. G. Crosthwaite 
364e3260506SPeter A. G. Crosthwaite     /* 0x700 - 0x7D4 */
365e3260506SPeter A. G. Crosthwaite     for (i = 0; i < 54; i++) {
366a6b3ed23SDamien Hedde         s->regs[R_MIO + i] = 0x00001601;
367e3260506SPeter A. G. Crosthwaite     }
368e3260506SPeter A. G. Crosthwaite     for (i = 2; i <= 8; i++) {
369a6b3ed23SDamien Hedde         s->regs[R_MIO + i] = 0x00000601;
370e3260506SPeter A. G. Crosthwaite     }
371e3260506SPeter A. G. Crosthwaite 
372a6b3ed23SDamien Hedde     s->regs[R_MIO_MST_TRI0] = s->regs[R_MIO_MST_TRI1] = 0xFFFFFFFF;
373e3260506SPeter A. G. Crosthwaite 
374a6b3ed23SDamien Hedde     s->regs[R_CPU_RAM + 0] = s->regs[R_CPU_RAM + 1] = s->regs[R_CPU_RAM + 3]
375a6b3ed23SDamien Hedde                            = s->regs[R_CPU_RAM + 4] = s->regs[R_CPU_RAM + 7]
376db302f8fSPeter Crosthwaite                            = 0x00010101;
377a6b3ed23SDamien Hedde     s->regs[R_CPU_RAM + 2] = s->regs[R_CPU_RAM + 5] = 0x01010101;
378a6b3ed23SDamien Hedde     s->regs[R_CPU_RAM + 6] = 0x00000001;
379e3260506SPeter A. G. Crosthwaite 
380a6b3ed23SDamien Hedde     s->regs[R_IOU + 0] = s->regs[R_IOU + 1] = s->regs[R_IOU + 2]
381a6b3ed23SDamien Hedde                        = s->regs[R_IOU + 3] = 0x09090909;
382a6b3ed23SDamien Hedde     s->regs[R_IOU + 4] = s->regs[R_IOU + 5] = 0x00090909;
383a6b3ed23SDamien Hedde     s->regs[R_IOU + 6] = 0x00000909;
384e3260506SPeter A. G. Crosthwaite 
385a6b3ed23SDamien Hedde     s->regs[R_DMAC_RAM] = 0x00000009;
386e3260506SPeter A. G. Crosthwaite 
387a6b3ed23SDamien Hedde     s->regs[R_AFI0 + 0] = s->regs[R_AFI0 + 1] = 0x09090909;
388a6b3ed23SDamien Hedde     s->regs[R_AFI1 + 0] = s->regs[R_AFI1 + 1] = 0x09090909;
389a6b3ed23SDamien Hedde     s->regs[R_AFI2 + 0] = s->regs[R_AFI2 + 1] = 0x09090909;
390a6b3ed23SDamien Hedde     s->regs[R_AFI3 + 0] = s->regs[R_AFI3 + 1] = 0x09090909;
391a6b3ed23SDamien Hedde     s->regs[R_AFI0 + 2] = s->regs[R_AFI1 + 2] = s->regs[R_AFI2 + 2]
392a6b3ed23SDamien Hedde                         = s->regs[R_AFI3 + 2] = 0x00000909;
393e3260506SPeter A. G. Crosthwaite 
394a6b3ed23SDamien Hedde     s->regs[R_OCM + 0] = 0x01010101;
395a6b3ed23SDamien Hedde     s->regs[R_OCM + 1] = s->regs[R_OCM + 2] = 0x09090909;
396e3260506SPeter A. G. Crosthwaite 
397a6b3ed23SDamien Hedde     s->regs[R_DEVCI_RAM] = 0x00000909;
398a6b3ed23SDamien Hedde     s->regs[R_CSG_RAM]   = 0x00000001;
399e3260506SPeter A. G. Crosthwaite 
400a6b3ed23SDamien Hedde     s->regs[R_DDRIOB + 0] = s->regs[R_DDRIOB + 1] = s->regs[R_DDRIOB + 2]
401a6b3ed23SDamien Hedde                           = s->regs[R_DDRIOB + 3] = 0x00000e00;
402a6b3ed23SDamien Hedde     s->regs[R_DDRIOB + 4] = s->regs[R_DDRIOB + 5] = s->regs[R_DDRIOB + 6]
403db302f8fSPeter Crosthwaite                           = 0x00000e00;
404a6b3ed23SDamien Hedde     s->regs[R_DDRIOB + 12] = 0x00000021;
405e3260506SPeter A. G. Crosthwaite }
406e3260506SPeter A. G. Crosthwaite 
407*38867cb7SDamien Hedde static void zynq_slcr_reset_hold(Object *obj)
408*38867cb7SDamien Hedde {
409*38867cb7SDamien Hedde     ZynqSLCRState *s = ZYNQ_SLCR(obj);
410*38867cb7SDamien Hedde 
411*38867cb7SDamien Hedde     /* will disable all output clocks */
412*38867cb7SDamien Hedde     zynq_slcr_compute_clocks(s);
413*38867cb7SDamien Hedde     zynq_slcr_propagate_clocks(s);
414*38867cb7SDamien Hedde }
415*38867cb7SDamien Hedde 
416*38867cb7SDamien Hedde static void zynq_slcr_reset_exit(Object *obj)
417*38867cb7SDamien Hedde {
418*38867cb7SDamien Hedde     ZynqSLCRState *s = ZYNQ_SLCR(obj);
419*38867cb7SDamien Hedde 
420*38867cb7SDamien Hedde     /* will compute output clocks according to ps_clk and registers */
421*38867cb7SDamien Hedde     zynq_slcr_compute_clocks(s);
422*38867cb7SDamien Hedde     zynq_slcr_propagate_clocks(s);
423*38867cb7SDamien Hedde }
424db302f8fSPeter Crosthwaite 
425db302f8fSPeter Crosthwaite static bool zynq_slcr_check_offset(hwaddr offset, bool rnw)
426e3260506SPeter A. G. Crosthwaite {
427e3260506SPeter A. G. Crosthwaite     switch (offset) {
428a6b3ed23SDamien Hedde     case R_LOCK:
429a6b3ed23SDamien Hedde     case R_UNLOCK:
430a6b3ed23SDamien Hedde     case R_DDR_CAL_START:
431a6b3ed23SDamien Hedde     case R_DDR_REF_START:
432db302f8fSPeter Crosthwaite         return !rnw; /* Write only */
433a6b3ed23SDamien Hedde     case R_LOCKSTA:
434a6b3ed23SDamien Hedde     case R_FPGA0_THR_STA:
435a6b3ed23SDamien Hedde     case R_FPGA1_THR_STA:
436a6b3ed23SDamien Hedde     case R_FPGA2_THR_STA:
437a6b3ed23SDamien Hedde     case R_FPGA3_THR_STA:
438a6b3ed23SDamien Hedde     case R_BOOT_MODE:
439a6b3ed23SDamien Hedde     case R_PSS_IDCODE:
440a6b3ed23SDamien Hedde     case R_DDR_CMD_STA:
441a6b3ed23SDamien Hedde     case R_DDR_DFI_STATUS:
442a6b3ed23SDamien Hedde     case R_PLL_STATUS:
443db302f8fSPeter Crosthwaite         return rnw;/* read only */
444a6b3ed23SDamien Hedde     case R_SCL:
445a6b3ed23SDamien Hedde     case R_ARM_PLL_CTRL ... R_IO_PLL_CTRL:
446a6b3ed23SDamien Hedde     case R_ARM_PLL_CFG ... R_IO_PLL_CFG:
447a6b3ed23SDamien Hedde     case R_ARM_CLK_CTRL ... R_TOPSW_CLK_CTRL:
448a6b3ed23SDamien Hedde     case R_FPGA0_CLK_CTRL ... R_FPGA0_THR_CNT:
449a6b3ed23SDamien Hedde     case R_FPGA1_CLK_CTRL ... R_FPGA1_THR_CNT:
450a6b3ed23SDamien Hedde     case R_FPGA2_CLK_CTRL ... R_FPGA2_THR_CNT:
451a6b3ed23SDamien Hedde     case R_FPGA3_CLK_CTRL ... R_FPGA3_THR_CNT:
452a6b3ed23SDamien Hedde     case R_BANDGAP_TRIP:
453a6b3ed23SDamien Hedde     case R_PLL_PREDIVISOR:
454a6b3ed23SDamien Hedde     case R_CLK_621_TRUE:
455a6b3ed23SDamien Hedde     case R_PSS_RST_CTRL ... R_A9_CPU_RST_CTRL:
456a6b3ed23SDamien Hedde     case R_RS_AWDT_CTRL:
457a6b3ed23SDamien Hedde     case R_RST_REASON:
458a6b3ed23SDamien Hedde     case R_REBOOT_STATUS:
459a6b3ed23SDamien Hedde     case R_APU_CTRL:
460a6b3ed23SDamien Hedde     case R_WDT_CLK_SEL:
461a6b3ed23SDamien Hedde     case R_TZ_DMA_NS ... R_TZ_DMA_PERIPH_NS:
462a6b3ed23SDamien Hedde     case R_DDR_URGENT:
463a6b3ed23SDamien Hedde     case R_DDR_URGENT_SEL:
464a6b3ed23SDamien Hedde     case R_MIO ... R_MIO + MIO_LENGTH - 1:
465a6b3ed23SDamien Hedde     case R_MIO_LOOPBACK ... R_MIO_MST_TRI1:
466a6b3ed23SDamien Hedde     case R_SD0_WP_CD_SEL:
467a6b3ed23SDamien Hedde     case R_SD1_WP_CD_SEL:
468a6b3ed23SDamien Hedde     case R_LVL_SHFTR_EN:
469a6b3ed23SDamien Hedde     case R_OCM_CFG:
470a6b3ed23SDamien Hedde     case R_CPU_RAM:
471a6b3ed23SDamien Hedde     case R_IOU:
472a6b3ed23SDamien Hedde     case R_DMAC_RAM:
473a6b3ed23SDamien Hedde     case R_AFI0 ... R_AFI3 + AFI_LENGTH - 1:
474a6b3ed23SDamien Hedde     case R_OCM:
475a6b3ed23SDamien Hedde     case R_DEVCI_RAM:
476a6b3ed23SDamien Hedde     case R_CSG_RAM:
477a6b3ed23SDamien Hedde     case R_GPIOB_CTRL ... R_GPIOB_CFG_CMOS33:
478a6b3ed23SDamien Hedde     case R_GPIOB_CFG_HSTL:
479a6b3ed23SDamien Hedde     case R_GPIOB_DRVR_BIAS_CTRL:
480a6b3ed23SDamien Hedde     case R_DDRIOB ... R_DDRIOB + DDRIOB_LENGTH - 1:
481db302f8fSPeter Crosthwaite         return true;
482e3260506SPeter A. G. Crosthwaite     default:
483db302f8fSPeter Crosthwaite         return false;
484e3260506SPeter A. G. Crosthwaite     }
485e3260506SPeter A. G. Crosthwaite }
486e3260506SPeter A. G. Crosthwaite 
487a8170e5eSAvi Kivity static uint64_t zynq_slcr_read(void *opaque, hwaddr offset,
488e3260506SPeter A. G. Crosthwaite     unsigned size)
489e3260506SPeter A. G. Crosthwaite {
490db302f8fSPeter Crosthwaite     ZynqSLCRState *s = opaque;
491db302f8fSPeter Crosthwaite     offset /= 4;
492db302f8fSPeter Crosthwaite     uint32_t ret = s->regs[offset];
493e3260506SPeter A. G. Crosthwaite 
494db302f8fSPeter Crosthwaite     if (!zynq_slcr_check_offset(offset, true)) {
495db302f8fSPeter Crosthwaite         qemu_log_mask(LOG_GUEST_ERROR, "zynq_slcr: Invalid read access to "
496db302f8fSPeter Crosthwaite                       " addr %" HWADDR_PRIx "\n", offset * 4);
497db302f8fSPeter Crosthwaite     }
498db302f8fSPeter Crosthwaite 
499db302f8fSPeter Crosthwaite     DB_PRINT("addr: %08" HWADDR_PRIx " data: %08" PRIx32 "\n", offset * 4, ret);
500e3260506SPeter A. G. Crosthwaite     return ret;
501e3260506SPeter A. G. Crosthwaite }
502e3260506SPeter A. G. Crosthwaite 
503a8170e5eSAvi Kivity static void zynq_slcr_write(void *opaque, hwaddr offset,
504e3260506SPeter A. G. Crosthwaite                           uint64_t val, unsigned size)
505e3260506SPeter A. G. Crosthwaite {
506e3260506SPeter A. G. Crosthwaite     ZynqSLCRState *s = (ZynqSLCRState *)opaque;
507db302f8fSPeter Crosthwaite     offset /= 4;
508e3260506SPeter A. G. Crosthwaite 
509db302f8fSPeter Crosthwaite     DB_PRINT("addr: %08" HWADDR_PRIx " data: %08" PRIx64 "\n", offset * 4, val);
510db302f8fSPeter Crosthwaite 
511db302f8fSPeter Crosthwaite     if (!zynq_slcr_check_offset(offset, false)) {
512db302f8fSPeter Crosthwaite         qemu_log_mask(LOG_GUEST_ERROR, "zynq_slcr: Invalid write access to "
513db302f8fSPeter Crosthwaite                       "addr %" HWADDR_PRIx "\n", offset * 4);
514db302f8fSPeter Crosthwaite         return;
515db302f8fSPeter Crosthwaite     }
516e3260506SPeter A. G. Crosthwaite 
517e3260506SPeter A. G. Crosthwaite     switch (offset) {
518a6b3ed23SDamien Hedde     case R_SCL:
519a6b3ed23SDamien Hedde         s->regs[R_SCL] = val & 0x1;
520e3260506SPeter A. G. Crosthwaite         return;
521a6b3ed23SDamien Hedde     case R_LOCK:
522e3260506SPeter A. G. Crosthwaite         if ((val & 0xFFFF) == XILINX_LOCK_KEY) {
523e3260506SPeter A. G. Crosthwaite             DB_PRINT("XILINX LOCK 0xF8000000 + 0x%x <= 0x%x\n", (int)offset,
524e3260506SPeter A. G. Crosthwaite                 (unsigned)val & 0xFFFF);
525a6b3ed23SDamien Hedde             s->regs[R_LOCKSTA] = 1;
526e3260506SPeter A. G. Crosthwaite         } else {
527e3260506SPeter A. G. Crosthwaite             DB_PRINT("WRONG XILINX LOCK KEY 0xF8000000 + 0x%x <= 0x%x\n",
528e3260506SPeter A. G. Crosthwaite                 (int)offset, (unsigned)val & 0xFFFF);
529e3260506SPeter A. G. Crosthwaite         }
530e3260506SPeter A. G. Crosthwaite         return;
531a6b3ed23SDamien Hedde     case R_UNLOCK:
532e3260506SPeter A. G. Crosthwaite         if ((val & 0xFFFF) == XILINX_UNLOCK_KEY) {
533e3260506SPeter A. G. Crosthwaite             DB_PRINT("XILINX UNLOCK 0xF8000000 + 0x%x <= 0x%x\n", (int)offset,
534e3260506SPeter A. G. Crosthwaite                 (unsigned)val & 0xFFFF);
535a6b3ed23SDamien Hedde             s->regs[R_LOCKSTA] = 0;
536e3260506SPeter A. G. Crosthwaite         } else {
537e3260506SPeter A. G. Crosthwaite             DB_PRINT("WRONG XILINX UNLOCK KEY 0xF8000000 + 0x%x <= 0x%x\n",
538e3260506SPeter A. G. Crosthwaite                 (int)offset, (unsigned)val & 0xFFFF);
539e3260506SPeter A. G. Crosthwaite         }
540e3260506SPeter A. G. Crosthwaite         return;
541db302f8fSPeter Crosthwaite     }
542db302f8fSPeter Crosthwaite 
543a6b3ed23SDamien Hedde     if (s->regs[R_LOCKSTA]) {
544c209b053SPeter Crosthwaite         qemu_log_mask(LOG_GUEST_ERROR,
545c209b053SPeter Crosthwaite                       "SCLR registers are locked. Unlock them first\n");
546e3260506SPeter A. G. Crosthwaite         return;
547e3260506SPeter A. G. Crosthwaite     }
548c209b053SPeter Crosthwaite     s->regs[offset] = val;
549e3260506SPeter A. G. Crosthwaite 
550e3260506SPeter A. G. Crosthwaite     switch (offset) {
551a6b3ed23SDamien Hedde     case R_PSS_RST_CTRL:
552a6b3ed23SDamien Hedde         if (FIELD_EX32(val, PSS_RST_CTRL, SOFT_RST)) {
553cf83f140SEric Blake             qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
55469991d7dSSebastian Huber         }
555e3260506SPeter A. G. Crosthwaite         break;
556*38867cb7SDamien Hedde     case R_IO_PLL_CTRL:
557*38867cb7SDamien Hedde     case R_ARM_PLL_CTRL:
558*38867cb7SDamien Hedde     case R_DDR_PLL_CTRL:
559*38867cb7SDamien Hedde     case R_UART_CLK_CTRL:
560*38867cb7SDamien Hedde         zynq_slcr_compute_clocks(s);
561*38867cb7SDamien Hedde         zynq_slcr_propagate_clocks(s);
562*38867cb7SDamien Hedde         break;
563e3260506SPeter A. G. Crosthwaite     }
564e3260506SPeter A. G. Crosthwaite }
565e3260506SPeter A. G. Crosthwaite 
566e3260506SPeter A. G. Crosthwaite static const MemoryRegionOps slcr_ops = {
567e3260506SPeter A. G. Crosthwaite     .read = zynq_slcr_read,
568e3260506SPeter A. G. Crosthwaite     .write = zynq_slcr_write,
569e3260506SPeter A. G. Crosthwaite     .endianness = DEVICE_NATIVE_ENDIAN,
570e3260506SPeter A. G. Crosthwaite };
571e3260506SPeter A. G. Crosthwaite 
572*38867cb7SDamien Hedde static const ClockPortInitArray zynq_slcr_clocks = {
573*38867cb7SDamien Hedde     QDEV_CLOCK_IN(ZynqSLCRState, ps_clk, zynq_slcr_ps_clk_callback),
574*38867cb7SDamien Hedde     QDEV_CLOCK_OUT(ZynqSLCRState, uart0_ref_clk),
575*38867cb7SDamien Hedde     QDEV_CLOCK_OUT(ZynqSLCRState, uart1_ref_clk),
576*38867cb7SDamien Hedde     QDEV_CLOCK_END
577*38867cb7SDamien Hedde };
578*38867cb7SDamien Hedde 
57915e3611eSPeter Crosthwaite static void zynq_slcr_init(Object *obj)
580e3260506SPeter A. G. Crosthwaite {
58115e3611eSPeter Crosthwaite     ZynqSLCRState *s = ZYNQ_SLCR(obj);
582e3260506SPeter A. G. Crosthwaite 
58315e3611eSPeter Crosthwaite     memory_region_init_io(&s->iomem, obj, &slcr_ops, s, "slcr",
584db302f8fSPeter Crosthwaite                           ZYNQ_SLCR_MMIO_SIZE);
58515e3611eSPeter Crosthwaite     sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem);
586*38867cb7SDamien Hedde 
587*38867cb7SDamien Hedde     qdev_init_clocks(DEVICE(obj), zynq_slcr_clocks);
588e3260506SPeter A. G. Crosthwaite }
589e3260506SPeter A. G. Crosthwaite 
590e3260506SPeter A. G. Crosthwaite static const VMStateDescription vmstate_zynq_slcr = {
591e3260506SPeter A. G. Crosthwaite     .name = "zynq_slcr",
592*38867cb7SDamien Hedde     .version_id = 3,
593db302f8fSPeter Crosthwaite     .minimum_version_id = 2,
594e3260506SPeter A. G. Crosthwaite     .fields = (VMStateField[]) {
595db302f8fSPeter Crosthwaite         VMSTATE_UINT32_ARRAY(regs, ZynqSLCRState, ZYNQ_SLCR_NUM_REGS),
596*38867cb7SDamien Hedde         VMSTATE_CLOCK_V(ps_clk, ZynqSLCRState, 3),
597e3260506SPeter A. G. Crosthwaite         VMSTATE_END_OF_LIST()
598e3260506SPeter A. G. Crosthwaite     }
599e3260506SPeter A. G. Crosthwaite };
600e3260506SPeter A. G. Crosthwaite 
601e3260506SPeter A. G. Crosthwaite static void zynq_slcr_class_init(ObjectClass *klass, void *data)
602e3260506SPeter A. G. Crosthwaite {
603e3260506SPeter A. G. Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
604*38867cb7SDamien Hedde     ResettableClass *rc = RESETTABLE_CLASS(klass);
605e3260506SPeter A. G. Crosthwaite 
606e3260506SPeter A. G. Crosthwaite     dc->vmsd = &vmstate_zynq_slcr;
607*38867cb7SDamien Hedde     rc->phases.enter = zynq_slcr_reset_init;
608*38867cb7SDamien Hedde     rc->phases.hold  = zynq_slcr_reset_hold;
609*38867cb7SDamien Hedde     rc->phases.exit  = zynq_slcr_reset_exit;
610e3260506SPeter A. G. Crosthwaite }
611e3260506SPeter A. G. Crosthwaite 
6128c43a6f0SAndreas Färber static const TypeInfo zynq_slcr_info = {
613e3260506SPeter A. G. Crosthwaite     .class_init = zynq_slcr_class_init,
614a054e2c2SAndreas Färber     .name  = TYPE_ZYNQ_SLCR,
615e3260506SPeter A. G. Crosthwaite     .parent = TYPE_SYS_BUS_DEVICE,
616e3260506SPeter A. G. Crosthwaite     .instance_size  = sizeof(ZynqSLCRState),
61715e3611eSPeter Crosthwaite     .instance_init = zynq_slcr_init,
618e3260506SPeter A. G. Crosthwaite };
619e3260506SPeter A. G. Crosthwaite 
620e3260506SPeter A. G. Crosthwaite static void zynq_slcr_register_types(void)
621e3260506SPeter A. G. Crosthwaite {
622e3260506SPeter A. G. Crosthwaite     type_register_static(&zynq_slcr_info);
623e3260506SPeter A. G. Crosthwaite }
624e3260506SPeter A. G. Crosthwaite 
625e3260506SPeter A. G. Crosthwaite type_init(zynq_slcr_register_types)
626