1e3260506SPeter A. G. Crosthwaite /* 2e3260506SPeter A. G. Crosthwaite * Status and system control registers for Xilinx Zynq Platform 3e3260506SPeter A. G. Crosthwaite * 4e3260506SPeter A. G. Crosthwaite * Copyright (c) 2011 Michal Simek <monstr@monstr.eu> 5e3260506SPeter A. G. Crosthwaite * Copyright (c) 2012 PetaLogix Pty Ltd. 6e3260506SPeter A. G. Crosthwaite * Based on hw/arm_sysctl.c, written by Paul Brook 7e3260506SPeter A. G. Crosthwaite * 8e3260506SPeter A. G. Crosthwaite * This program is free software; you can redistribute it and/or 9e3260506SPeter A. G. Crosthwaite * modify it under the terms of the GNU General Public License 10e3260506SPeter A. G. Crosthwaite * as published by the Free Software Foundation; either version 11e3260506SPeter A. G. Crosthwaite * 2 of the License, or (at your option) any later version. 12e3260506SPeter A. G. Crosthwaite * 13e3260506SPeter A. G. Crosthwaite * You should have received a copy of the GNU General Public License along 14e3260506SPeter A. G. Crosthwaite * with this program; if not, see <http://www.gnu.org/licenses/>. 15e3260506SPeter A. G. Crosthwaite */ 16e3260506SPeter A. G. Crosthwaite 178ef94f0bSPeter Maydell #include "qemu/osdep.h" 1883c9f4caSPaolo Bonzini #include "hw/hw.h" 191de7afc9SPaolo Bonzini #include "qemu/timer.h" 2083c9f4caSPaolo Bonzini #include "hw/sysbus.h" 219c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 22*03dd024fSPaolo Bonzini #include "qemu/log.h" 23e3260506SPeter A. G. Crosthwaite 246954a1cdSPeter Crosthwaite #ifndef ZYNQ_SLCR_ERR_DEBUG 256954a1cdSPeter Crosthwaite #define ZYNQ_SLCR_ERR_DEBUG 0 266954a1cdSPeter Crosthwaite #endif 276954a1cdSPeter Crosthwaite 28e3260506SPeter A. G. Crosthwaite #define DB_PRINT(...) do { \ 296954a1cdSPeter Crosthwaite if (ZYNQ_SLCR_ERR_DEBUG) { \ 30e3260506SPeter A. G. Crosthwaite fprintf(stderr, ": %s: ", __func__); \ 31e3260506SPeter A. G. Crosthwaite fprintf(stderr, ## __VA_ARGS__); \ 326954a1cdSPeter Crosthwaite } \ 33e3260506SPeter A. G. Crosthwaite } while (0); 34e3260506SPeter A. G. Crosthwaite 35e3260506SPeter A. G. Crosthwaite #define XILINX_LOCK_KEY 0x767b 36e3260506SPeter A. G. Crosthwaite #define XILINX_UNLOCK_KEY 0xdf0d 37e3260506SPeter A. G. Crosthwaite 3869991d7dSSebastian Huber #define R_PSS_RST_CTRL_SOFT_RST 0x1 3969991d7dSSebastian Huber 40db302f8fSPeter Crosthwaite enum { 41db302f8fSPeter Crosthwaite SCL = 0x000 / 4, 42db302f8fSPeter Crosthwaite LOCK, 43db302f8fSPeter Crosthwaite UNLOCK, 44db302f8fSPeter Crosthwaite LOCKSTA, 45db302f8fSPeter Crosthwaite 46db302f8fSPeter Crosthwaite ARM_PLL_CTRL = 0x100 / 4, 47e3260506SPeter A. G. Crosthwaite DDR_PLL_CTRL, 48e3260506SPeter A. G. Crosthwaite IO_PLL_CTRL, 49e3260506SPeter A. G. Crosthwaite PLL_STATUS, 50db302f8fSPeter Crosthwaite ARM_PLL_CFG, 51e3260506SPeter A. G. Crosthwaite DDR_PLL_CFG, 52e3260506SPeter A. G. Crosthwaite IO_PLL_CFG, 53e3260506SPeter A. G. Crosthwaite 54db302f8fSPeter Crosthwaite ARM_CLK_CTRL = 0x120 / 4, 55e3260506SPeter A. G. Crosthwaite DDR_CLK_CTRL, 56e3260506SPeter A. G. Crosthwaite DCI_CLK_CTRL, 57e3260506SPeter A. G. Crosthwaite APER_CLK_CTRL, 58e3260506SPeter A. G. Crosthwaite USB0_CLK_CTRL, 59e3260506SPeter A. G. Crosthwaite USB1_CLK_CTRL, 60e3260506SPeter A. G. Crosthwaite GEM0_RCLK_CTRL, 61e3260506SPeter A. G. Crosthwaite GEM1_RCLK_CTRL, 62e3260506SPeter A. G. Crosthwaite GEM0_CLK_CTRL, 63e3260506SPeter A. G. Crosthwaite GEM1_CLK_CTRL, 64e3260506SPeter A. G. Crosthwaite SMC_CLK_CTRL, 65e3260506SPeter A. G. Crosthwaite LQSPI_CLK_CTRL, 66e3260506SPeter A. G. Crosthwaite SDIO_CLK_CTRL, 67e3260506SPeter A. G. Crosthwaite UART_CLK_CTRL, 68e3260506SPeter A. G. Crosthwaite SPI_CLK_CTRL, 69e3260506SPeter A. G. Crosthwaite CAN_CLK_CTRL, 70e3260506SPeter A. G. Crosthwaite CAN_MIOCLK_CTRL, 71e3260506SPeter A. G. Crosthwaite DBG_CLK_CTRL, 72e3260506SPeter A. G. Crosthwaite PCAP_CLK_CTRL, 73e3260506SPeter A. G. Crosthwaite TOPSW_CLK_CTRL, 74e3260506SPeter A. G. Crosthwaite 75db302f8fSPeter Crosthwaite #define FPGA_CTRL_REGS(n, start) \ 76db302f8fSPeter Crosthwaite FPGA ## n ## _CLK_CTRL = (start) / 4, \ 77db302f8fSPeter Crosthwaite FPGA ## n ## _THR_CTRL, \ 78db302f8fSPeter Crosthwaite FPGA ## n ## _THR_CNT, \ 79db302f8fSPeter Crosthwaite FPGA ## n ## _THR_STA, 80db302f8fSPeter Crosthwaite FPGA_CTRL_REGS(0, 0x170) 81db302f8fSPeter Crosthwaite FPGA_CTRL_REGS(1, 0x180) 82db302f8fSPeter Crosthwaite FPGA_CTRL_REGS(2, 0x190) 83db302f8fSPeter Crosthwaite FPGA_CTRL_REGS(3, 0x1a0) 84e3260506SPeter A. G. Crosthwaite 85db302f8fSPeter Crosthwaite BANDGAP_TRIP = 0x1b8 / 4, 86db302f8fSPeter Crosthwaite PLL_PREDIVISOR = 0x1c0 / 4, 87e3260506SPeter A. G. Crosthwaite CLK_621_TRUE, 88e3260506SPeter A. G. Crosthwaite 89db302f8fSPeter Crosthwaite PSS_RST_CTRL = 0x200 / 4, 90db302f8fSPeter Crosthwaite DDR_RST_CTRL, 91db302f8fSPeter Crosthwaite TOPSW_RESET_CTRL, 92db302f8fSPeter Crosthwaite DMAC_RST_CTRL, 93db302f8fSPeter Crosthwaite USB_RST_CTRL, 94db302f8fSPeter Crosthwaite GEM_RST_CTRL, 95db302f8fSPeter Crosthwaite SDIO_RST_CTRL, 96db302f8fSPeter Crosthwaite SPI_RST_CTRL, 97db302f8fSPeter Crosthwaite CAN_RST_CTRL, 98db302f8fSPeter Crosthwaite I2C_RST_CTRL, 99db302f8fSPeter Crosthwaite UART_RST_CTRL, 100db302f8fSPeter Crosthwaite GPIO_RST_CTRL, 101db302f8fSPeter Crosthwaite LQSPI_RST_CTRL, 102db302f8fSPeter Crosthwaite SMC_RST_CTRL, 103db302f8fSPeter Crosthwaite OCM_RST_CTRL, 104db302f8fSPeter Crosthwaite FPGA_RST_CTRL = 0x240 / 4, 105db302f8fSPeter Crosthwaite A9_CPU_RST_CTRL, 106db302f8fSPeter Crosthwaite 107db302f8fSPeter Crosthwaite RS_AWDT_CTRL = 0x24c / 4, 108e3260506SPeter A. G. Crosthwaite RST_REASON, 109db302f8fSPeter Crosthwaite 110db302f8fSPeter Crosthwaite REBOOT_STATUS = 0x258 / 4, 111e3260506SPeter A. G. Crosthwaite BOOT_MODE, 112db302f8fSPeter Crosthwaite 113db302f8fSPeter Crosthwaite APU_CTRL = 0x300 / 4, 114db302f8fSPeter Crosthwaite WDT_CLK_SEL, 115db302f8fSPeter Crosthwaite 116db302f8fSPeter Crosthwaite TZ_DMA_NS = 0x440 / 4, 117db302f8fSPeter Crosthwaite TZ_DMA_IRQ_NS, 118db302f8fSPeter Crosthwaite TZ_DMA_PERIPH_NS, 119db302f8fSPeter Crosthwaite 120db302f8fSPeter Crosthwaite PSS_IDCODE = 0x530 / 4, 121db302f8fSPeter Crosthwaite 122db302f8fSPeter Crosthwaite DDR_URGENT = 0x600 / 4, 123db302f8fSPeter Crosthwaite DDR_CAL_START = 0x60c / 4, 124db302f8fSPeter Crosthwaite DDR_REF_START = 0x614 / 4, 125db302f8fSPeter Crosthwaite DDR_CMD_STA, 126db302f8fSPeter Crosthwaite DDR_URGENT_SEL, 127db302f8fSPeter Crosthwaite DDR_DFI_STATUS, 128db302f8fSPeter Crosthwaite 129db302f8fSPeter Crosthwaite MIO = 0x700 / 4, 130db302f8fSPeter Crosthwaite #define MIO_LENGTH 54 131db302f8fSPeter Crosthwaite 132db302f8fSPeter Crosthwaite MIO_LOOPBACK = 0x804 / 4, 133db302f8fSPeter Crosthwaite MIO_MST_TRI0, 134db302f8fSPeter Crosthwaite MIO_MST_TRI1, 135db302f8fSPeter Crosthwaite 136db302f8fSPeter Crosthwaite SD0_WP_CD_SEL = 0x830 / 4, 137db302f8fSPeter Crosthwaite SD1_WP_CD_SEL, 138db302f8fSPeter Crosthwaite 139db302f8fSPeter Crosthwaite LVL_SHFTR_EN = 0x900 / 4, 140db302f8fSPeter Crosthwaite OCM_CFG = 0x910 / 4, 141db302f8fSPeter Crosthwaite 142db302f8fSPeter Crosthwaite CPU_RAM = 0xa00 / 4, 143db302f8fSPeter Crosthwaite 144db302f8fSPeter Crosthwaite IOU = 0xa30 / 4, 145db302f8fSPeter Crosthwaite 146db302f8fSPeter Crosthwaite DMAC_RAM = 0xa50 / 4, 147db302f8fSPeter Crosthwaite 148db302f8fSPeter Crosthwaite AFI0 = 0xa60 / 4, 149db302f8fSPeter Crosthwaite AFI1 = AFI0 + 3, 150db302f8fSPeter Crosthwaite AFI2 = AFI1 + 3, 151db302f8fSPeter Crosthwaite AFI3 = AFI2 + 3, 152db302f8fSPeter Crosthwaite #define AFI_LENGTH 3 153db302f8fSPeter Crosthwaite 154db302f8fSPeter Crosthwaite OCM = 0xa90 / 4, 155db302f8fSPeter Crosthwaite 156db302f8fSPeter Crosthwaite DEVCI_RAM = 0xaa0 / 4, 157db302f8fSPeter Crosthwaite 158db302f8fSPeter Crosthwaite CSG_RAM = 0xab0 / 4, 159db302f8fSPeter Crosthwaite 160db302f8fSPeter Crosthwaite GPIOB_CTRL = 0xb00 / 4, 161db302f8fSPeter Crosthwaite GPIOB_CFG_CMOS18, 162db302f8fSPeter Crosthwaite GPIOB_CFG_CMOS25, 163db302f8fSPeter Crosthwaite GPIOB_CFG_CMOS33, 164db302f8fSPeter Crosthwaite GPIOB_CFG_HSTL = 0xb14 / 4, 165db302f8fSPeter Crosthwaite GPIOB_DRVR_BIAS_CTRL, 166db302f8fSPeter Crosthwaite 167db302f8fSPeter Crosthwaite DDRIOB = 0xb40 / 4, 168db302f8fSPeter Crosthwaite #define DDRIOB_LENGTH 14 169db302f8fSPeter Crosthwaite }; 170db302f8fSPeter Crosthwaite 171db302f8fSPeter Crosthwaite #define ZYNQ_SLCR_MMIO_SIZE 0x1000 172db302f8fSPeter Crosthwaite #define ZYNQ_SLCR_NUM_REGS (ZYNQ_SLCR_MMIO_SIZE / 4) 173e3260506SPeter A. G. Crosthwaite 174a054e2c2SAndreas Färber #define TYPE_ZYNQ_SLCR "xilinx,zynq_slcr" 175a054e2c2SAndreas Färber #define ZYNQ_SLCR(obj) OBJECT_CHECK(ZynqSLCRState, (obj), TYPE_ZYNQ_SLCR) 176a054e2c2SAndreas Färber 177a054e2c2SAndreas Färber typedef struct ZynqSLCRState { 178a054e2c2SAndreas Färber SysBusDevice parent_obj; 179a054e2c2SAndreas Färber 180e3260506SPeter A. G. Crosthwaite MemoryRegion iomem; 181e3260506SPeter A. G. Crosthwaite 182db302f8fSPeter Crosthwaite uint32_t regs[ZYNQ_SLCR_NUM_REGS]; 183e3260506SPeter A. G. Crosthwaite } ZynqSLCRState; 184e3260506SPeter A. G. Crosthwaite 185e3260506SPeter A. G. Crosthwaite static void zynq_slcr_reset(DeviceState *d) 186e3260506SPeter A. G. Crosthwaite { 187a054e2c2SAndreas Färber ZynqSLCRState *s = ZYNQ_SLCR(d); 188e3260506SPeter A. G. Crosthwaite int i; 189e3260506SPeter A. G. Crosthwaite 190e3260506SPeter A. G. Crosthwaite DB_PRINT("RESET\n"); 191e3260506SPeter A. G. Crosthwaite 192db302f8fSPeter Crosthwaite s->regs[LOCKSTA] = 1; 193e3260506SPeter A. G. Crosthwaite /* 0x100 - 0x11C */ 194db302f8fSPeter Crosthwaite s->regs[ARM_PLL_CTRL] = 0x0001A008; 195db302f8fSPeter Crosthwaite s->regs[DDR_PLL_CTRL] = 0x0001A008; 196db302f8fSPeter Crosthwaite s->regs[IO_PLL_CTRL] = 0x0001A008; 197db302f8fSPeter Crosthwaite s->regs[PLL_STATUS] = 0x0000003F; 198db302f8fSPeter Crosthwaite s->regs[ARM_PLL_CFG] = 0x00014000; 199db302f8fSPeter Crosthwaite s->regs[DDR_PLL_CFG] = 0x00014000; 200db302f8fSPeter Crosthwaite s->regs[IO_PLL_CFG] = 0x00014000; 201e3260506SPeter A. G. Crosthwaite 202e3260506SPeter A. G. Crosthwaite /* 0x120 - 0x16C */ 203db302f8fSPeter Crosthwaite s->regs[ARM_CLK_CTRL] = 0x1F000400; 204db302f8fSPeter Crosthwaite s->regs[DDR_CLK_CTRL] = 0x18400003; 205db302f8fSPeter Crosthwaite s->regs[DCI_CLK_CTRL] = 0x01E03201; 206db302f8fSPeter Crosthwaite s->regs[APER_CLK_CTRL] = 0x01FFCCCD; 207db302f8fSPeter Crosthwaite s->regs[USB0_CLK_CTRL] = s->regs[USB1_CLK_CTRL] = 0x00101941; 208db302f8fSPeter Crosthwaite s->regs[GEM0_RCLK_CTRL] = s->regs[GEM1_RCLK_CTRL] = 0x00000001; 209db302f8fSPeter Crosthwaite s->regs[GEM0_CLK_CTRL] = s->regs[GEM1_CLK_CTRL] = 0x00003C01; 210db302f8fSPeter Crosthwaite s->regs[SMC_CLK_CTRL] = 0x00003C01; 211db302f8fSPeter Crosthwaite s->regs[LQSPI_CLK_CTRL] = 0x00002821; 212db302f8fSPeter Crosthwaite s->regs[SDIO_CLK_CTRL] = 0x00001E03; 213db302f8fSPeter Crosthwaite s->regs[UART_CLK_CTRL] = 0x00003F03; 214db302f8fSPeter Crosthwaite s->regs[SPI_CLK_CTRL] = 0x00003F03; 215db302f8fSPeter Crosthwaite s->regs[CAN_CLK_CTRL] = 0x00501903; 216db302f8fSPeter Crosthwaite s->regs[DBG_CLK_CTRL] = 0x00000F03; 217db302f8fSPeter Crosthwaite s->regs[PCAP_CLK_CTRL] = 0x00000F01; 218e3260506SPeter A. G. Crosthwaite 219e3260506SPeter A. G. Crosthwaite /* 0x170 - 0x1AC */ 220db302f8fSPeter Crosthwaite s->regs[FPGA0_CLK_CTRL] = s->regs[FPGA1_CLK_CTRL] = s->regs[FPGA2_CLK_CTRL] 221db302f8fSPeter Crosthwaite = s->regs[FPGA3_CLK_CTRL] = 0x00101800; 222db302f8fSPeter Crosthwaite s->regs[FPGA0_THR_STA] = s->regs[FPGA1_THR_STA] = s->regs[FPGA2_THR_STA] 223db302f8fSPeter Crosthwaite = s->regs[FPGA3_THR_STA] = 0x00010000; 224e3260506SPeter A. G. Crosthwaite 225e3260506SPeter A. G. Crosthwaite /* 0x1B0 - 0x1D8 */ 226db302f8fSPeter Crosthwaite s->regs[BANDGAP_TRIP] = 0x0000001F; 227db302f8fSPeter Crosthwaite s->regs[PLL_PREDIVISOR] = 0x00000001; 228db302f8fSPeter Crosthwaite s->regs[CLK_621_TRUE] = 0x00000001; 229e3260506SPeter A. G. Crosthwaite 230e3260506SPeter A. G. Crosthwaite /* 0x200 - 0x25C */ 231db302f8fSPeter Crosthwaite s->regs[FPGA_RST_CTRL] = 0x01F33F0F; 232db302f8fSPeter Crosthwaite s->regs[RST_REASON] = 0x00000040; 233db302f8fSPeter Crosthwaite 234db302f8fSPeter Crosthwaite s->regs[BOOT_MODE] = 0x00000001; 235e3260506SPeter A. G. Crosthwaite 236e3260506SPeter A. G. Crosthwaite /* 0x700 - 0x7D4 */ 237e3260506SPeter A. G. Crosthwaite for (i = 0; i < 54; i++) { 238db302f8fSPeter Crosthwaite s->regs[MIO + i] = 0x00001601; 239e3260506SPeter A. G. Crosthwaite } 240e3260506SPeter A. G. Crosthwaite for (i = 2; i <= 8; i++) { 241db302f8fSPeter Crosthwaite s->regs[MIO + i] = 0x00000601; 242e3260506SPeter A. G. Crosthwaite } 243e3260506SPeter A. G. Crosthwaite 244db302f8fSPeter Crosthwaite s->regs[MIO_MST_TRI0] = s->regs[MIO_MST_TRI1] = 0xFFFFFFFF; 245e3260506SPeter A. G. Crosthwaite 246db302f8fSPeter Crosthwaite s->regs[CPU_RAM + 0] = s->regs[CPU_RAM + 1] = s->regs[CPU_RAM + 3] 247db302f8fSPeter Crosthwaite = s->regs[CPU_RAM + 4] = s->regs[CPU_RAM + 7] 248db302f8fSPeter Crosthwaite = 0x00010101; 249db302f8fSPeter Crosthwaite s->regs[CPU_RAM + 2] = s->regs[CPU_RAM + 5] = 0x01010101; 250db302f8fSPeter Crosthwaite s->regs[CPU_RAM + 6] = 0x00000001; 251e3260506SPeter A. G. Crosthwaite 252db302f8fSPeter Crosthwaite s->regs[IOU + 0] = s->regs[IOU + 1] = s->regs[IOU + 2] = s->regs[IOU + 3] 253db302f8fSPeter Crosthwaite = 0x09090909; 254db302f8fSPeter Crosthwaite s->regs[IOU + 4] = s->regs[IOU + 5] = 0x00090909; 255db302f8fSPeter Crosthwaite s->regs[IOU + 6] = 0x00000909; 256e3260506SPeter A. G. Crosthwaite 257db302f8fSPeter Crosthwaite s->regs[DMAC_RAM] = 0x00000009; 258e3260506SPeter A. G. Crosthwaite 259db302f8fSPeter Crosthwaite s->regs[AFI0 + 0] = s->regs[AFI0 + 1] = 0x09090909; 260db302f8fSPeter Crosthwaite s->regs[AFI1 + 0] = s->regs[AFI1 + 1] = 0x09090909; 261db302f8fSPeter Crosthwaite s->regs[AFI2 + 0] = s->regs[AFI2 + 1] = 0x09090909; 262db302f8fSPeter Crosthwaite s->regs[AFI3 + 0] = s->regs[AFI3 + 1] = 0x09090909; 263db302f8fSPeter Crosthwaite s->regs[AFI0 + 2] = s->regs[AFI1 + 2] = s->regs[AFI2 + 2] 264db302f8fSPeter Crosthwaite = s->regs[AFI3 + 2] = 0x00000909; 265e3260506SPeter A. G. Crosthwaite 266db302f8fSPeter Crosthwaite s->regs[OCM + 0] = 0x01010101; 267db302f8fSPeter Crosthwaite s->regs[OCM + 1] = s->regs[OCM + 2] = 0x09090909; 268e3260506SPeter A. G. Crosthwaite 269db302f8fSPeter Crosthwaite s->regs[DEVCI_RAM] = 0x00000909; 270db302f8fSPeter Crosthwaite s->regs[CSG_RAM] = 0x00000001; 271e3260506SPeter A. G. Crosthwaite 272db302f8fSPeter Crosthwaite s->regs[DDRIOB + 0] = s->regs[DDRIOB + 1] = s->regs[DDRIOB + 2] 273db302f8fSPeter Crosthwaite = s->regs[DDRIOB + 3] = 0x00000e00; 274db302f8fSPeter Crosthwaite s->regs[DDRIOB + 4] = s->regs[DDRIOB + 5] = s->regs[DDRIOB + 6] 275db302f8fSPeter Crosthwaite = 0x00000e00; 276db302f8fSPeter Crosthwaite s->regs[DDRIOB + 12] = 0x00000021; 277e3260506SPeter A. G. Crosthwaite } 278e3260506SPeter A. G. Crosthwaite 279db302f8fSPeter Crosthwaite 280db302f8fSPeter Crosthwaite static bool zynq_slcr_check_offset(hwaddr offset, bool rnw) 281e3260506SPeter A. G. Crosthwaite { 282e3260506SPeter A. G. Crosthwaite switch (offset) { 283db302f8fSPeter Crosthwaite case LOCK: 284db302f8fSPeter Crosthwaite case UNLOCK: 285db302f8fSPeter Crosthwaite case DDR_CAL_START: 286db302f8fSPeter Crosthwaite case DDR_REF_START: 287db302f8fSPeter Crosthwaite return !rnw; /* Write only */ 288db302f8fSPeter Crosthwaite case LOCKSTA: 289db302f8fSPeter Crosthwaite case FPGA0_THR_STA: 290db302f8fSPeter Crosthwaite case FPGA1_THR_STA: 291db302f8fSPeter Crosthwaite case FPGA2_THR_STA: 292db302f8fSPeter Crosthwaite case FPGA3_THR_STA: 293db302f8fSPeter Crosthwaite case BOOT_MODE: 294db302f8fSPeter Crosthwaite case PSS_IDCODE: 295db302f8fSPeter Crosthwaite case DDR_CMD_STA: 296db302f8fSPeter Crosthwaite case DDR_DFI_STATUS: 297db302f8fSPeter Crosthwaite case PLL_STATUS: 298db302f8fSPeter Crosthwaite return rnw;/* read only */ 299db302f8fSPeter Crosthwaite case SCL: 300db302f8fSPeter Crosthwaite case ARM_PLL_CTRL ... IO_PLL_CTRL: 301db302f8fSPeter Crosthwaite case ARM_PLL_CFG ... IO_PLL_CFG: 302db302f8fSPeter Crosthwaite case ARM_CLK_CTRL ... TOPSW_CLK_CTRL: 303db302f8fSPeter Crosthwaite case FPGA0_CLK_CTRL ... FPGA0_THR_CNT: 304db302f8fSPeter Crosthwaite case FPGA1_CLK_CTRL ... FPGA1_THR_CNT: 305db302f8fSPeter Crosthwaite case FPGA2_CLK_CTRL ... FPGA2_THR_CNT: 306db302f8fSPeter Crosthwaite case FPGA3_CLK_CTRL ... FPGA3_THR_CNT: 307db302f8fSPeter Crosthwaite case BANDGAP_TRIP: 308db302f8fSPeter Crosthwaite case PLL_PREDIVISOR: 309db302f8fSPeter Crosthwaite case CLK_621_TRUE: 310db302f8fSPeter Crosthwaite case PSS_RST_CTRL ... A9_CPU_RST_CTRL: 311db302f8fSPeter Crosthwaite case RS_AWDT_CTRL: 312db302f8fSPeter Crosthwaite case RST_REASON: 313db302f8fSPeter Crosthwaite case REBOOT_STATUS: 314db302f8fSPeter Crosthwaite case APU_CTRL: 315db302f8fSPeter Crosthwaite case WDT_CLK_SEL: 316db302f8fSPeter Crosthwaite case TZ_DMA_NS ... TZ_DMA_PERIPH_NS: 317db302f8fSPeter Crosthwaite case DDR_URGENT: 318db302f8fSPeter Crosthwaite case DDR_URGENT_SEL: 319db302f8fSPeter Crosthwaite case MIO ... MIO + MIO_LENGTH - 1: 320db302f8fSPeter Crosthwaite case MIO_LOOPBACK ... MIO_MST_TRI1: 321db302f8fSPeter Crosthwaite case SD0_WP_CD_SEL: 322db302f8fSPeter Crosthwaite case SD1_WP_CD_SEL: 323db302f8fSPeter Crosthwaite case LVL_SHFTR_EN: 324db302f8fSPeter Crosthwaite case OCM_CFG: 325db302f8fSPeter Crosthwaite case CPU_RAM: 326db302f8fSPeter Crosthwaite case IOU: 327db302f8fSPeter Crosthwaite case DMAC_RAM: 328db302f8fSPeter Crosthwaite case AFI0 ... AFI3 + AFI_LENGTH - 1: 329db302f8fSPeter Crosthwaite case OCM: 330db302f8fSPeter Crosthwaite case DEVCI_RAM: 331db302f8fSPeter Crosthwaite case CSG_RAM: 332db302f8fSPeter Crosthwaite case GPIOB_CTRL ... GPIOB_CFG_CMOS33: 333db302f8fSPeter Crosthwaite case GPIOB_CFG_HSTL: 334db302f8fSPeter Crosthwaite case GPIOB_DRVR_BIAS_CTRL: 335db302f8fSPeter Crosthwaite case DDRIOB ... DDRIOB + DDRIOB_LENGTH - 1: 336db302f8fSPeter Crosthwaite return true; 337e3260506SPeter A. G. Crosthwaite default: 338db302f8fSPeter Crosthwaite return false; 339e3260506SPeter A. G. Crosthwaite } 340e3260506SPeter A. G. Crosthwaite } 341e3260506SPeter A. G. Crosthwaite 342a8170e5eSAvi Kivity static uint64_t zynq_slcr_read(void *opaque, hwaddr offset, 343e3260506SPeter A. G. Crosthwaite unsigned size) 344e3260506SPeter A. G. Crosthwaite { 345db302f8fSPeter Crosthwaite ZynqSLCRState *s = opaque; 346db302f8fSPeter Crosthwaite offset /= 4; 347db302f8fSPeter Crosthwaite uint32_t ret = s->regs[offset]; 348e3260506SPeter A. G. Crosthwaite 349db302f8fSPeter Crosthwaite if (!zynq_slcr_check_offset(offset, true)) { 350db302f8fSPeter Crosthwaite qemu_log_mask(LOG_GUEST_ERROR, "zynq_slcr: Invalid read access to " 351db302f8fSPeter Crosthwaite " addr %" HWADDR_PRIx "\n", offset * 4); 352db302f8fSPeter Crosthwaite } 353db302f8fSPeter Crosthwaite 354db302f8fSPeter Crosthwaite DB_PRINT("addr: %08" HWADDR_PRIx " data: %08" PRIx32 "\n", offset * 4, ret); 355e3260506SPeter A. G. Crosthwaite return ret; 356e3260506SPeter A. G. Crosthwaite } 357e3260506SPeter A. G. Crosthwaite 358a8170e5eSAvi Kivity static void zynq_slcr_write(void *opaque, hwaddr offset, 359e3260506SPeter A. G. Crosthwaite uint64_t val, unsigned size) 360e3260506SPeter A. G. Crosthwaite { 361e3260506SPeter A. G. Crosthwaite ZynqSLCRState *s = (ZynqSLCRState *)opaque; 362db302f8fSPeter Crosthwaite offset /= 4; 363e3260506SPeter A. G. Crosthwaite 364db302f8fSPeter Crosthwaite DB_PRINT("addr: %08" HWADDR_PRIx " data: %08" PRIx64 "\n", offset * 4, val); 365db302f8fSPeter Crosthwaite 366db302f8fSPeter Crosthwaite if (!zynq_slcr_check_offset(offset, false)) { 367db302f8fSPeter Crosthwaite qemu_log_mask(LOG_GUEST_ERROR, "zynq_slcr: Invalid write access to " 368db302f8fSPeter Crosthwaite "addr %" HWADDR_PRIx "\n", offset * 4); 369db302f8fSPeter Crosthwaite return; 370db302f8fSPeter Crosthwaite } 371e3260506SPeter A. G. Crosthwaite 372e3260506SPeter A. G. Crosthwaite switch (offset) { 373db302f8fSPeter Crosthwaite case SCL: 374db302f8fSPeter Crosthwaite s->regs[SCL] = val & 0x1; 375e3260506SPeter A. G. Crosthwaite return; 376db302f8fSPeter Crosthwaite case LOCK: 377e3260506SPeter A. G. Crosthwaite if ((val & 0xFFFF) == XILINX_LOCK_KEY) { 378e3260506SPeter A. G. Crosthwaite DB_PRINT("XILINX LOCK 0xF8000000 + 0x%x <= 0x%x\n", (int)offset, 379e3260506SPeter A. G. Crosthwaite (unsigned)val & 0xFFFF); 380db302f8fSPeter Crosthwaite s->regs[LOCKSTA] = 1; 381e3260506SPeter A. G. Crosthwaite } else { 382e3260506SPeter A. G. Crosthwaite DB_PRINT("WRONG XILINX LOCK KEY 0xF8000000 + 0x%x <= 0x%x\n", 383e3260506SPeter A. G. Crosthwaite (int)offset, (unsigned)val & 0xFFFF); 384e3260506SPeter A. G. Crosthwaite } 385e3260506SPeter A. G. Crosthwaite return; 386db302f8fSPeter Crosthwaite case UNLOCK: 387e3260506SPeter A. G. Crosthwaite if ((val & 0xFFFF) == XILINX_UNLOCK_KEY) { 388e3260506SPeter A. G. Crosthwaite DB_PRINT("XILINX UNLOCK 0xF8000000 + 0x%x <= 0x%x\n", (int)offset, 389e3260506SPeter A. G. Crosthwaite (unsigned)val & 0xFFFF); 390db302f8fSPeter Crosthwaite s->regs[LOCKSTA] = 0; 391e3260506SPeter A. G. Crosthwaite } else { 392e3260506SPeter A. G. Crosthwaite DB_PRINT("WRONG XILINX UNLOCK KEY 0xF8000000 + 0x%x <= 0x%x\n", 393e3260506SPeter A. G. Crosthwaite (int)offset, (unsigned)val & 0xFFFF); 394e3260506SPeter A. G. Crosthwaite } 395e3260506SPeter A. G. Crosthwaite return; 396db302f8fSPeter Crosthwaite } 397db302f8fSPeter Crosthwaite 398c209b053SPeter Crosthwaite if (s->regs[LOCKSTA]) { 399c209b053SPeter Crosthwaite qemu_log_mask(LOG_GUEST_ERROR, 400c209b053SPeter Crosthwaite "SCLR registers are locked. Unlock them first\n"); 401e3260506SPeter A. G. Crosthwaite return; 402e3260506SPeter A. G. Crosthwaite } 403c209b053SPeter Crosthwaite s->regs[offset] = val; 404e3260506SPeter A. G. Crosthwaite 405e3260506SPeter A. G. Crosthwaite switch (offset) { 406db302f8fSPeter Crosthwaite case PSS_RST_CTRL: 407db302f8fSPeter Crosthwaite if (val & R_PSS_RST_CTRL_SOFT_RST) { 40869991d7dSSebastian Huber qemu_system_reset_request(); 40969991d7dSSebastian Huber } 410e3260506SPeter A. G. Crosthwaite break; 411e3260506SPeter A. G. Crosthwaite } 412e3260506SPeter A. G. Crosthwaite } 413e3260506SPeter A. G. Crosthwaite 414e3260506SPeter A. G. Crosthwaite static const MemoryRegionOps slcr_ops = { 415e3260506SPeter A. G. Crosthwaite .read = zynq_slcr_read, 416e3260506SPeter A. G. Crosthwaite .write = zynq_slcr_write, 417e3260506SPeter A. G. Crosthwaite .endianness = DEVICE_NATIVE_ENDIAN, 418e3260506SPeter A. G. Crosthwaite }; 419e3260506SPeter A. G. Crosthwaite 42015e3611eSPeter Crosthwaite static void zynq_slcr_init(Object *obj) 421e3260506SPeter A. G. Crosthwaite { 42215e3611eSPeter Crosthwaite ZynqSLCRState *s = ZYNQ_SLCR(obj); 423e3260506SPeter A. G. Crosthwaite 42415e3611eSPeter Crosthwaite memory_region_init_io(&s->iomem, obj, &slcr_ops, s, "slcr", 425db302f8fSPeter Crosthwaite ZYNQ_SLCR_MMIO_SIZE); 42615e3611eSPeter Crosthwaite sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem); 427e3260506SPeter A. G. Crosthwaite } 428e3260506SPeter A. G. Crosthwaite 429e3260506SPeter A. G. Crosthwaite static const VMStateDescription vmstate_zynq_slcr = { 430e3260506SPeter A. G. Crosthwaite .name = "zynq_slcr", 431db302f8fSPeter Crosthwaite .version_id = 2, 432db302f8fSPeter Crosthwaite .minimum_version_id = 2, 433e3260506SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 434db302f8fSPeter Crosthwaite VMSTATE_UINT32_ARRAY(regs, ZynqSLCRState, ZYNQ_SLCR_NUM_REGS), 435e3260506SPeter A. G. Crosthwaite VMSTATE_END_OF_LIST() 436e3260506SPeter A. G. Crosthwaite } 437e3260506SPeter A. G. Crosthwaite }; 438e3260506SPeter A. G. Crosthwaite 439e3260506SPeter A. G. Crosthwaite static void zynq_slcr_class_init(ObjectClass *klass, void *data) 440e3260506SPeter A. G. Crosthwaite { 441e3260506SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 442e3260506SPeter A. G. Crosthwaite 443e3260506SPeter A. G. Crosthwaite dc->vmsd = &vmstate_zynq_slcr; 444e3260506SPeter A. G. Crosthwaite dc->reset = zynq_slcr_reset; 445e3260506SPeter A. G. Crosthwaite } 446e3260506SPeter A. G. Crosthwaite 4478c43a6f0SAndreas Färber static const TypeInfo zynq_slcr_info = { 448e3260506SPeter A. G. Crosthwaite .class_init = zynq_slcr_class_init, 449a054e2c2SAndreas Färber .name = TYPE_ZYNQ_SLCR, 450e3260506SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 451e3260506SPeter A. G. Crosthwaite .instance_size = sizeof(ZynqSLCRState), 45215e3611eSPeter Crosthwaite .instance_init = zynq_slcr_init, 453e3260506SPeter A. G. Crosthwaite }; 454e3260506SPeter A. G. Crosthwaite 455e3260506SPeter A. G. Crosthwaite static void zynq_slcr_register_types(void) 456e3260506SPeter A. G. Crosthwaite { 457e3260506SPeter A. G. Crosthwaite type_register_static(&zynq_slcr_info); 458e3260506SPeter A. G. Crosthwaite } 459e3260506SPeter A. G. Crosthwaite 460e3260506SPeter A. G. Crosthwaite type_init(zynq_slcr_register_types) 461