xref: /qemu/hw/misc/tz-msc.c (revision 211e701d669e85f0e33ff6c4404a77519198f35e)
1*211e701dSPeter Maydell /*
2*211e701dSPeter Maydell  * ARM TrustZone master security controller emulation
3*211e701dSPeter Maydell  *
4*211e701dSPeter Maydell  * Copyright (c) 2018 Linaro Limited
5*211e701dSPeter Maydell  * Written by Peter Maydell
6*211e701dSPeter Maydell  *
7*211e701dSPeter Maydell  * This program is free software; you can redistribute it and/or modify
8*211e701dSPeter Maydell  * it under the terms of the GNU General Public License version 2 or
9*211e701dSPeter Maydell  * (at your option) any later version.
10*211e701dSPeter Maydell  */
11*211e701dSPeter Maydell 
12*211e701dSPeter Maydell #include "qemu/osdep.h"
13*211e701dSPeter Maydell #include "qemu/log.h"
14*211e701dSPeter Maydell #include "qapi/error.h"
15*211e701dSPeter Maydell #include "trace.h"
16*211e701dSPeter Maydell #include "hw/sysbus.h"
17*211e701dSPeter Maydell #include "hw/registerfields.h"
18*211e701dSPeter Maydell #include "hw/misc/tz-msc.h"
19*211e701dSPeter Maydell 
20*211e701dSPeter Maydell static void tz_msc_update_irq(TZMSC *s)
21*211e701dSPeter Maydell {
22*211e701dSPeter Maydell     bool level = s->irq_status;
23*211e701dSPeter Maydell 
24*211e701dSPeter Maydell     trace_tz_msc_update_irq(level);
25*211e701dSPeter Maydell     qemu_set_irq(s->irq, level);
26*211e701dSPeter Maydell }
27*211e701dSPeter Maydell 
28*211e701dSPeter Maydell static void tz_msc_cfg_nonsec(void *opaque, int n, int level)
29*211e701dSPeter Maydell {
30*211e701dSPeter Maydell     TZMSC *s = TZ_MSC(opaque);
31*211e701dSPeter Maydell 
32*211e701dSPeter Maydell     trace_tz_msc_cfg_nonsec(level);
33*211e701dSPeter Maydell     s->cfg_nonsec = level;
34*211e701dSPeter Maydell }
35*211e701dSPeter Maydell 
36*211e701dSPeter Maydell static void tz_msc_cfg_sec_resp(void *opaque, int n, int level)
37*211e701dSPeter Maydell {
38*211e701dSPeter Maydell     TZMSC *s = TZ_MSC(opaque);
39*211e701dSPeter Maydell 
40*211e701dSPeter Maydell     trace_tz_msc_cfg_sec_resp(level);
41*211e701dSPeter Maydell     s->cfg_sec_resp = level;
42*211e701dSPeter Maydell }
43*211e701dSPeter Maydell 
44*211e701dSPeter Maydell static void tz_msc_irq_clear(void *opaque, int n, int level)
45*211e701dSPeter Maydell {
46*211e701dSPeter Maydell     TZMSC *s = TZ_MSC(opaque);
47*211e701dSPeter Maydell 
48*211e701dSPeter Maydell     trace_tz_msc_irq_clear(level);
49*211e701dSPeter Maydell 
50*211e701dSPeter Maydell     s->irq_clear = level;
51*211e701dSPeter Maydell     if (level) {
52*211e701dSPeter Maydell         s->irq_status = false;
53*211e701dSPeter Maydell         tz_msc_update_irq(s);
54*211e701dSPeter Maydell     }
55*211e701dSPeter Maydell }
56*211e701dSPeter Maydell 
57*211e701dSPeter Maydell /* The MSC may either block a transaction by aborting it, block a
58*211e701dSPeter Maydell  * transaction by making it RAZ/WI, allow it through with
59*211e701dSPeter Maydell  * MemTxAttrs indicating a secure transaction, or allow it with
60*211e701dSPeter Maydell  * MemTxAttrs indicating a non-secure transaction.
61*211e701dSPeter Maydell  */
62*211e701dSPeter Maydell typedef enum MSCAction {
63*211e701dSPeter Maydell     MSCBlockAbort,
64*211e701dSPeter Maydell     MSCBlockRAZWI,
65*211e701dSPeter Maydell     MSCAllowSecure,
66*211e701dSPeter Maydell     MSCAllowNonSecure,
67*211e701dSPeter Maydell } MSCAction;
68*211e701dSPeter Maydell 
69*211e701dSPeter Maydell static MSCAction tz_msc_check(TZMSC *s, hwaddr addr)
70*211e701dSPeter Maydell {
71*211e701dSPeter Maydell     /*
72*211e701dSPeter Maydell      * Check whether to allow an access from the bus master, returning
73*211e701dSPeter Maydell      * an MSCAction indicating the required behaviour. If the transaction
74*211e701dSPeter Maydell      * is blocked, the caller must check cfg_sec_resp to determine
75*211e701dSPeter Maydell      * whether to abort or RAZ/WI the transaction.
76*211e701dSPeter Maydell      */
77*211e701dSPeter Maydell     IDAUInterfaceClass *iic = IDAU_INTERFACE_GET_CLASS(s->idau);
78*211e701dSPeter Maydell     IDAUInterface *ii = IDAU_INTERFACE(s->idau);
79*211e701dSPeter Maydell     bool idau_exempt = false, idau_ns = true, idau_nsc = true;
80*211e701dSPeter Maydell     int idau_region = IREGION_NOTVALID;
81*211e701dSPeter Maydell 
82*211e701dSPeter Maydell     iic->check(ii, addr, &idau_region, &idau_exempt, &idau_ns, &idau_nsc);
83*211e701dSPeter Maydell 
84*211e701dSPeter Maydell     if (idau_exempt) {
85*211e701dSPeter Maydell         /*
86*211e701dSPeter Maydell          * Uncheck region -- OK, transaction type depends on
87*211e701dSPeter Maydell          * whether bus master is configured as Secure or NonSecure
88*211e701dSPeter Maydell          */
89*211e701dSPeter Maydell         return s->cfg_nonsec ? MSCAllowNonSecure : MSCAllowSecure;
90*211e701dSPeter Maydell     }
91*211e701dSPeter Maydell 
92*211e701dSPeter Maydell     if (idau_ns) {
93*211e701dSPeter Maydell         /* NonSecure region -- always forward as NS transaction */
94*211e701dSPeter Maydell         return MSCAllowNonSecure;
95*211e701dSPeter Maydell     }
96*211e701dSPeter Maydell 
97*211e701dSPeter Maydell     if (!s->cfg_nonsec) {
98*211e701dSPeter Maydell         /* Access to Secure region by Secure bus master: OK */
99*211e701dSPeter Maydell         return MSCAllowSecure;
100*211e701dSPeter Maydell     }
101*211e701dSPeter Maydell 
102*211e701dSPeter Maydell     /* Attempted access to Secure region by NS bus master: block */
103*211e701dSPeter Maydell     trace_tz_msc_access_blocked(addr);
104*211e701dSPeter Maydell     if (!s->cfg_sec_resp) {
105*211e701dSPeter Maydell         return MSCBlockRAZWI;
106*211e701dSPeter Maydell     }
107*211e701dSPeter Maydell 
108*211e701dSPeter Maydell     /*
109*211e701dSPeter Maydell      * The TRM isn't clear on behaviour if irq_clear is high when a
110*211e701dSPeter Maydell      * transaction is blocked. We assume that the MSC behaves like the
111*211e701dSPeter Maydell      * PPC, where holding irq_clear high suppresses the interrupt.
112*211e701dSPeter Maydell      */
113*211e701dSPeter Maydell     if (!s->irq_clear) {
114*211e701dSPeter Maydell         s->irq_status = true;
115*211e701dSPeter Maydell         tz_msc_update_irq(s);
116*211e701dSPeter Maydell     }
117*211e701dSPeter Maydell     return MSCBlockAbort;
118*211e701dSPeter Maydell }
119*211e701dSPeter Maydell 
120*211e701dSPeter Maydell static MemTxResult tz_msc_read(void *opaque, hwaddr addr, uint64_t *pdata,
121*211e701dSPeter Maydell                                unsigned size, MemTxAttrs attrs)
122*211e701dSPeter Maydell {
123*211e701dSPeter Maydell     TZMSC *s = opaque;
124*211e701dSPeter Maydell     AddressSpace *as = &s->downstream_as;
125*211e701dSPeter Maydell     uint64_t data;
126*211e701dSPeter Maydell     MemTxResult res;
127*211e701dSPeter Maydell 
128*211e701dSPeter Maydell     switch (tz_msc_check(s, addr)) {
129*211e701dSPeter Maydell     case MSCBlockAbort:
130*211e701dSPeter Maydell         return MEMTX_ERROR;
131*211e701dSPeter Maydell     case MSCBlockRAZWI:
132*211e701dSPeter Maydell         *pdata = 0;
133*211e701dSPeter Maydell         return MEMTX_OK;
134*211e701dSPeter Maydell     case MSCAllowSecure:
135*211e701dSPeter Maydell         attrs.secure = 1;
136*211e701dSPeter Maydell         attrs.unspecified = 0;
137*211e701dSPeter Maydell         break;
138*211e701dSPeter Maydell     case MSCAllowNonSecure:
139*211e701dSPeter Maydell         attrs.secure = 0;
140*211e701dSPeter Maydell         attrs.unspecified = 0;
141*211e701dSPeter Maydell         break;
142*211e701dSPeter Maydell     }
143*211e701dSPeter Maydell 
144*211e701dSPeter Maydell     switch (size) {
145*211e701dSPeter Maydell     case 1:
146*211e701dSPeter Maydell         data = address_space_ldub(as, addr, attrs, &res);
147*211e701dSPeter Maydell         break;
148*211e701dSPeter Maydell     case 2:
149*211e701dSPeter Maydell         data = address_space_lduw_le(as, addr, attrs, &res);
150*211e701dSPeter Maydell         break;
151*211e701dSPeter Maydell     case 4:
152*211e701dSPeter Maydell         data = address_space_ldl_le(as, addr, attrs, &res);
153*211e701dSPeter Maydell         break;
154*211e701dSPeter Maydell     case 8:
155*211e701dSPeter Maydell         data = address_space_ldq_le(as, addr, attrs, &res);
156*211e701dSPeter Maydell         break;
157*211e701dSPeter Maydell     default:
158*211e701dSPeter Maydell         g_assert_not_reached();
159*211e701dSPeter Maydell     }
160*211e701dSPeter Maydell     *pdata = data;
161*211e701dSPeter Maydell     return res;
162*211e701dSPeter Maydell }
163*211e701dSPeter Maydell 
164*211e701dSPeter Maydell static MemTxResult tz_msc_write(void *opaque, hwaddr addr, uint64_t val,
165*211e701dSPeter Maydell                                 unsigned size, MemTxAttrs attrs)
166*211e701dSPeter Maydell {
167*211e701dSPeter Maydell     TZMSC *s = opaque;
168*211e701dSPeter Maydell     AddressSpace *as = &s->downstream_as;
169*211e701dSPeter Maydell     MemTxResult res;
170*211e701dSPeter Maydell 
171*211e701dSPeter Maydell     switch (tz_msc_check(s, addr)) {
172*211e701dSPeter Maydell     case MSCBlockAbort:
173*211e701dSPeter Maydell         return MEMTX_ERROR;
174*211e701dSPeter Maydell     case MSCBlockRAZWI:
175*211e701dSPeter Maydell         return MEMTX_OK;
176*211e701dSPeter Maydell     case MSCAllowSecure:
177*211e701dSPeter Maydell         attrs.secure = 1;
178*211e701dSPeter Maydell         attrs.unspecified = 0;
179*211e701dSPeter Maydell         break;
180*211e701dSPeter Maydell     case MSCAllowNonSecure:
181*211e701dSPeter Maydell         attrs.secure = 0;
182*211e701dSPeter Maydell         attrs.unspecified = 0;
183*211e701dSPeter Maydell         break;
184*211e701dSPeter Maydell     }
185*211e701dSPeter Maydell 
186*211e701dSPeter Maydell     switch (size) {
187*211e701dSPeter Maydell     case 1:
188*211e701dSPeter Maydell         address_space_stb(as, addr, val, attrs, &res);
189*211e701dSPeter Maydell         break;
190*211e701dSPeter Maydell     case 2:
191*211e701dSPeter Maydell         address_space_stw_le(as, addr, val, attrs, &res);
192*211e701dSPeter Maydell         break;
193*211e701dSPeter Maydell     case 4:
194*211e701dSPeter Maydell         address_space_stl_le(as, addr, val, attrs, &res);
195*211e701dSPeter Maydell         break;
196*211e701dSPeter Maydell     case 8:
197*211e701dSPeter Maydell         address_space_stq_le(as, addr, val, attrs, &res);
198*211e701dSPeter Maydell         break;
199*211e701dSPeter Maydell     default:
200*211e701dSPeter Maydell         g_assert_not_reached();
201*211e701dSPeter Maydell     }
202*211e701dSPeter Maydell     return res;
203*211e701dSPeter Maydell }
204*211e701dSPeter Maydell 
205*211e701dSPeter Maydell static const MemoryRegionOps tz_msc_ops = {
206*211e701dSPeter Maydell     .read_with_attrs = tz_msc_read,
207*211e701dSPeter Maydell     .write_with_attrs = tz_msc_write,
208*211e701dSPeter Maydell     .endianness = DEVICE_LITTLE_ENDIAN,
209*211e701dSPeter Maydell };
210*211e701dSPeter Maydell 
211*211e701dSPeter Maydell static void tz_msc_reset(DeviceState *dev)
212*211e701dSPeter Maydell {
213*211e701dSPeter Maydell     TZMSC *s = TZ_MSC(dev);
214*211e701dSPeter Maydell 
215*211e701dSPeter Maydell     trace_tz_msc_reset();
216*211e701dSPeter Maydell     s->cfg_sec_resp = false;
217*211e701dSPeter Maydell     s->cfg_nonsec = false;
218*211e701dSPeter Maydell     s->irq_clear = 0;
219*211e701dSPeter Maydell     s->irq_status = 0;
220*211e701dSPeter Maydell }
221*211e701dSPeter Maydell 
222*211e701dSPeter Maydell static void tz_msc_init(Object *obj)
223*211e701dSPeter Maydell {
224*211e701dSPeter Maydell     DeviceState *dev = DEVICE(obj);
225*211e701dSPeter Maydell     TZMSC *s = TZ_MSC(obj);
226*211e701dSPeter Maydell 
227*211e701dSPeter Maydell     qdev_init_gpio_in_named(dev, tz_msc_cfg_nonsec, "cfg_nonsec", 1);
228*211e701dSPeter Maydell     qdev_init_gpio_in_named(dev, tz_msc_cfg_sec_resp, "cfg_sec_resp", 1);
229*211e701dSPeter Maydell     qdev_init_gpio_in_named(dev, tz_msc_irq_clear, "irq_clear", 1);
230*211e701dSPeter Maydell     qdev_init_gpio_out_named(dev, &s->irq, "irq", 1);
231*211e701dSPeter Maydell }
232*211e701dSPeter Maydell 
233*211e701dSPeter Maydell static void tz_msc_realize(DeviceState *dev, Error **errp)
234*211e701dSPeter Maydell {
235*211e701dSPeter Maydell     Object *obj = OBJECT(dev);
236*211e701dSPeter Maydell     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
237*211e701dSPeter Maydell     TZMSC *s = TZ_MSC(dev);
238*211e701dSPeter Maydell     const char *name = "tz-msc-downstream";
239*211e701dSPeter Maydell     uint64_t size;
240*211e701dSPeter Maydell 
241*211e701dSPeter Maydell     /*
242*211e701dSPeter Maydell      * We can't create the upstream end of the port until realize,
243*211e701dSPeter Maydell      * as we don't know the size of the MR used as the downstream until then.
244*211e701dSPeter Maydell      * We insist on having a downstream, to avoid complicating the
245*211e701dSPeter Maydell      * code with handling the "don't know how big this is" case. It's easy
246*211e701dSPeter Maydell      * enough for the user to create an unimplemented_device as downstream
247*211e701dSPeter Maydell      * if they have nothing else to plug into this.
248*211e701dSPeter Maydell      */
249*211e701dSPeter Maydell     if (!s->downstream) {
250*211e701dSPeter Maydell         error_setg(errp, "MSC 'downstream' link not set");
251*211e701dSPeter Maydell         return;
252*211e701dSPeter Maydell     }
253*211e701dSPeter Maydell     if (!s->idau) {
254*211e701dSPeter Maydell         error_setg(errp, "MSC 'idau' link not set");
255*211e701dSPeter Maydell         return;
256*211e701dSPeter Maydell     }
257*211e701dSPeter Maydell 
258*211e701dSPeter Maydell     size = memory_region_size(s->downstream);
259*211e701dSPeter Maydell     address_space_init(&s->downstream_as, s->downstream, name);
260*211e701dSPeter Maydell     memory_region_init_io(&s->upstream, obj, &tz_msc_ops, s, name, size);
261*211e701dSPeter Maydell     sysbus_init_mmio(sbd, &s->upstream);
262*211e701dSPeter Maydell }
263*211e701dSPeter Maydell 
264*211e701dSPeter Maydell static const VMStateDescription tz_msc_vmstate = {
265*211e701dSPeter Maydell     .name = "tz-msc",
266*211e701dSPeter Maydell     .version_id = 1,
267*211e701dSPeter Maydell     .minimum_version_id = 1,
268*211e701dSPeter Maydell     .fields = (VMStateField[]) {
269*211e701dSPeter Maydell         VMSTATE_BOOL(cfg_nonsec, TZMSC),
270*211e701dSPeter Maydell         VMSTATE_BOOL(cfg_sec_resp, TZMSC),
271*211e701dSPeter Maydell         VMSTATE_BOOL(irq_clear, TZMSC),
272*211e701dSPeter Maydell         VMSTATE_BOOL(irq_status, TZMSC),
273*211e701dSPeter Maydell         VMSTATE_END_OF_LIST()
274*211e701dSPeter Maydell     }
275*211e701dSPeter Maydell };
276*211e701dSPeter Maydell 
277*211e701dSPeter Maydell static Property tz_msc_properties[] = {
278*211e701dSPeter Maydell     DEFINE_PROP_LINK("downstream", TZMSC, downstream,
279*211e701dSPeter Maydell                      TYPE_MEMORY_REGION, MemoryRegion *),
280*211e701dSPeter Maydell     DEFINE_PROP_LINK("idau", TZMSC, idau,
281*211e701dSPeter Maydell                      TYPE_IDAU_INTERFACE, IDAUInterface *),
282*211e701dSPeter Maydell     DEFINE_PROP_END_OF_LIST(),
283*211e701dSPeter Maydell };
284*211e701dSPeter Maydell 
285*211e701dSPeter Maydell static void tz_msc_class_init(ObjectClass *klass, void *data)
286*211e701dSPeter Maydell {
287*211e701dSPeter Maydell     DeviceClass *dc = DEVICE_CLASS(klass);
288*211e701dSPeter Maydell 
289*211e701dSPeter Maydell     dc->realize = tz_msc_realize;
290*211e701dSPeter Maydell     dc->vmsd = &tz_msc_vmstate;
291*211e701dSPeter Maydell     dc->reset = tz_msc_reset;
292*211e701dSPeter Maydell     dc->props = tz_msc_properties;
293*211e701dSPeter Maydell }
294*211e701dSPeter Maydell 
295*211e701dSPeter Maydell static const TypeInfo tz_msc_info = {
296*211e701dSPeter Maydell     .name = TYPE_TZ_MSC,
297*211e701dSPeter Maydell     .parent = TYPE_SYS_BUS_DEVICE,
298*211e701dSPeter Maydell     .instance_size = sizeof(TZMSC),
299*211e701dSPeter Maydell     .instance_init = tz_msc_init,
300*211e701dSPeter Maydell     .class_init = tz_msc_class_init,
301*211e701dSPeter Maydell };
302*211e701dSPeter Maydell 
303*211e701dSPeter Maydell static void tz_msc_register_types(void)
304*211e701dSPeter Maydell {
305*211e701dSPeter Maydell     type_register_static(&tz_msc_info);
306*211e701dSPeter Maydell }
307*211e701dSPeter Maydell 
308*211e701dSPeter Maydell type_init(tz_msc_register_types);
309