13475187dSbellard /* 23475187dSbellard * QEMU Sparc SLAVIO aux io port emulation 33475187dSbellard * 43475187dSbellard * Copyright (c) 2005 Fabrice Bellard 53475187dSbellard * 63475187dSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 73475187dSbellard * of this software and associated documentation files (the "Software"), to deal 83475187dSbellard * in the Software without restriction, including without limitation the rights 93475187dSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 103475187dSbellard * copies of the Software, and to permit persons to whom the Software is 113475187dSbellard * furnished to do so, subject to the following conditions: 123475187dSbellard * 133475187dSbellard * The above copyright notice and this permission notice shall be included in 143475187dSbellard * all copies or substantial portions of the Software. 153475187dSbellard * 163475187dSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 173475187dSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 183475187dSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 193475187dSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 203475187dSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 213475187dSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 223475187dSbellard * THE SOFTWARE. 233475187dSbellard */ 242582cfa0SBlue Swirl 250d1c9782SPeter Maydell #include "qemu/osdep.h" 269c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 27*64552b6bSMarkus Armbruster #include "hw/irq.h" 2883c9f4caSPaolo Bonzini #include "hw/sysbus.h" 290b8fa32fSMarkus Armbruster #include "qemu/module.h" 3097bf4851SBlue Swirl #include "trace.h" 313475187dSbellard 323475187dSbellard /* 333475187dSbellard * This is the auxio port, chip control and system control part of 343475187dSbellard * chip STP2001 (Slave I/O), also produced as NCR89C105. See 353475187dSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C105.txt 363475187dSbellard * 373475187dSbellard * This also includes the PMC CPU idle controller. 383475187dSbellard */ 393475187dSbellard 4095eb2084SAndreas Färber #define TYPE_SLAVIO_MISC "slavio_misc" 4195eb2084SAndreas Färber #define SLAVIO_MISC(obj) OBJECT_CHECK(MiscState, (obj), TYPE_SLAVIO_MISC) 4295eb2084SAndreas Färber 433475187dSbellard typedef struct MiscState { 4495eb2084SAndreas Färber SysBusDevice parent_obj; 4595eb2084SAndreas Färber 46dd703aaeSBenoît Canet MemoryRegion cfg_iomem; 4796891e59SBenoît Canet MemoryRegion diag_iomem; 482e66ac3dSBenoît Canet MemoryRegion mdm_iomem; 49aca23c71SBenoît Canet MemoryRegion led_iomem; 50cd64a524SBenoît Canet MemoryRegion sysctrl_iomem; 51cccd43c5SBenoît Canet MemoryRegion aux1_iomem; 5240ce02fcSBenoît Canet MemoryRegion aux2_iomem; 53d537cf6cSpbrook qemu_irq irq; 5497bbb109SBlue Swirl qemu_irq fdc_tc; 55d37adb09SBlue Swirl uint32_t dummy; 563475187dSbellard uint8_t config; 573475187dSbellard uint8_t aux1, aux2; 58bfa30a38Sblueswir1 uint8_t diag, mctrl; 59d37adb09SBlue Swirl uint8_t sysctrl; 606a3b9cc9Sblueswir1 uint16_t leds; 613475187dSbellard } MiscState; 623475187dSbellard 63f1a0a79fSAndreas Färber #define TYPE_APC "apc" 64f1a0a79fSAndreas Färber #define APC(obj) OBJECT_CHECK(APCState, (obj), TYPE_APC) 65f1a0a79fSAndreas Färber 662582cfa0SBlue Swirl typedef struct APCState { 67f1a0a79fSAndreas Färber SysBusDevice parent_obj; 68f1a0a79fSAndreas Färber 699c48dee6SBenoît Canet MemoryRegion iomem; 702582cfa0SBlue Swirl qemu_irq cpu_halt; 712582cfa0SBlue Swirl } APCState; 722582cfa0SBlue Swirl 735aca8c3bSblueswir1 #define MISC_SIZE 1 740e1cd657SMark Cave-Ayland #define LED_SIZE 2 75a8f48dccSblueswir1 #define SYSCTRL_SIZE 4 763475187dSbellard 772be17ebdSblueswir1 #define AUX1_TC 0x02 782be17ebdSblueswir1 797debeb82Sblueswir1 #define AUX2_PWROFF 0x01 807debeb82Sblueswir1 #define AUX2_PWRINTCLR 0x02 817debeb82Sblueswir1 #define AUX2_PWRFAIL 0x20 827debeb82Sblueswir1 837debeb82Sblueswir1 #define CFG_PWRINTEN 0x08 847debeb82Sblueswir1 857debeb82Sblueswir1 #define SYS_RESET 0x01 867debeb82Sblueswir1 #define SYS_RESETSTAT 0x02 877debeb82Sblueswir1 883475187dSbellard static void slavio_misc_update_irq(void *opaque) 893475187dSbellard { 903475187dSbellard MiscState *s = opaque; 913475187dSbellard 927debeb82Sblueswir1 if ((s->aux2 & AUX2_PWRFAIL) && (s->config & CFG_PWRINTEN)) { 9397bf4851SBlue Swirl trace_slavio_misc_update_irq_raise(); 94d537cf6cSpbrook qemu_irq_raise(s->irq); 953475187dSbellard } else { 9697bf4851SBlue Swirl trace_slavio_misc_update_irq_lower(); 97d537cf6cSpbrook qemu_irq_lower(s->irq); 983475187dSbellard } 993475187dSbellard } 1003475187dSbellard 1011795057aSBlue Swirl static void slavio_misc_reset(DeviceState *d) 1023475187dSbellard { 10395eb2084SAndreas Färber MiscState *s = SLAVIO_MISC(d); 1043475187dSbellard 1054e3b1ea1Sbellard // Diagnostic and system control registers not cleared in reset 1063475187dSbellard s->config = s->aux1 = s->aux2 = s->mctrl = 0; 1073475187dSbellard } 1083475187dSbellard 109b2b6f6ecSBlue Swirl static void slavio_set_power_fail(void *opaque, int irq, int power_failing) 1103475187dSbellard { 1113475187dSbellard MiscState *s = opaque; 1123475187dSbellard 11397bf4851SBlue Swirl trace_slavio_set_power_fail(power_failing, s->config); 1147debeb82Sblueswir1 if (power_failing && (s->config & CFG_PWRINTEN)) { 1157debeb82Sblueswir1 s->aux2 |= AUX2_PWRFAIL; 1163475187dSbellard } else { 1177debeb82Sblueswir1 s->aux2 &= ~AUX2_PWRFAIL; 1183475187dSbellard } 1193475187dSbellard slavio_misc_update_irq(s); 1203475187dSbellard } 1213475187dSbellard 122a8170e5eSAvi Kivity static void slavio_cfg_mem_writeb(void *opaque, hwaddr addr, 123dd703aaeSBenoît Canet uint64_t val, unsigned size) 1243475187dSbellard { 1253475187dSbellard MiscState *s = opaque; 1263475187dSbellard 12797bf4851SBlue Swirl trace_slavio_cfg_mem_writeb(val & 0xff); 1283475187dSbellard s->config = val & 0xff; 1293475187dSbellard slavio_misc_update_irq(s); 1303475187dSbellard } 1313475187dSbellard 132a8170e5eSAvi Kivity static uint64_t slavio_cfg_mem_readb(void *opaque, hwaddr addr, 133dd703aaeSBenoît Canet unsigned size) 1343475187dSbellard { 1353475187dSbellard MiscState *s = opaque; 1363475187dSbellard uint32_t ret = 0; 1373475187dSbellard 1383475187dSbellard ret = s->config; 13997bf4851SBlue Swirl trace_slavio_cfg_mem_readb(ret); 1403475187dSbellard return ret; 1413475187dSbellard } 1423475187dSbellard 143dd703aaeSBenoît Canet static const MemoryRegionOps slavio_cfg_mem_ops = { 144dd703aaeSBenoît Canet .read = slavio_cfg_mem_readb, 145dd703aaeSBenoît Canet .write = slavio_cfg_mem_writeb, 146dd703aaeSBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 147dd703aaeSBenoît Canet .valid = { 148dd703aaeSBenoît Canet .min_access_size = 1, 149dd703aaeSBenoît Canet .max_access_size = 1, 150dd703aaeSBenoît Canet }, 151a8f48dccSblueswir1 }; 152a8f48dccSblueswir1 153a8170e5eSAvi Kivity static void slavio_diag_mem_writeb(void *opaque, hwaddr addr, 15496891e59SBenoît Canet uint64_t val, unsigned size) 155a8f48dccSblueswir1 { 156a8f48dccSblueswir1 MiscState *s = opaque; 157a8f48dccSblueswir1 15897bf4851SBlue Swirl trace_slavio_diag_mem_writeb(val & 0xff); 159a8f48dccSblueswir1 s->diag = val & 0xff; 160a8f48dccSblueswir1 } 161a8f48dccSblueswir1 162a8170e5eSAvi Kivity static uint64_t slavio_diag_mem_readb(void *opaque, hwaddr addr, 16396891e59SBenoît Canet unsigned size) 164a8f48dccSblueswir1 { 165a8f48dccSblueswir1 MiscState *s = opaque; 166a8f48dccSblueswir1 uint32_t ret = 0; 167a8f48dccSblueswir1 168a8f48dccSblueswir1 ret = s->diag; 16997bf4851SBlue Swirl trace_slavio_diag_mem_readb(ret); 170a8f48dccSblueswir1 return ret; 171a8f48dccSblueswir1 } 172a8f48dccSblueswir1 17396891e59SBenoît Canet static const MemoryRegionOps slavio_diag_mem_ops = { 17496891e59SBenoît Canet .read = slavio_diag_mem_readb, 17596891e59SBenoît Canet .write = slavio_diag_mem_writeb, 17696891e59SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 17796891e59SBenoît Canet .valid = { 17896891e59SBenoît Canet .min_access_size = 1, 17996891e59SBenoît Canet .max_access_size = 1, 18096891e59SBenoît Canet }, 181a8f48dccSblueswir1 }; 182a8f48dccSblueswir1 183a8170e5eSAvi Kivity static void slavio_mdm_mem_writeb(void *opaque, hwaddr addr, 1842e66ac3dSBenoît Canet uint64_t val, unsigned size) 185a8f48dccSblueswir1 { 186a8f48dccSblueswir1 MiscState *s = opaque; 187a8f48dccSblueswir1 18897bf4851SBlue Swirl trace_slavio_mdm_mem_writeb(val & 0xff); 189a8f48dccSblueswir1 s->mctrl = val & 0xff; 190a8f48dccSblueswir1 } 191a8f48dccSblueswir1 192a8170e5eSAvi Kivity static uint64_t slavio_mdm_mem_readb(void *opaque, hwaddr addr, 1932e66ac3dSBenoît Canet unsigned size) 194a8f48dccSblueswir1 { 195a8f48dccSblueswir1 MiscState *s = opaque; 196a8f48dccSblueswir1 uint32_t ret = 0; 197a8f48dccSblueswir1 198a8f48dccSblueswir1 ret = s->mctrl; 19997bf4851SBlue Swirl trace_slavio_mdm_mem_readb(ret); 200a8f48dccSblueswir1 return ret; 201a8f48dccSblueswir1 } 202a8f48dccSblueswir1 2032e66ac3dSBenoît Canet static const MemoryRegionOps slavio_mdm_mem_ops = { 2042e66ac3dSBenoît Canet .read = slavio_mdm_mem_readb, 2052e66ac3dSBenoît Canet .write = slavio_mdm_mem_writeb, 2062e66ac3dSBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 2072e66ac3dSBenoît Canet .valid = { 2082e66ac3dSBenoît Canet .min_access_size = 1, 2092e66ac3dSBenoît Canet .max_access_size = 1, 2102e66ac3dSBenoît Canet }, 2113475187dSbellard }; 2123475187dSbellard 213a8170e5eSAvi Kivity static void slavio_aux1_mem_writeb(void *opaque, hwaddr addr, 214cccd43c5SBenoît Canet uint64_t val, unsigned size) 2150019ad53Sblueswir1 { 2160019ad53Sblueswir1 MiscState *s = opaque; 2170019ad53Sblueswir1 21897bf4851SBlue Swirl trace_slavio_aux1_mem_writeb(val & 0xff); 2192be17ebdSblueswir1 if (val & AUX1_TC) { 2202be17ebdSblueswir1 // Send a pulse to floppy terminal count line 2212be17ebdSblueswir1 if (s->fdc_tc) { 2222be17ebdSblueswir1 qemu_irq_raise(s->fdc_tc); 2232be17ebdSblueswir1 qemu_irq_lower(s->fdc_tc); 2242be17ebdSblueswir1 } 2252be17ebdSblueswir1 val &= ~AUX1_TC; 2262be17ebdSblueswir1 } 2270019ad53Sblueswir1 s->aux1 = val & 0xff; 2280019ad53Sblueswir1 } 2290019ad53Sblueswir1 230a8170e5eSAvi Kivity static uint64_t slavio_aux1_mem_readb(void *opaque, hwaddr addr, 231cccd43c5SBenoît Canet unsigned size) 2320019ad53Sblueswir1 { 2330019ad53Sblueswir1 MiscState *s = opaque; 2340019ad53Sblueswir1 uint32_t ret = 0; 2350019ad53Sblueswir1 2360019ad53Sblueswir1 ret = s->aux1; 23797bf4851SBlue Swirl trace_slavio_aux1_mem_readb(ret); 2380019ad53Sblueswir1 return ret; 2390019ad53Sblueswir1 } 2400019ad53Sblueswir1 241cccd43c5SBenoît Canet static const MemoryRegionOps slavio_aux1_mem_ops = { 242cccd43c5SBenoît Canet .read = slavio_aux1_mem_readb, 243cccd43c5SBenoît Canet .write = slavio_aux1_mem_writeb, 244cccd43c5SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 245cccd43c5SBenoît Canet .valid = { 246cccd43c5SBenoît Canet .min_access_size = 1, 247cccd43c5SBenoît Canet .max_access_size = 1, 248cccd43c5SBenoît Canet }, 2490019ad53Sblueswir1 }; 2500019ad53Sblueswir1 251a8170e5eSAvi Kivity static void slavio_aux2_mem_writeb(void *opaque, hwaddr addr, 25240ce02fcSBenoît Canet uint64_t val, unsigned size) 2530019ad53Sblueswir1 { 2540019ad53Sblueswir1 MiscState *s = opaque; 2550019ad53Sblueswir1 2560019ad53Sblueswir1 val &= AUX2_PWRINTCLR | AUX2_PWROFF; 25797bf4851SBlue Swirl trace_slavio_aux2_mem_writeb(val & 0xff); 2580019ad53Sblueswir1 val |= s->aux2 & AUX2_PWRFAIL; 2590019ad53Sblueswir1 if (val & AUX2_PWRINTCLR) // Clear Power Fail int 2600019ad53Sblueswir1 val &= AUX2_PWROFF; 2610019ad53Sblueswir1 s->aux2 = val; 2620019ad53Sblueswir1 if (val & AUX2_PWROFF) 263cf83f140SEric Blake qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); 2640019ad53Sblueswir1 slavio_misc_update_irq(s); 2650019ad53Sblueswir1 } 2660019ad53Sblueswir1 267a8170e5eSAvi Kivity static uint64_t slavio_aux2_mem_readb(void *opaque, hwaddr addr, 26840ce02fcSBenoît Canet unsigned size) 2690019ad53Sblueswir1 { 2700019ad53Sblueswir1 MiscState *s = opaque; 2710019ad53Sblueswir1 uint32_t ret = 0; 2720019ad53Sblueswir1 2730019ad53Sblueswir1 ret = s->aux2; 27497bf4851SBlue Swirl trace_slavio_aux2_mem_readb(ret); 2750019ad53Sblueswir1 return ret; 2760019ad53Sblueswir1 } 2770019ad53Sblueswir1 27840ce02fcSBenoît Canet static const MemoryRegionOps slavio_aux2_mem_ops = { 27940ce02fcSBenoît Canet .read = slavio_aux2_mem_readb, 28040ce02fcSBenoît Canet .write = slavio_aux2_mem_writeb, 28140ce02fcSBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 28240ce02fcSBenoît Canet .valid = { 28340ce02fcSBenoît Canet .min_access_size = 1, 28440ce02fcSBenoît Canet .max_access_size = 1, 28540ce02fcSBenoît Canet }, 2860019ad53Sblueswir1 }; 2870019ad53Sblueswir1 288a8170e5eSAvi Kivity static void apc_mem_writeb(void *opaque, hwaddr addr, 2899c48dee6SBenoît Canet uint64_t val, unsigned size) 2900019ad53Sblueswir1 { 2912582cfa0SBlue Swirl APCState *s = opaque; 2920019ad53Sblueswir1 29397bf4851SBlue Swirl trace_apc_mem_writeb(val & 0xff); 2946d0c293dSblueswir1 qemu_irq_raise(s->cpu_halt); 2950019ad53Sblueswir1 } 2960019ad53Sblueswir1 297a8170e5eSAvi Kivity static uint64_t apc_mem_readb(void *opaque, hwaddr addr, 2989c48dee6SBenoît Canet unsigned size) 2990019ad53Sblueswir1 { 3000019ad53Sblueswir1 uint32_t ret = 0; 3010019ad53Sblueswir1 30297bf4851SBlue Swirl trace_apc_mem_readb(ret); 3030019ad53Sblueswir1 return ret; 3040019ad53Sblueswir1 } 3050019ad53Sblueswir1 3069c48dee6SBenoît Canet static const MemoryRegionOps apc_mem_ops = { 3079c48dee6SBenoît Canet .read = apc_mem_readb, 3089c48dee6SBenoît Canet .write = apc_mem_writeb, 3099c48dee6SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 3109c48dee6SBenoît Canet .valid = { 3119c48dee6SBenoît Canet .min_access_size = 1, 3129c48dee6SBenoît Canet .max_access_size = 1, 3139c48dee6SBenoît Canet } 3140019ad53Sblueswir1 }; 3150019ad53Sblueswir1 316a8170e5eSAvi Kivity static uint64_t slavio_sysctrl_mem_readl(void *opaque, hwaddr addr, 317cd64a524SBenoît Canet unsigned size) 318bfa30a38Sblueswir1 { 319bfa30a38Sblueswir1 MiscState *s = opaque; 320a8f48dccSblueswir1 uint32_t ret = 0; 321bfa30a38Sblueswir1 322a8f48dccSblueswir1 switch (addr) { 323bfa30a38Sblueswir1 case 0: 324bfa30a38Sblueswir1 ret = s->sysctrl; 325bfa30a38Sblueswir1 break; 326bfa30a38Sblueswir1 default: 327bfa30a38Sblueswir1 break; 328bfa30a38Sblueswir1 } 32997bf4851SBlue Swirl trace_slavio_sysctrl_mem_readl(ret); 330bfa30a38Sblueswir1 return ret; 331bfa30a38Sblueswir1 } 332bfa30a38Sblueswir1 333a8170e5eSAvi Kivity static void slavio_sysctrl_mem_writel(void *opaque, hwaddr addr, 334cd64a524SBenoît Canet uint64_t val, unsigned size) 335bfa30a38Sblueswir1 { 336bfa30a38Sblueswir1 MiscState *s = opaque; 337bfa30a38Sblueswir1 33897bf4851SBlue Swirl trace_slavio_sysctrl_mem_writel(val); 339a8f48dccSblueswir1 switch (addr) { 340bfa30a38Sblueswir1 case 0: 3417debeb82Sblueswir1 if (val & SYS_RESET) { 3427debeb82Sblueswir1 s->sysctrl = SYS_RESETSTAT; 343cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 344bfa30a38Sblueswir1 } 345bfa30a38Sblueswir1 break; 346bfa30a38Sblueswir1 default: 347bfa30a38Sblueswir1 break; 348bfa30a38Sblueswir1 } 349bfa30a38Sblueswir1 } 350bfa30a38Sblueswir1 351cd64a524SBenoît Canet static const MemoryRegionOps slavio_sysctrl_mem_ops = { 352cd64a524SBenoît Canet .read = slavio_sysctrl_mem_readl, 353cd64a524SBenoît Canet .write = slavio_sysctrl_mem_writel, 354cd64a524SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 355cd64a524SBenoît Canet .valid = { 356cd64a524SBenoît Canet .min_access_size = 4, 357cd64a524SBenoît Canet .max_access_size = 4, 358cd64a524SBenoît Canet }, 359bfa30a38Sblueswir1 }; 360bfa30a38Sblueswir1 361a8170e5eSAvi Kivity static uint64_t slavio_led_mem_readw(void *opaque, hwaddr addr, 362aca23c71SBenoît Canet unsigned size) 3636a3b9cc9Sblueswir1 { 3646a3b9cc9Sblueswir1 MiscState *s = opaque; 365a8f48dccSblueswir1 uint32_t ret = 0; 3666a3b9cc9Sblueswir1 367a8f48dccSblueswir1 switch (addr) { 3686a3b9cc9Sblueswir1 case 0: 3696a3b9cc9Sblueswir1 ret = s->leds; 3706a3b9cc9Sblueswir1 break; 3716a3b9cc9Sblueswir1 default: 3726a3b9cc9Sblueswir1 break; 3736a3b9cc9Sblueswir1 } 37497bf4851SBlue Swirl trace_slavio_led_mem_readw(ret); 3756a3b9cc9Sblueswir1 return ret; 3766a3b9cc9Sblueswir1 } 3776a3b9cc9Sblueswir1 378a8170e5eSAvi Kivity static void slavio_led_mem_writew(void *opaque, hwaddr addr, 379aca23c71SBenoît Canet uint64_t val, unsigned size) 3806a3b9cc9Sblueswir1 { 3816a3b9cc9Sblueswir1 MiscState *s = opaque; 3826a3b9cc9Sblueswir1 383f3a64b8cSMarkus Armbruster trace_slavio_led_mem_writew(val & 0xffff); 384a8f48dccSblueswir1 switch (addr) { 3856a3b9cc9Sblueswir1 case 0: 386d5296cb5Sblueswir1 s->leds = val; 3876a3b9cc9Sblueswir1 break; 3886a3b9cc9Sblueswir1 default: 3896a3b9cc9Sblueswir1 break; 3906a3b9cc9Sblueswir1 } 3916a3b9cc9Sblueswir1 } 3926a3b9cc9Sblueswir1 393aca23c71SBenoît Canet static const MemoryRegionOps slavio_led_mem_ops = { 394aca23c71SBenoît Canet .read = slavio_led_mem_readw, 395aca23c71SBenoît Canet .write = slavio_led_mem_writew, 396aca23c71SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 397aca23c71SBenoît Canet .valid = { 398aca23c71SBenoît Canet .min_access_size = 2, 399aca23c71SBenoît Canet .max_access_size = 2, 400aca23c71SBenoît Canet }, 4016a3b9cc9Sblueswir1 }; 4026a3b9cc9Sblueswir1 403d37adb09SBlue Swirl static const VMStateDescription vmstate_misc = { 404d37adb09SBlue Swirl .name ="slavio_misc", 405d37adb09SBlue Swirl .version_id = 1, 406d37adb09SBlue Swirl .minimum_version_id = 1, 407d37adb09SBlue Swirl .fields = (VMStateField[]) { 408d37adb09SBlue Swirl VMSTATE_UINT32(dummy, MiscState), 409d37adb09SBlue Swirl VMSTATE_UINT8(config, MiscState), 410d37adb09SBlue Swirl VMSTATE_UINT8(aux1, MiscState), 411d37adb09SBlue Swirl VMSTATE_UINT8(aux2, MiscState), 412d37adb09SBlue Swirl VMSTATE_UINT8(diag, MiscState), 413d37adb09SBlue Swirl VMSTATE_UINT8(mctrl, MiscState), 414d37adb09SBlue Swirl VMSTATE_UINT8(sysctrl, MiscState), 415d37adb09SBlue Swirl VMSTATE_END_OF_LIST() 4163475187dSbellard } 417d37adb09SBlue Swirl }; 4183475187dSbellard 41946eedc0eSxiaoqiang zhao static void apc_init(Object *obj) 4202582cfa0SBlue Swirl { 42146eedc0eSxiaoqiang zhao APCState *s = APC(obj); 42246eedc0eSxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 4232582cfa0SBlue Swirl 4242582cfa0SBlue Swirl sysbus_init_irq(dev, &s->cpu_halt); 4252582cfa0SBlue Swirl 4262582cfa0SBlue Swirl /* Power management (APC) XXX: not a Slavio device */ 42746eedc0eSxiaoqiang zhao memory_region_init_io(&s->iomem, obj, &apc_mem_ops, s, 4289c48dee6SBenoît Canet "apc", MISC_SIZE); 429750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem); 4302582cfa0SBlue Swirl } 4312582cfa0SBlue Swirl 43246eedc0eSxiaoqiang zhao static void slavio_misc_init(Object *obj) 4332582cfa0SBlue Swirl { 43446eedc0eSxiaoqiang zhao DeviceState *dev = DEVICE(obj); 43546eedc0eSxiaoqiang zhao MiscState *s = SLAVIO_MISC(obj); 43646eedc0eSxiaoqiang zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 4372582cfa0SBlue Swirl 43895eb2084SAndreas Färber sysbus_init_irq(sbd, &s->irq); 43995eb2084SAndreas Färber sysbus_init_irq(sbd, &s->fdc_tc); 4402582cfa0SBlue Swirl 4412582cfa0SBlue Swirl /* 8 bit registers */ 4422582cfa0SBlue Swirl /* Slavio control */ 44346eedc0eSxiaoqiang zhao memory_region_init_io(&s->cfg_iomem, obj, &slavio_cfg_mem_ops, s, 444dd703aaeSBenoît Canet "configuration", MISC_SIZE); 44595eb2084SAndreas Färber sysbus_init_mmio(sbd, &s->cfg_iomem); 446a8f48dccSblueswir1 4472582cfa0SBlue Swirl /* Diagnostics */ 44846eedc0eSxiaoqiang zhao memory_region_init_io(&s->diag_iomem, obj, &slavio_diag_mem_ops, s, 44996891e59SBenoît Canet "diagnostic", MISC_SIZE); 45095eb2084SAndreas Färber sysbus_init_mmio(sbd, &s->diag_iomem); 451a8f48dccSblueswir1 4522582cfa0SBlue Swirl /* Modem control */ 45346eedc0eSxiaoqiang zhao memory_region_init_io(&s->mdm_iomem, obj, &slavio_mdm_mem_ops, s, 4542e66ac3dSBenoît Canet "modem", MISC_SIZE); 45595eb2084SAndreas Färber sysbus_init_mmio(sbd, &s->mdm_iomem); 4563475187dSbellard 4576a3b9cc9Sblueswir1 /* 16 bit registers */ 4582582cfa0SBlue Swirl /* ss600mp diag LEDs */ 45946eedc0eSxiaoqiang zhao memory_region_init_io(&s->led_iomem, obj, &slavio_led_mem_ops, s, 4600e1cd657SMark Cave-Ayland "leds", LED_SIZE); 46195eb2084SAndreas Färber sysbus_init_mmio(sbd, &s->led_iomem); 4626a3b9cc9Sblueswir1 463bfa30a38Sblueswir1 /* 32 bit registers */ 4642582cfa0SBlue Swirl /* System control */ 46546eedc0eSxiaoqiang zhao memory_region_init_io(&s->sysctrl_iomem, obj, &slavio_sysctrl_mem_ops, s, 4660e1cd657SMark Cave-Ayland "system-control", SYSCTRL_SIZE); 46795eb2084SAndreas Färber sysbus_init_mmio(sbd, &s->sysctrl_iomem); 4680019ad53Sblueswir1 4692582cfa0SBlue Swirl /* AUX 1 (Misc System Functions) */ 47046eedc0eSxiaoqiang zhao memory_region_init_io(&s->aux1_iomem, obj, &slavio_aux1_mem_ops, s, 471cccd43c5SBenoît Canet "misc-system-functions", MISC_SIZE); 47295eb2084SAndreas Färber sysbus_init_mmio(sbd, &s->aux1_iomem); 4730019ad53Sblueswir1 4742582cfa0SBlue Swirl /* AUX 2 (Software Powerdown Control) */ 47546eedc0eSxiaoqiang zhao memory_region_init_io(&s->aux2_iomem, obj, &slavio_aux2_mem_ops, s, 47640ce02fcSBenoît Canet "software-powerdown-control", MISC_SIZE); 47795eb2084SAndreas Färber sysbus_init_mmio(sbd, &s->aux2_iomem); 4780019ad53Sblueswir1 47995eb2084SAndreas Färber qdev_init_gpio_in(dev, slavio_set_power_fail, 1); 4803475187dSbellard } 4812582cfa0SBlue Swirl 482999e12bbSAnthony Liguori static void slavio_misc_class_init(ObjectClass *klass, void *data) 483999e12bbSAnthony Liguori { 48439bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 485999e12bbSAnthony Liguori 48639bffca2SAnthony Liguori dc->reset = slavio_misc_reset; 48739bffca2SAnthony Liguori dc->vmsd = &vmstate_misc; 488999e12bbSAnthony Liguori } 489999e12bbSAnthony Liguori 4908c43a6f0SAndreas Färber static const TypeInfo slavio_misc_info = { 49195eb2084SAndreas Färber .name = TYPE_SLAVIO_MISC, 49239bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 49339bffca2SAnthony Liguori .instance_size = sizeof(MiscState), 49446eedc0eSxiaoqiang zhao .instance_init = slavio_misc_init, 495999e12bbSAnthony Liguori .class_init = slavio_misc_class_init, 4962582cfa0SBlue Swirl }; 4972582cfa0SBlue Swirl 4988c43a6f0SAndreas Färber static const TypeInfo apc_info = { 499f1a0a79fSAndreas Färber .name = TYPE_APC, 50039bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 50139bffca2SAnthony Liguori .instance_size = sizeof(MiscState), 50246eedc0eSxiaoqiang zhao .instance_init = apc_init, 5032582cfa0SBlue Swirl }; 5042582cfa0SBlue Swirl 50583f7d43aSAndreas Färber static void slavio_misc_register_types(void) 5062582cfa0SBlue Swirl { 50739bffca2SAnthony Liguori type_register_static(&slavio_misc_info); 50839bffca2SAnthony Liguori type_register_static(&apc_info); 5092582cfa0SBlue Swirl } 5102582cfa0SBlue Swirl 51183f7d43aSAndreas Färber type_init(slavio_misc_register_types) 512