13475187dSbellard /* 23475187dSbellard * QEMU Sparc SLAVIO aux io port emulation 33475187dSbellard * 43475187dSbellard * Copyright (c) 2005 Fabrice Bellard 53475187dSbellard * 63475187dSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 73475187dSbellard * of this software and associated documentation files (the "Software"), to deal 83475187dSbellard * in the Software without restriction, including without limitation the rights 93475187dSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 103475187dSbellard * copies of the Software, and to permit persons to whom the Software is 113475187dSbellard * furnished to do so, subject to the following conditions: 123475187dSbellard * 133475187dSbellard * The above copyright notice and this permission notice shall be included in 143475187dSbellard * all copies or substantial portions of the Software. 153475187dSbellard * 163475187dSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 173475187dSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 183475187dSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 193475187dSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 203475187dSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 213475187dSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 223475187dSbellard * THE SOFTWARE. 233475187dSbellard */ 242582cfa0SBlue Swirl 250d1c9782SPeter Maydell #include "qemu/osdep.h" 2664552b6bSMarkus Armbruster #include "hw/irq.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 290b8fa32fSMarkus Armbruster #include "qemu/module.h" 30*54d31236SMarkus Armbruster #include "sysemu/runstate.h" 3197bf4851SBlue Swirl #include "trace.h" 323475187dSbellard 333475187dSbellard /* 343475187dSbellard * This is the auxio port, chip control and system control part of 353475187dSbellard * chip STP2001 (Slave I/O), also produced as NCR89C105. See 363475187dSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C105.txt 373475187dSbellard * 383475187dSbellard * This also includes the PMC CPU idle controller. 393475187dSbellard */ 403475187dSbellard 4195eb2084SAndreas Färber #define TYPE_SLAVIO_MISC "slavio_misc" 4295eb2084SAndreas Färber #define SLAVIO_MISC(obj) OBJECT_CHECK(MiscState, (obj), TYPE_SLAVIO_MISC) 4395eb2084SAndreas Färber 443475187dSbellard typedef struct MiscState { 4595eb2084SAndreas Färber SysBusDevice parent_obj; 4695eb2084SAndreas Färber 47dd703aaeSBenoît Canet MemoryRegion cfg_iomem; 4896891e59SBenoît Canet MemoryRegion diag_iomem; 492e66ac3dSBenoît Canet MemoryRegion mdm_iomem; 50aca23c71SBenoît Canet MemoryRegion led_iomem; 51cd64a524SBenoît Canet MemoryRegion sysctrl_iomem; 52cccd43c5SBenoît Canet MemoryRegion aux1_iomem; 5340ce02fcSBenoît Canet MemoryRegion aux2_iomem; 54d537cf6cSpbrook qemu_irq irq; 5597bbb109SBlue Swirl qemu_irq fdc_tc; 56d37adb09SBlue Swirl uint32_t dummy; 573475187dSbellard uint8_t config; 583475187dSbellard uint8_t aux1, aux2; 59bfa30a38Sblueswir1 uint8_t diag, mctrl; 60d37adb09SBlue Swirl uint8_t sysctrl; 616a3b9cc9Sblueswir1 uint16_t leds; 623475187dSbellard } MiscState; 633475187dSbellard 64f1a0a79fSAndreas Färber #define TYPE_APC "apc" 65f1a0a79fSAndreas Färber #define APC(obj) OBJECT_CHECK(APCState, (obj), TYPE_APC) 66f1a0a79fSAndreas Färber 672582cfa0SBlue Swirl typedef struct APCState { 68f1a0a79fSAndreas Färber SysBusDevice parent_obj; 69f1a0a79fSAndreas Färber 709c48dee6SBenoît Canet MemoryRegion iomem; 712582cfa0SBlue Swirl qemu_irq cpu_halt; 722582cfa0SBlue Swirl } APCState; 732582cfa0SBlue Swirl 745aca8c3bSblueswir1 #define MISC_SIZE 1 750e1cd657SMark Cave-Ayland #define LED_SIZE 2 76a8f48dccSblueswir1 #define SYSCTRL_SIZE 4 773475187dSbellard 782be17ebdSblueswir1 #define AUX1_TC 0x02 792be17ebdSblueswir1 807debeb82Sblueswir1 #define AUX2_PWROFF 0x01 817debeb82Sblueswir1 #define AUX2_PWRINTCLR 0x02 827debeb82Sblueswir1 #define AUX2_PWRFAIL 0x20 837debeb82Sblueswir1 847debeb82Sblueswir1 #define CFG_PWRINTEN 0x08 857debeb82Sblueswir1 867debeb82Sblueswir1 #define SYS_RESET 0x01 877debeb82Sblueswir1 #define SYS_RESETSTAT 0x02 887debeb82Sblueswir1 893475187dSbellard static void slavio_misc_update_irq(void *opaque) 903475187dSbellard { 913475187dSbellard MiscState *s = opaque; 923475187dSbellard 937debeb82Sblueswir1 if ((s->aux2 & AUX2_PWRFAIL) && (s->config & CFG_PWRINTEN)) { 9497bf4851SBlue Swirl trace_slavio_misc_update_irq_raise(); 95d537cf6cSpbrook qemu_irq_raise(s->irq); 963475187dSbellard } else { 9797bf4851SBlue Swirl trace_slavio_misc_update_irq_lower(); 98d537cf6cSpbrook qemu_irq_lower(s->irq); 993475187dSbellard } 1003475187dSbellard } 1013475187dSbellard 1021795057aSBlue Swirl static void slavio_misc_reset(DeviceState *d) 1033475187dSbellard { 10495eb2084SAndreas Färber MiscState *s = SLAVIO_MISC(d); 1053475187dSbellard 1064e3b1ea1Sbellard // Diagnostic and system control registers not cleared in reset 1073475187dSbellard s->config = s->aux1 = s->aux2 = s->mctrl = 0; 1083475187dSbellard } 1093475187dSbellard 110b2b6f6ecSBlue Swirl static void slavio_set_power_fail(void *opaque, int irq, int power_failing) 1113475187dSbellard { 1123475187dSbellard MiscState *s = opaque; 1133475187dSbellard 11497bf4851SBlue Swirl trace_slavio_set_power_fail(power_failing, s->config); 1157debeb82Sblueswir1 if (power_failing && (s->config & CFG_PWRINTEN)) { 1167debeb82Sblueswir1 s->aux2 |= AUX2_PWRFAIL; 1173475187dSbellard } else { 1187debeb82Sblueswir1 s->aux2 &= ~AUX2_PWRFAIL; 1193475187dSbellard } 1203475187dSbellard slavio_misc_update_irq(s); 1213475187dSbellard } 1223475187dSbellard 123a8170e5eSAvi Kivity static void slavio_cfg_mem_writeb(void *opaque, hwaddr addr, 124dd703aaeSBenoît Canet uint64_t val, unsigned size) 1253475187dSbellard { 1263475187dSbellard MiscState *s = opaque; 1273475187dSbellard 12897bf4851SBlue Swirl trace_slavio_cfg_mem_writeb(val & 0xff); 1293475187dSbellard s->config = val & 0xff; 1303475187dSbellard slavio_misc_update_irq(s); 1313475187dSbellard } 1323475187dSbellard 133a8170e5eSAvi Kivity static uint64_t slavio_cfg_mem_readb(void *opaque, hwaddr addr, 134dd703aaeSBenoît Canet unsigned size) 1353475187dSbellard { 1363475187dSbellard MiscState *s = opaque; 1373475187dSbellard uint32_t ret = 0; 1383475187dSbellard 1393475187dSbellard ret = s->config; 14097bf4851SBlue Swirl trace_slavio_cfg_mem_readb(ret); 1413475187dSbellard return ret; 1423475187dSbellard } 1433475187dSbellard 144dd703aaeSBenoît Canet static const MemoryRegionOps slavio_cfg_mem_ops = { 145dd703aaeSBenoît Canet .read = slavio_cfg_mem_readb, 146dd703aaeSBenoît Canet .write = slavio_cfg_mem_writeb, 147dd703aaeSBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 148dd703aaeSBenoît Canet .valid = { 149dd703aaeSBenoît Canet .min_access_size = 1, 150dd703aaeSBenoît Canet .max_access_size = 1, 151dd703aaeSBenoît Canet }, 152a8f48dccSblueswir1 }; 153a8f48dccSblueswir1 154a8170e5eSAvi Kivity static void slavio_diag_mem_writeb(void *opaque, hwaddr addr, 15596891e59SBenoît Canet uint64_t val, unsigned size) 156a8f48dccSblueswir1 { 157a8f48dccSblueswir1 MiscState *s = opaque; 158a8f48dccSblueswir1 15997bf4851SBlue Swirl trace_slavio_diag_mem_writeb(val & 0xff); 160a8f48dccSblueswir1 s->diag = val & 0xff; 161a8f48dccSblueswir1 } 162a8f48dccSblueswir1 163a8170e5eSAvi Kivity static uint64_t slavio_diag_mem_readb(void *opaque, hwaddr addr, 16496891e59SBenoît Canet unsigned size) 165a8f48dccSblueswir1 { 166a8f48dccSblueswir1 MiscState *s = opaque; 167a8f48dccSblueswir1 uint32_t ret = 0; 168a8f48dccSblueswir1 169a8f48dccSblueswir1 ret = s->diag; 17097bf4851SBlue Swirl trace_slavio_diag_mem_readb(ret); 171a8f48dccSblueswir1 return ret; 172a8f48dccSblueswir1 } 173a8f48dccSblueswir1 17496891e59SBenoît Canet static const MemoryRegionOps slavio_diag_mem_ops = { 17596891e59SBenoît Canet .read = slavio_diag_mem_readb, 17696891e59SBenoît Canet .write = slavio_diag_mem_writeb, 17796891e59SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 17896891e59SBenoît Canet .valid = { 17996891e59SBenoît Canet .min_access_size = 1, 18096891e59SBenoît Canet .max_access_size = 1, 18196891e59SBenoît Canet }, 182a8f48dccSblueswir1 }; 183a8f48dccSblueswir1 184a8170e5eSAvi Kivity static void slavio_mdm_mem_writeb(void *opaque, hwaddr addr, 1852e66ac3dSBenoît Canet uint64_t val, unsigned size) 186a8f48dccSblueswir1 { 187a8f48dccSblueswir1 MiscState *s = opaque; 188a8f48dccSblueswir1 18997bf4851SBlue Swirl trace_slavio_mdm_mem_writeb(val & 0xff); 190a8f48dccSblueswir1 s->mctrl = val & 0xff; 191a8f48dccSblueswir1 } 192a8f48dccSblueswir1 193a8170e5eSAvi Kivity static uint64_t slavio_mdm_mem_readb(void *opaque, hwaddr addr, 1942e66ac3dSBenoît Canet unsigned size) 195a8f48dccSblueswir1 { 196a8f48dccSblueswir1 MiscState *s = opaque; 197a8f48dccSblueswir1 uint32_t ret = 0; 198a8f48dccSblueswir1 199a8f48dccSblueswir1 ret = s->mctrl; 20097bf4851SBlue Swirl trace_slavio_mdm_mem_readb(ret); 201a8f48dccSblueswir1 return ret; 202a8f48dccSblueswir1 } 203a8f48dccSblueswir1 2042e66ac3dSBenoît Canet static const MemoryRegionOps slavio_mdm_mem_ops = { 2052e66ac3dSBenoît Canet .read = slavio_mdm_mem_readb, 2062e66ac3dSBenoît Canet .write = slavio_mdm_mem_writeb, 2072e66ac3dSBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 2082e66ac3dSBenoît Canet .valid = { 2092e66ac3dSBenoît Canet .min_access_size = 1, 2102e66ac3dSBenoît Canet .max_access_size = 1, 2112e66ac3dSBenoît Canet }, 2123475187dSbellard }; 2133475187dSbellard 214a8170e5eSAvi Kivity static void slavio_aux1_mem_writeb(void *opaque, hwaddr addr, 215cccd43c5SBenoît Canet uint64_t val, unsigned size) 2160019ad53Sblueswir1 { 2170019ad53Sblueswir1 MiscState *s = opaque; 2180019ad53Sblueswir1 21997bf4851SBlue Swirl trace_slavio_aux1_mem_writeb(val & 0xff); 2202be17ebdSblueswir1 if (val & AUX1_TC) { 2212be17ebdSblueswir1 // Send a pulse to floppy terminal count line 2222be17ebdSblueswir1 if (s->fdc_tc) { 2232be17ebdSblueswir1 qemu_irq_raise(s->fdc_tc); 2242be17ebdSblueswir1 qemu_irq_lower(s->fdc_tc); 2252be17ebdSblueswir1 } 2262be17ebdSblueswir1 val &= ~AUX1_TC; 2272be17ebdSblueswir1 } 2280019ad53Sblueswir1 s->aux1 = val & 0xff; 2290019ad53Sblueswir1 } 2300019ad53Sblueswir1 231a8170e5eSAvi Kivity static uint64_t slavio_aux1_mem_readb(void *opaque, hwaddr addr, 232cccd43c5SBenoît Canet unsigned size) 2330019ad53Sblueswir1 { 2340019ad53Sblueswir1 MiscState *s = opaque; 2350019ad53Sblueswir1 uint32_t ret = 0; 2360019ad53Sblueswir1 2370019ad53Sblueswir1 ret = s->aux1; 23897bf4851SBlue Swirl trace_slavio_aux1_mem_readb(ret); 2390019ad53Sblueswir1 return ret; 2400019ad53Sblueswir1 } 2410019ad53Sblueswir1 242cccd43c5SBenoît Canet static const MemoryRegionOps slavio_aux1_mem_ops = { 243cccd43c5SBenoît Canet .read = slavio_aux1_mem_readb, 244cccd43c5SBenoît Canet .write = slavio_aux1_mem_writeb, 245cccd43c5SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 246cccd43c5SBenoît Canet .valid = { 247cccd43c5SBenoît Canet .min_access_size = 1, 248cccd43c5SBenoît Canet .max_access_size = 1, 249cccd43c5SBenoît Canet }, 2500019ad53Sblueswir1 }; 2510019ad53Sblueswir1 252a8170e5eSAvi Kivity static void slavio_aux2_mem_writeb(void *opaque, hwaddr addr, 25340ce02fcSBenoît Canet uint64_t val, unsigned size) 2540019ad53Sblueswir1 { 2550019ad53Sblueswir1 MiscState *s = opaque; 2560019ad53Sblueswir1 2570019ad53Sblueswir1 val &= AUX2_PWRINTCLR | AUX2_PWROFF; 25897bf4851SBlue Swirl trace_slavio_aux2_mem_writeb(val & 0xff); 2590019ad53Sblueswir1 val |= s->aux2 & AUX2_PWRFAIL; 2600019ad53Sblueswir1 if (val & AUX2_PWRINTCLR) // Clear Power Fail int 2610019ad53Sblueswir1 val &= AUX2_PWROFF; 2620019ad53Sblueswir1 s->aux2 = val; 2630019ad53Sblueswir1 if (val & AUX2_PWROFF) 264cf83f140SEric Blake qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); 2650019ad53Sblueswir1 slavio_misc_update_irq(s); 2660019ad53Sblueswir1 } 2670019ad53Sblueswir1 268a8170e5eSAvi Kivity static uint64_t slavio_aux2_mem_readb(void *opaque, hwaddr addr, 26940ce02fcSBenoît Canet unsigned size) 2700019ad53Sblueswir1 { 2710019ad53Sblueswir1 MiscState *s = opaque; 2720019ad53Sblueswir1 uint32_t ret = 0; 2730019ad53Sblueswir1 2740019ad53Sblueswir1 ret = s->aux2; 27597bf4851SBlue Swirl trace_slavio_aux2_mem_readb(ret); 2760019ad53Sblueswir1 return ret; 2770019ad53Sblueswir1 } 2780019ad53Sblueswir1 27940ce02fcSBenoît Canet static const MemoryRegionOps slavio_aux2_mem_ops = { 28040ce02fcSBenoît Canet .read = slavio_aux2_mem_readb, 28140ce02fcSBenoît Canet .write = slavio_aux2_mem_writeb, 28240ce02fcSBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 28340ce02fcSBenoît Canet .valid = { 28440ce02fcSBenoît Canet .min_access_size = 1, 28540ce02fcSBenoît Canet .max_access_size = 1, 28640ce02fcSBenoît Canet }, 2870019ad53Sblueswir1 }; 2880019ad53Sblueswir1 289a8170e5eSAvi Kivity static void apc_mem_writeb(void *opaque, hwaddr addr, 2909c48dee6SBenoît Canet uint64_t val, unsigned size) 2910019ad53Sblueswir1 { 2922582cfa0SBlue Swirl APCState *s = opaque; 2930019ad53Sblueswir1 29497bf4851SBlue Swirl trace_apc_mem_writeb(val & 0xff); 2956d0c293dSblueswir1 qemu_irq_raise(s->cpu_halt); 2960019ad53Sblueswir1 } 2970019ad53Sblueswir1 298a8170e5eSAvi Kivity static uint64_t apc_mem_readb(void *opaque, hwaddr addr, 2999c48dee6SBenoît Canet unsigned size) 3000019ad53Sblueswir1 { 3010019ad53Sblueswir1 uint32_t ret = 0; 3020019ad53Sblueswir1 30397bf4851SBlue Swirl trace_apc_mem_readb(ret); 3040019ad53Sblueswir1 return ret; 3050019ad53Sblueswir1 } 3060019ad53Sblueswir1 3079c48dee6SBenoît Canet static const MemoryRegionOps apc_mem_ops = { 3089c48dee6SBenoît Canet .read = apc_mem_readb, 3099c48dee6SBenoît Canet .write = apc_mem_writeb, 3109c48dee6SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 3119c48dee6SBenoît Canet .valid = { 3129c48dee6SBenoît Canet .min_access_size = 1, 3139c48dee6SBenoît Canet .max_access_size = 1, 3149c48dee6SBenoît Canet } 3150019ad53Sblueswir1 }; 3160019ad53Sblueswir1 317a8170e5eSAvi Kivity static uint64_t slavio_sysctrl_mem_readl(void *opaque, hwaddr addr, 318cd64a524SBenoît Canet unsigned size) 319bfa30a38Sblueswir1 { 320bfa30a38Sblueswir1 MiscState *s = opaque; 321a8f48dccSblueswir1 uint32_t ret = 0; 322bfa30a38Sblueswir1 323a8f48dccSblueswir1 switch (addr) { 324bfa30a38Sblueswir1 case 0: 325bfa30a38Sblueswir1 ret = s->sysctrl; 326bfa30a38Sblueswir1 break; 327bfa30a38Sblueswir1 default: 328bfa30a38Sblueswir1 break; 329bfa30a38Sblueswir1 } 33097bf4851SBlue Swirl trace_slavio_sysctrl_mem_readl(ret); 331bfa30a38Sblueswir1 return ret; 332bfa30a38Sblueswir1 } 333bfa30a38Sblueswir1 334a8170e5eSAvi Kivity static void slavio_sysctrl_mem_writel(void *opaque, hwaddr addr, 335cd64a524SBenoît Canet uint64_t val, unsigned size) 336bfa30a38Sblueswir1 { 337bfa30a38Sblueswir1 MiscState *s = opaque; 338bfa30a38Sblueswir1 33997bf4851SBlue Swirl trace_slavio_sysctrl_mem_writel(val); 340a8f48dccSblueswir1 switch (addr) { 341bfa30a38Sblueswir1 case 0: 3427debeb82Sblueswir1 if (val & SYS_RESET) { 3437debeb82Sblueswir1 s->sysctrl = SYS_RESETSTAT; 344cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 345bfa30a38Sblueswir1 } 346bfa30a38Sblueswir1 break; 347bfa30a38Sblueswir1 default: 348bfa30a38Sblueswir1 break; 349bfa30a38Sblueswir1 } 350bfa30a38Sblueswir1 } 351bfa30a38Sblueswir1 352cd64a524SBenoît Canet static const MemoryRegionOps slavio_sysctrl_mem_ops = { 353cd64a524SBenoît Canet .read = slavio_sysctrl_mem_readl, 354cd64a524SBenoît Canet .write = slavio_sysctrl_mem_writel, 355cd64a524SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 356cd64a524SBenoît Canet .valid = { 357cd64a524SBenoît Canet .min_access_size = 4, 358cd64a524SBenoît Canet .max_access_size = 4, 359cd64a524SBenoît Canet }, 360bfa30a38Sblueswir1 }; 361bfa30a38Sblueswir1 362a8170e5eSAvi Kivity static uint64_t slavio_led_mem_readw(void *opaque, hwaddr addr, 363aca23c71SBenoît Canet unsigned size) 3646a3b9cc9Sblueswir1 { 3656a3b9cc9Sblueswir1 MiscState *s = opaque; 366a8f48dccSblueswir1 uint32_t ret = 0; 3676a3b9cc9Sblueswir1 368a8f48dccSblueswir1 switch (addr) { 3696a3b9cc9Sblueswir1 case 0: 3706a3b9cc9Sblueswir1 ret = s->leds; 3716a3b9cc9Sblueswir1 break; 3726a3b9cc9Sblueswir1 default: 3736a3b9cc9Sblueswir1 break; 3746a3b9cc9Sblueswir1 } 37597bf4851SBlue Swirl trace_slavio_led_mem_readw(ret); 3766a3b9cc9Sblueswir1 return ret; 3776a3b9cc9Sblueswir1 } 3786a3b9cc9Sblueswir1 379a8170e5eSAvi Kivity static void slavio_led_mem_writew(void *opaque, hwaddr addr, 380aca23c71SBenoît Canet uint64_t val, unsigned size) 3816a3b9cc9Sblueswir1 { 3826a3b9cc9Sblueswir1 MiscState *s = opaque; 3836a3b9cc9Sblueswir1 384f3a64b8cSMarkus Armbruster trace_slavio_led_mem_writew(val & 0xffff); 385a8f48dccSblueswir1 switch (addr) { 3866a3b9cc9Sblueswir1 case 0: 387d5296cb5Sblueswir1 s->leds = val; 3886a3b9cc9Sblueswir1 break; 3896a3b9cc9Sblueswir1 default: 3906a3b9cc9Sblueswir1 break; 3916a3b9cc9Sblueswir1 } 3926a3b9cc9Sblueswir1 } 3936a3b9cc9Sblueswir1 394aca23c71SBenoît Canet static const MemoryRegionOps slavio_led_mem_ops = { 395aca23c71SBenoît Canet .read = slavio_led_mem_readw, 396aca23c71SBenoît Canet .write = slavio_led_mem_writew, 397aca23c71SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 398aca23c71SBenoît Canet .valid = { 399aca23c71SBenoît Canet .min_access_size = 2, 400aca23c71SBenoît Canet .max_access_size = 2, 401aca23c71SBenoît Canet }, 4026a3b9cc9Sblueswir1 }; 4036a3b9cc9Sblueswir1 404d37adb09SBlue Swirl static const VMStateDescription vmstate_misc = { 405d37adb09SBlue Swirl .name ="slavio_misc", 406d37adb09SBlue Swirl .version_id = 1, 407d37adb09SBlue Swirl .minimum_version_id = 1, 408d37adb09SBlue Swirl .fields = (VMStateField[]) { 409d37adb09SBlue Swirl VMSTATE_UINT32(dummy, MiscState), 410d37adb09SBlue Swirl VMSTATE_UINT8(config, MiscState), 411d37adb09SBlue Swirl VMSTATE_UINT8(aux1, MiscState), 412d37adb09SBlue Swirl VMSTATE_UINT8(aux2, MiscState), 413d37adb09SBlue Swirl VMSTATE_UINT8(diag, MiscState), 414d37adb09SBlue Swirl VMSTATE_UINT8(mctrl, MiscState), 415d37adb09SBlue Swirl VMSTATE_UINT8(sysctrl, MiscState), 416d37adb09SBlue Swirl VMSTATE_END_OF_LIST() 4173475187dSbellard } 418d37adb09SBlue Swirl }; 4193475187dSbellard 42046eedc0eSxiaoqiang zhao static void apc_init(Object *obj) 4212582cfa0SBlue Swirl { 42246eedc0eSxiaoqiang zhao APCState *s = APC(obj); 42346eedc0eSxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 4242582cfa0SBlue Swirl 4252582cfa0SBlue Swirl sysbus_init_irq(dev, &s->cpu_halt); 4262582cfa0SBlue Swirl 4272582cfa0SBlue Swirl /* Power management (APC) XXX: not a Slavio device */ 42846eedc0eSxiaoqiang zhao memory_region_init_io(&s->iomem, obj, &apc_mem_ops, s, 4299c48dee6SBenoît Canet "apc", MISC_SIZE); 430750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem); 4312582cfa0SBlue Swirl } 4322582cfa0SBlue Swirl 43346eedc0eSxiaoqiang zhao static void slavio_misc_init(Object *obj) 4342582cfa0SBlue Swirl { 43546eedc0eSxiaoqiang zhao DeviceState *dev = DEVICE(obj); 43646eedc0eSxiaoqiang zhao MiscState *s = SLAVIO_MISC(obj); 43746eedc0eSxiaoqiang zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 4382582cfa0SBlue Swirl 43995eb2084SAndreas Färber sysbus_init_irq(sbd, &s->irq); 44095eb2084SAndreas Färber sysbus_init_irq(sbd, &s->fdc_tc); 4412582cfa0SBlue Swirl 4422582cfa0SBlue Swirl /* 8 bit registers */ 4432582cfa0SBlue Swirl /* Slavio control */ 44446eedc0eSxiaoqiang zhao memory_region_init_io(&s->cfg_iomem, obj, &slavio_cfg_mem_ops, s, 445dd703aaeSBenoît Canet "configuration", MISC_SIZE); 44695eb2084SAndreas Färber sysbus_init_mmio(sbd, &s->cfg_iomem); 447a8f48dccSblueswir1 4482582cfa0SBlue Swirl /* Diagnostics */ 44946eedc0eSxiaoqiang zhao memory_region_init_io(&s->diag_iomem, obj, &slavio_diag_mem_ops, s, 45096891e59SBenoît Canet "diagnostic", MISC_SIZE); 45195eb2084SAndreas Färber sysbus_init_mmio(sbd, &s->diag_iomem); 452a8f48dccSblueswir1 4532582cfa0SBlue Swirl /* Modem control */ 45446eedc0eSxiaoqiang zhao memory_region_init_io(&s->mdm_iomem, obj, &slavio_mdm_mem_ops, s, 4552e66ac3dSBenoît Canet "modem", MISC_SIZE); 45695eb2084SAndreas Färber sysbus_init_mmio(sbd, &s->mdm_iomem); 4573475187dSbellard 4586a3b9cc9Sblueswir1 /* 16 bit registers */ 4592582cfa0SBlue Swirl /* ss600mp diag LEDs */ 46046eedc0eSxiaoqiang zhao memory_region_init_io(&s->led_iomem, obj, &slavio_led_mem_ops, s, 4610e1cd657SMark Cave-Ayland "leds", LED_SIZE); 46295eb2084SAndreas Färber sysbus_init_mmio(sbd, &s->led_iomem); 4636a3b9cc9Sblueswir1 464bfa30a38Sblueswir1 /* 32 bit registers */ 4652582cfa0SBlue Swirl /* System control */ 46646eedc0eSxiaoqiang zhao memory_region_init_io(&s->sysctrl_iomem, obj, &slavio_sysctrl_mem_ops, s, 4670e1cd657SMark Cave-Ayland "system-control", SYSCTRL_SIZE); 46895eb2084SAndreas Färber sysbus_init_mmio(sbd, &s->sysctrl_iomem); 4690019ad53Sblueswir1 4702582cfa0SBlue Swirl /* AUX 1 (Misc System Functions) */ 47146eedc0eSxiaoqiang zhao memory_region_init_io(&s->aux1_iomem, obj, &slavio_aux1_mem_ops, s, 472cccd43c5SBenoît Canet "misc-system-functions", MISC_SIZE); 47395eb2084SAndreas Färber sysbus_init_mmio(sbd, &s->aux1_iomem); 4740019ad53Sblueswir1 4752582cfa0SBlue Swirl /* AUX 2 (Software Powerdown Control) */ 47646eedc0eSxiaoqiang zhao memory_region_init_io(&s->aux2_iomem, obj, &slavio_aux2_mem_ops, s, 47740ce02fcSBenoît Canet "software-powerdown-control", MISC_SIZE); 47895eb2084SAndreas Färber sysbus_init_mmio(sbd, &s->aux2_iomem); 4790019ad53Sblueswir1 48095eb2084SAndreas Färber qdev_init_gpio_in(dev, slavio_set_power_fail, 1); 4813475187dSbellard } 4822582cfa0SBlue Swirl 483999e12bbSAnthony Liguori static void slavio_misc_class_init(ObjectClass *klass, void *data) 484999e12bbSAnthony Liguori { 48539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 486999e12bbSAnthony Liguori 48739bffca2SAnthony Liguori dc->reset = slavio_misc_reset; 48839bffca2SAnthony Liguori dc->vmsd = &vmstate_misc; 489999e12bbSAnthony Liguori } 490999e12bbSAnthony Liguori 4918c43a6f0SAndreas Färber static const TypeInfo slavio_misc_info = { 49295eb2084SAndreas Färber .name = TYPE_SLAVIO_MISC, 49339bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 49439bffca2SAnthony Liguori .instance_size = sizeof(MiscState), 49546eedc0eSxiaoqiang zhao .instance_init = slavio_misc_init, 496999e12bbSAnthony Liguori .class_init = slavio_misc_class_init, 4972582cfa0SBlue Swirl }; 4982582cfa0SBlue Swirl 4998c43a6f0SAndreas Färber static const TypeInfo apc_info = { 500f1a0a79fSAndreas Färber .name = TYPE_APC, 50139bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 50239bffca2SAnthony Liguori .instance_size = sizeof(MiscState), 50346eedc0eSxiaoqiang zhao .instance_init = apc_init, 5042582cfa0SBlue Swirl }; 5052582cfa0SBlue Swirl 50683f7d43aSAndreas Färber static void slavio_misc_register_types(void) 5072582cfa0SBlue Swirl { 50839bffca2SAnthony Liguori type_register_static(&slavio_misc_info); 50939bffca2SAnthony Liguori type_register_static(&apc_info); 5102582cfa0SBlue Swirl } 5112582cfa0SBlue Swirl 51283f7d43aSAndreas Färber type_init(slavio_misc_register_types) 513