xref: /qemu/hw/misc/slavio_misc.c (revision 46eedc0e69453c4aa7409d8fdd0e92f8c5dc64c3)
13475187dSbellard /*
23475187dSbellard  * QEMU Sparc SLAVIO aux io port emulation
33475187dSbellard  *
43475187dSbellard  * Copyright (c) 2005 Fabrice Bellard
53475187dSbellard  *
63475187dSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
73475187dSbellard  * of this software and associated documentation files (the "Software"), to deal
83475187dSbellard  * in the Software without restriction, including without limitation the rights
93475187dSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
103475187dSbellard  * copies of the Software, and to permit persons to whom the Software is
113475187dSbellard  * furnished to do so, subject to the following conditions:
123475187dSbellard  *
133475187dSbellard  * The above copyright notice and this permission notice shall be included in
143475187dSbellard  * all copies or substantial portions of the Software.
153475187dSbellard  *
163475187dSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
173475187dSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
183475187dSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
193475187dSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
203475187dSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
213475187dSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
223475187dSbellard  * THE SOFTWARE.
233475187dSbellard  */
242582cfa0SBlue Swirl 
250d1c9782SPeter Maydell #include "qemu/osdep.h"
269c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
2897bf4851SBlue Swirl #include "trace.h"
293475187dSbellard 
303475187dSbellard /*
313475187dSbellard  * This is the auxio port, chip control and system control part of
323475187dSbellard  * chip STP2001 (Slave I/O), also produced as NCR89C105. See
333475187dSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C105.txt
343475187dSbellard  *
353475187dSbellard  * This also includes the PMC CPU idle controller.
363475187dSbellard  */
373475187dSbellard 
3895eb2084SAndreas Färber #define TYPE_SLAVIO_MISC "slavio_misc"
3995eb2084SAndreas Färber #define SLAVIO_MISC(obj) OBJECT_CHECK(MiscState, (obj), TYPE_SLAVIO_MISC)
4095eb2084SAndreas Färber 
413475187dSbellard typedef struct MiscState {
4295eb2084SAndreas Färber     SysBusDevice parent_obj;
4395eb2084SAndreas Färber 
44dd703aaeSBenoît Canet     MemoryRegion cfg_iomem;
4596891e59SBenoît Canet     MemoryRegion diag_iomem;
462e66ac3dSBenoît Canet     MemoryRegion mdm_iomem;
47aca23c71SBenoît Canet     MemoryRegion led_iomem;
48cd64a524SBenoît Canet     MemoryRegion sysctrl_iomem;
49cccd43c5SBenoît Canet     MemoryRegion aux1_iomem;
5040ce02fcSBenoît Canet     MemoryRegion aux2_iomem;
51d537cf6cSpbrook     qemu_irq irq;
5297bbb109SBlue Swirl     qemu_irq fdc_tc;
53d37adb09SBlue Swirl     uint32_t dummy;
543475187dSbellard     uint8_t config;
553475187dSbellard     uint8_t aux1, aux2;
56bfa30a38Sblueswir1     uint8_t diag, mctrl;
57d37adb09SBlue Swirl     uint8_t sysctrl;
586a3b9cc9Sblueswir1     uint16_t leds;
593475187dSbellard } MiscState;
603475187dSbellard 
61f1a0a79fSAndreas Färber #define TYPE_APC "apc"
62f1a0a79fSAndreas Färber #define APC(obj) OBJECT_CHECK(APCState, (obj), TYPE_APC)
63f1a0a79fSAndreas Färber 
642582cfa0SBlue Swirl typedef struct APCState {
65f1a0a79fSAndreas Färber     SysBusDevice parent_obj;
66f1a0a79fSAndreas Färber 
679c48dee6SBenoît Canet     MemoryRegion iomem;
682582cfa0SBlue Swirl     qemu_irq cpu_halt;
692582cfa0SBlue Swirl } APCState;
702582cfa0SBlue Swirl 
715aca8c3bSblueswir1 #define MISC_SIZE 1
720e1cd657SMark Cave-Ayland #define LED_SIZE 2
73a8f48dccSblueswir1 #define SYSCTRL_SIZE 4
743475187dSbellard 
752be17ebdSblueswir1 #define AUX1_TC        0x02
762be17ebdSblueswir1 
777debeb82Sblueswir1 #define AUX2_PWROFF    0x01
787debeb82Sblueswir1 #define AUX2_PWRINTCLR 0x02
797debeb82Sblueswir1 #define AUX2_PWRFAIL   0x20
807debeb82Sblueswir1 
817debeb82Sblueswir1 #define CFG_PWRINTEN   0x08
827debeb82Sblueswir1 
837debeb82Sblueswir1 #define SYS_RESET      0x01
847debeb82Sblueswir1 #define SYS_RESETSTAT  0x02
857debeb82Sblueswir1 
863475187dSbellard static void slavio_misc_update_irq(void *opaque)
873475187dSbellard {
883475187dSbellard     MiscState *s = opaque;
893475187dSbellard 
907debeb82Sblueswir1     if ((s->aux2 & AUX2_PWRFAIL) && (s->config & CFG_PWRINTEN)) {
9197bf4851SBlue Swirl         trace_slavio_misc_update_irq_raise();
92d537cf6cSpbrook         qemu_irq_raise(s->irq);
933475187dSbellard     } else {
9497bf4851SBlue Swirl         trace_slavio_misc_update_irq_lower();
95d537cf6cSpbrook         qemu_irq_lower(s->irq);
963475187dSbellard     }
973475187dSbellard }
983475187dSbellard 
991795057aSBlue Swirl static void slavio_misc_reset(DeviceState *d)
1003475187dSbellard {
10195eb2084SAndreas Färber     MiscState *s = SLAVIO_MISC(d);
1023475187dSbellard 
1034e3b1ea1Sbellard     // Diagnostic and system control registers not cleared in reset
1043475187dSbellard     s->config = s->aux1 = s->aux2 = s->mctrl = 0;
1053475187dSbellard }
1063475187dSbellard 
107b2b6f6ecSBlue Swirl static void slavio_set_power_fail(void *opaque, int irq, int power_failing)
1083475187dSbellard {
1093475187dSbellard     MiscState *s = opaque;
1103475187dSbellard 
11197bf4851SBlue Swirl     trace_slavio_set_power_fail(power_failing, s->config);
1127debeb82Sblueswir1     if (power_failing && (s->config & CFG_PWRINTEN)) {
1137debeb82Sblueswir1         s->aux2 |= AUX2_PWRFAIL;
1143475187dSbellard     } else {
1157debeb82Sblueswir1         s->aux2 &= ~AUX2_PWRFAIL;
1163475187dSbellard     }
1173475187dSbellard     slavio_misc_update_irq(s);
1183475187dSbellard }
1193475187dSbellard 
120a8170e5eSAvi Kivity static void slavio_cfg_mem_writeb(void *opaque, hwaddr addr,
121dd703aaeSBenoît Canet                                   uint64_t val, unsigned size)
1223475187dSbellard {
1233475187dSbellard     MiscState *s = opaque;
1243475187dSbellard 
12597bf4851SBlue Swirl     trace_slavio_cfg_mem_writeb(val & 0xff);
1263475187dSbellard     s->config = val & 0xff;
1273475187dSbellard     slavio_misc_update_irq(s);
1283475187dSbellard }
1293475187dSbellard 
130a8170e5eSAvi Kivity static uint64_t slavio_cfg_mem_readb(void *opaque, hwaddr addr,
131dd703aaeSBenoît Canet                                      unsigned size)
1323475187dSbellard {
1333475187dSbellard     MiscState *s = opaque;
1343475187dSbellard     uint32_t ret = 0;
1353475187dSbellard 
1363475187dSbellard     ret = s->config;
13797bf4851SBlue Swirl     trace_slavio_cfg_mem_readb(ret);
1383475187dSbellard     return ret;
1393475187dSbellard }
1403475187dSbellard 
141dd703aaeSBenoît Canet static const MemoryRegionOps slavio_cfg_mem_ops = {
142dd703aaeSBenoît Canet     .read = slavio_cfg_mem_readb,
143dd703aaeSBenoît Canet     .write = slavio_cfg_mem_writeb,
144dd703aaeSBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
145dd703aaeSBenoît Canet     .valid = {
146dd703aaeSBenoît Canet         .min_access_size = 1,
147dd703aaeSBenoît Canet         .max_access_size = 1,
148dd703aaeSBenoît Canet     },
149a8f48dccSblueswir1 };
150a8f48dccSblueswir1 
151a8170e5eSAvi Kivity static void slavio_diag_mem_writeb(void *opaque, hwaddr addr,
15296891e59SBenoît Canet                                    uint64_t val, unsigned size)
153a8f48dccSblueswir1 {
154a8f48dccSblueswir1     MiscState *s = opaque;
155a8f48dccSblueswir1 
15697bf4851SBlue Swirl     trace_slavio_diag_mem_writeb(val & 0xff);
157a8f48dccSblueswir1     s->diag = val & 0xff;
158a8f48dccSblueswir1 }
159a8f48dccSblueswir1 
160a8170e5eSAvi Kivity static uint64_t slavio_diag_mem_readb(void *opaque, hwaddr addr,
16196891e59SBenoît Canet                                       unsigned size)
162a8f48dccSblueswir1 {
163a8f48dccSblueswir1     MiscState *s = opaque;
164a8f48dccSblueswir1     uint32_t ret = 0;
165a8f48dccSblueswir1 
166a8f48dccSblueswir1     ret = s->diag;
16797bf4851SBlue Swirl     trace_slavio_diag_mem_readb(ret);
168a8f48dccSblueswir1     return ret;
169a8f48dccSblueswir1 }
170a8f48dccSblueswir1 
17196891e59SBenoît Canet static const MemoryRegionOps slavio_diag_mem_ops = {
17296891e59SBenoît Canet     .read = slavio_diag_mem_readb,
17396891e59SBenoît Canet     .write = slavio_diag_mem_writeb,
17496891e59SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
17596891e59SBenoît Canet     .valid = {
17696891e59SBenoît Canet         .min_access_size = 1,
17796891e59SBenoît Canet         .max_access_size = 1,
17896891e59SBenoît Canet     },
179a8f48dccSblueswir1 };
180a8f48dccSblueswir1 
181a8170e5eSAvi Kivity static void slavio_mdm_mem_writeb(void *opaque, hwaddr addr,
1822e66ac3dSBenoît Canet                                   uint64_t val, unsigned size)
183a8f48dccSblueswir1 {
184a8f48dccSblueswir1     MiscState *s = opaque;
185a8f48dccSblueswir1 
18697bf4851SBlue Swirl     trace_slavio_mdm_mem_writeb(val & 0xff);
187a8f48dccSblueswir1     s->mctrl = val & 0xff;
188a8f48dccSblueswir1 }
189a8f48dccSblueswir1 
190a8170e5eSAvi Kivity static uint64_t slavio_mdm_mem_readb(void *opaque, hwaddr addr,
1912e66ac3dSBenoît Canet                                      unsigned size)
192a8f48dccSblueswir1 {
193a8f48dccSblueswir1     MiscState *s = opaque;
194a8f48dccSblueswir1     uint32_t ret = 0;
195a8f48dccSblueswir1 
196a8f48dccSblueswir1     ret = s->mctrl;
19797bf4851SBlue Swirl     trace_slavio_mdm_mem_readb(ret);
198a8f48dccSblueswir1     return ret;
199a8f48dccSblueswir1 }
200a8f48dccSblueswir1 
2012e66ac3dSBenoît Canet static const MemoryRegionOps slavio_mdm_mem_ops = {
2022e66ac3dSBenoît Canet     .read = slavio_mdm_mem_readb,
2032e66ac3dSBenoît Canet     .write = slavio_mdm_mem_writeb,
2042e66ac3dSBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
2052e66ac3dSBenoît Canet     .valid = {
2062e66ac3dSBenoît Canet         .min_access_size = 1,
2072e66ac3dSBenoît Canet         .max_access_size = 1,
2082e66ac3dSBenoît Canet     },
2093475187dSbellard };
2103475187dSbellard 
211a8170e5eSAvi Kivity static void slavio_aux1_mem_writeb(void *opaque, hwaddr addr,
212cccd43c5SBenoît Canet                                    uint64_t val, unsigned size)
2130019ad53Sblueswir1 {
2140019ad53Sblueswir1     MiscState *s = opaque;
2150019ad53Sblueswir1 
21697bf4851SBlue Swirl     trace_slavio_aux1_mem_writeb(val & 0xff);
2172be17ebdSblueswir1     if (val & AUX1_TC) {
2182be17ebdSblueswir1         // Send a pulse to floppy terminal count line
2192be17ebdSblueswir1         if (s->fdc_tc) {
2202be17ebdSblueswir1             qemu_irq_raise(s->fdc_tc);
2212be17ebdSblueswir1             qemu_irq_lower(s->fdc_tc);
2222be17ebdSblueswir1         }
2232be17ebdSblueswir1         val &= ~AUX1_TC;
2242be17ebdSblueswir1     }
2250019ad53Sblueswir1     s->aux1 = val & 0xff;
2260019ad53Sblueswir1 }
2270019ad53Sblueswir1 
228a8170e5eSAvi Kivity static uint64_t slavio_aux1_mem_readb(void *opaque, hwaddr addr,
229cccd43c5SBenoît Canet                                       unsigned size)
2300019ad53Sblueswir1 {
2310019ad53Sblueswir1     MiscState *s = opaque;
2320019ad53Sblueswir1     uint32_t ret = 0;
2330019ad53Sblueswir1 
2340019ad53Sblueswir1     ret = s->aux1;
23597bf4851SBlue Swirl     trace_slavio_aux1_mem_readb(ret);
2360019ad53Sblueswir1     return ret;
2370019ad53Sblueswir1 }
2380019ad53Sblueswir1 
239cccd43c5SBenoît Canet static const MemoryRegionOps slavio_aux1_mem_ops = {
240cccd43c5SBenoît Canet     .read = slavio_aux1_mem_readb,
241cccd43c5SBenoît Canet     .write = slavio_aux1_mem_writeb,
242cccd43c5SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
243cccd43c5SBenoît Canet     .valid = {
244cccd43c5SBenoît Canet         .min_access_size = 1,
245cccd43c5SBenoît Canet         .max_access_size = 1,
246cccd43c5SBenoît Canet     },
2470019ad53Sblueswir1 };
2480019ad53Sblueswir1 
249a8170e5eSAvi Kivity static void slavio_aux2_mem_writeb(void *opaque, hwaddr addr,
25040ce02fcSBenoît Canet                                    uint64_t val, unsigned size)
2510019ad53Sblueswir1 {
2520019ad53Sblueswir1     MiscState *s = opaque;
2530019ad53Sblueswir1 
2540019ad53Sblueswir1     val &= AUX2_PWRINTCLR | AUX2_PWROFF;
25597bf4851SBlue Swirl     trace_slavio_aux2_mem_writeb(val & 0xff);
2560019ad53Sblueswir1     val |= s->aux2 & AUX2_PWRFAIL;
2570019ad53Sblueswir1     if (val & AUX2_PWRINTCLR) // Clear Power Fail int
2580019ad53Sblueswir1         val &= AUX2_PWROFF;
2590019ad53Sblueswir1     s->aux2 = val;
2600019ad53Sblueswir1     if (val & AUX2_PWROFF)
261cf83f140SEric Blake         qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
2620019ad53Sblueswir1     slavio_misc_update_irq(s);
2630019ad53Sblueswir1 }
2640019ad53Sblueswir1 
265a8170e5eSAvi Kivity static uint64_t slavio_aux2_mem_readb(void *opaque, hwaddr addr,
26640ce02fcSBenoît Canet                                       unsigned size)
2670019ad53Sblueswir1 {
2680019ad53Sblueswir1     MiscState *s = opaque;
2690019ad53Sblueswir1     uint32_t ret = 0;
2700019ad53Sblueswir1 
2710019ad53Sblueswir1     ret = s->aux2;
27297bf4851SBlue Swirl     trace_slavio_aux2_mem_readb(ret);
2730019ad53Sblueswir1     return ret;
2740019ad53Sblueswir1 }
2750019ad53Sblueswir1 
27640ce02fcSBenoît Canet static const MemoryRegionOps slavio_aux2_mem_ops = {
27740ce02fcSBenoît Canet     .read = slavio_aux2_mem_readb,
27840ce02fcSBenoît Canet     .write = slavio_aux2_mem_writeb,
27940ce02fcSBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
28040ce02fcSBenoît Canet     .valid = {
28140ce02fcSBenoît Canet         .min_access_size = 1,
28240ce02fcSBenoît Canet         .max_access_size = 1,
28340ce02fcSBenoît Canet     },
2840019ad53Sblueswir1 };
2850019ad53Sblueswir1 
286a8170e5eSAvi Kivity static void apc_mem_writeb(void *opaque, hwaddr addr,
2879c48dee6SBenoît Canet                            uint64_t val, unsigned size)
2880019ad53Sblueswir1 {
2892582cfa0SBlue Swirl     APCState *s = opaque;
2900019ad53Sblueswir1 
29197bf4851SBlue Swirl     trace_apc_mem_writeb(val & 0xff);
2926d0c293dSblueswir1     qemu_irq_raise(s->cpu_halt);
2930019ad53Sblueswir1 }
2940019ad53Sblueswir1 
295a8170e5eSAvi Kivity static uint64_t apc_mem_readb(void *opaque, hwaddr addr,
2969c48dee6SBenoît Canet                               unsigned size)
2970019ad53Sblueswir1 {
2980019ad53Sblueswir1     uint32_t ret = 0;
2990019ad53Sblueswir1 
30097bf4851SBlue Swirl     trace_apc_mem_readb(ret);
3010019ad53Sblueswir1     return ret;
3020019ad53Sblueswir1 }
3030019ad53Sblueswir1 
3049c48dee6SBenoît Canet static const MemoryRegionOps apc_mem_ops = {
3059c48dee6SBenoît Canet     .read = apc_mem_readb,
3069c48dee6SBenoît Canet     .write = apc_mem_writeb,
3079c48dee6SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
3089c48dee6SBenoît Canet     .valid = {
3099c48dee6SBenoît Canet         .min_access_size = 1,
3109c48dee6SBenoît Canet         .max_access_size = 1,
3119c48dee6SBenoît Canet     }
3120019ad53Sblueswir1 };
3130019ad53Sblueswir1 
314a8170e5eSAvi Kivity static uint64_t slavio_sysctrl_mem_readl(void *opaque, hwaddr addr,
315cd64a524SBenoît Canet                                          unsigned size)
316bfa30a38Sblueswir1 {
317bfa30a38Sblueswir1     MiscState *s = opaque;
318a8f48dccSblueswir1     uint32_t ret = 0;
319bfa30a38Sblueswir1 
320a8f48dccSblueswir1     switch (addr) {
321bfa30a38Sblueswir1     case 0:
322bfa30a38Sblueswir1         ret = s->sysctrl;
323bfa30a38Sblueswir1         break;
324bfa30a38Sblueswir1     default:
325bfa30a38Sblueswir1         break;
326bfa30a38Sblueswir1     }
32797bf4851SBlue Swirl     trace_slavio_sysctrl_mem_readl(ret);
328bfa30a38Sblueswir1     return ret;
329bfa30a38Sblueswir1 }
330bfa30a38Sblueswir1 
331a8170e5eSAvi Kivity static void slavio_sysctrl_mem_writel(void *opaque, hwaddr addr,
332cd64a524SBenoît Canet                                       uint64_t val, unsigned size)
333bfa30a38Sblueswir1 {
334bfa30a38Sblueswir1     MiscState *s = opaque;
335bfa30a38Sblueswir1 
33697bf4851SBlue Swirl     trace_slavio_sysctrl_mem_writel(val);
337a8f48dccSblueswir1     switch (addr) {
338bfa30a38Sblueswir1     case 0:
3397debeb82Sblueswir1         if (val & SYS_RESET) {
3407debeb82Sblueswir1             s->sysctrl = SYS_RESETSTAT;
341cf83f140SEric Blake             qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
342bfa30a38Sblueswir1         }
343bfa30a38Sblueswir1         break;
344bfa30a38Sblueswir1     default:
345bfa30a38Sblueswir1         break;
346bfa30a38Sblueswir1     }
347bfa30a38Sblueswir1 }
348bfa30a38Sblueswir1 
349cd64a524SBenoît Canet static const MemoryRegionOps slavio_sysctrl_mem_ops = {
350cd64a524SBenoît Canet     .read = slavio_sysctrl_mem_readl,
351cd64a524SBenoît Canet     .write = slavio_sysctrl_mem_writel,
352cd64a524SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
353cd64a524SBenoît Canet     .valid = {
354cd64a524SBenoît Canet         .min_access_size = 4,
355cd64a524SBenoît Canet         .max_access_size = 4,
356cd64a524SBenoît Canet     },
357bfa30a38Sblueswir1 };
358bfa30a38Sblueswir1 
359a8170e5eSAvi Kivity static uint64_t slavio_led_mem_readw(void *opaque, hwaddr addr,
360aca23c71SBenoît Canet                                      unsigned size)
3616a3b9cc9Sblueswir1 {
3626a3b9cc9Sblueswir1     MiscState *s = opaque;
363a8f48dccSblueswir1     uint32_t ret = 0;
3646a3b9cc9Sblueswir1 
365a8f48dccSblueswir1     switch (addr) {
3666a3b9cc9Sblueswir1     case 0:
3676a3b9cc9Sblueswir1         ret = s->leds;
3686a3b9cc9Sblueswir1         break;
3696a3b9cc9Sblueswir1     default:
3706a3b9cc9Sblueswir1         break;
3716a3b9cc9Sblueswir1     }
37297bf4851SBlue Swirl     trace_slavio_led_mem_readw(ret);
3736a3b9cc9Sblueswir1     return ret;
3746a3b9cc9Sblueswir1 }
3756a3b9cc9Sblueswir1 
376a8170e5eSAvi Kivity static void slavio_led_mem_writew(void *opaque, hwaddr addr,
377aca23c71SBenoît Canet                                   uint64_t val, unsigned size)
3786a3b9cc9Sblueswir1 {
3796a3b9cc9Sblueswir1     MiscState *s = opaque;
3806a3b9cc9Sblueswir1 
381f3a64b8cSMarkus Armbruster     trace_slavio_led_mem_writew(val & 0xffff);
382a8f48dccSblueswir1     switch (addr) {
3836a3b9cc9Sblueswir1     case 0:
384d5296cb5Sblueswir1         s->leds = val;
3856a3b9cc9Sblueswir1         break;
3866a3b9cc9Sblueswir1     default:
3876a3b9cc9Sblueswir1         break;
3886a3b9cc9Sblueswir1     }
3896a3b9cc9Sblueswir1 }
3906a3b9cc9Sblueswir1 
391aca23c71SBenoît Canet static const MemoryRegionOps slavio_led_mem_ops = {
392aca23c71SBenoît Canet     .read = slavio_led_mem_readw,
393aca23c71SBenoît Canet     .write = slavio_led_mem_writew,
394aca23c71SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
395aca23c71SBenoît Canet     .valid = {
396aca23c71SBenoît Canet         .min_access_size = 2,
397aca23c71SBenoît Canet         .max_access_size = 2,
398aca23c71SBenoît Canet     },
3996a3b9cc9Sblueswir1 };
4006a3b9cc9Sblueswir1 
401d37adb09SBlue Swirl static const VMStateDescription vmstate_misc = {
402d37adb09SBlue Swirl     .name ="slavio_misc",
403d37adb09SBlue Swirl     .version_id = 1,
404d37adb09SBlue Swirl     .minimum_version_id = 1,
405d37adb09SBlue Swirl     .fields = (VMStateField[]) {
406d37adb09SBlue Swirl         VMSTATE_UINT32(dummy, MiscState),
407d37adb09SBlue Swirl         VMSTATE_UINT8(config, MiscState),
408d37adb09SBlue Swirl         VMSTATE_UINT8(aux1, MiscState),
409d37adb09SBlue Swirl         VMSTATE_UINT8(aux2, MiscState),
410d37adb09SBlue Swirl         VMSTATE_UINT8(diag, MiscState),
411d37adb09SBlue Swirl         VMSTATE_UINT8(mctrl, MiscState),
412d37adb09SBlue Swirl         VMSTATE_UINT8(sysctrl, MiscState),
413d37adb09SBlue Swirl         VMSTATE_END_OF_LIST()
4143475187dSbellard     }
415d37adb09SBlue Swirl };
4163475187dSbellard 
417*46eedc0eSxiaoqiang zhao static void apc_init(Object *obj)
4182582cfa0SBlue Swirl {
419*46eedc0eSxiaoqiang zhao     APCState *s = APC(obj);
420*46eedc0eSxiaoqiang zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
4212582cfa0SBlue Swirl 
4222582cfa0SBlue Swirl     sysbus_init_irq(dev, &s->cpu_halt);
4232582cfa0SBlue Swirl 
4242582cfa0SBlue Swirl     /* Power management (APC) XXX: not a Slavio device */
425*46eedc0eSxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &apc_mem_ops, s,
4269c48dee6SBenoît Canet                           "apc", MISC_SIZE);
427750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
4282582cfa0SBlue Swirl }
4292582cfa0SBlue Swirl 
430*46eedc0eSxiaoqiang zhao static void slavio_misc_init(Object *obj)
4312582cfa0SBlue Swirl {
432*46eedc0eSxiaoqiang zhao     DeviceState *dev = DEVICE(obj);
433*46eedc0eSxiaoqiang zhao     MiscState *s = SLAVIO_MISC(obj);
434*46eedc0eSxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
4352582cfa0SBlue Swirl 
43695eb2084SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
43795eb2084SAndreas Färber     sysbus_init_irq(sbd, &s->fdc_tc);
4382582cfa0SBlue Swirl 
4392582cfa0SBlue Swirl     /* 8 bit registers */
4402582cfa0SBlue Swirl     /* Slavio control */
441*46eedc0eSxiaoqiang zhao     memory_region_init_io(&s->cfg_iomem, obj, &slavio_cfg_mem_ops, s,
442dd703aaeSBenoît Canet                           "configuration", MISC_SIZE);
44395eb2084SAndreas Färber     sysbus_init_mmio(sbd, &s->cfg_iomem);
444a8f48dccSblueswir1 
4452582cfa0SBlue Swirl     /* Diagnostics */
446*46eedc0eSxiaoqiang zhao     memory_region_init_io(&s->diag_iomem, obj, &slavio_diag_mem_ops, s,
44796891e59SBenoît Canet                           "diagnostic", MISC_SIZE);
44895eb2084SAndreas Färber     sysbus_init_mmio(sbd, &s->diag_iomem);
449a8f48dccSblueswir1 
4502582cfa0SBlue Swirl     /* Modem control */
451*46eedc0eSxiaoqiang zhao     memory_region_init_io(&s->mdm_iomem, obj, &slavio_mdm_mem_ops, s,
4522e66ac3dSBenoît Canet                           "modem", MISC_SIZE);
45395eb2084SAndreas Färber     sysbus_init_mmio(sbd, &s->mdm_iomem);
4543475187dSbellard 
4556a3b9cc9Sblueswir1     /* 16 bit registers */
4562582cfa0SBlue Swirl     /* ss600mp diag LEDs */
457*46eedc0eSxiaoqiang zhao     memory_region_init_io(&s->led_iomem, obj, &slavio_led_mem_ops, s,
4580e1cd657SMark Cave-Ayland                           "leds", LED_SIZE);
45995eb2084SAndreas Färber     sysbus_init_mmio(sbd, &s->led_iomem);
4606a3b9cc9Sblueswir1 
461bfa30a38Sblueswir1     /* 32 bit registers */
4622582cfa0SBlue Swirl     /* System control */
463*46eedc0eSxiaoqiang zhao     memory_region_init_io(&s->sysctrl_iomem, obj, &slavio_sysctrl_mem_ops, s,
4640e1cd657SMark Cave-Ayland                           "system-control", SYSCTRL_SIZE);
46595eb2084SAndreas Färber     sysbus_init_mmio(sbd, &s->sysctrl_iomem);
4660019ad53Sblueswir1 
4672582cfa0SBlue Swirl     /* AUX 1 (Misc System Functions) */
468*46eedc0eSxiaoqiang zhao     memory_region_init_io(&s->aux1_iomem, obj, &slavio_aux1_mem_ops, s,
469cccd43c5SBenoît Canet                           "misc-system-functions", MISC_SIZE);
47095eb2084SAndreas Färber     sysbus_init_mmio(sbd, &s->aux1_iomem);
4710019ad53Sblueswir1 
4722582cfa0SBlue Swirl     /* AUX 2 (Software Powerdown Control) */
473*46eedc0eSxiaoqiang zhao     memory_region_init_io(&s->aux2_iomem, obj, &slavio_aux2_mem_ops, s,
47440ce02fcSBenoît Canet                           "software-powerdown-control", MISC_SIZE);
47595eb2084SAndreas Färber     sysbus_init_mmio(sbd, &s->aux2_iomem);
4760019ad53Sblueswir1 
47795eb2084SAndreas Färber     qdev_init_gpio_in(dev, slavio_set_power_fail, 1);
4783475187dSbellard }
4792582cfa0SBlue Swirl 
480999e12bbSAnthony Liguori static void slavio_misc_class_init(ObjectClass *klass, void *data)
481999e12bbSAnthony Liguori {
48239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
483999e12bbSAnthony Liguori 
48439bffca2SAnthony Liguori     dc->reset = slavio_misc_reset;
48539bffca2SAnthony Liguori     dc->vmsd = &vmstate_misc;
486999e12bbSAnthony Liguori }
487999e12bbSAnthony Liguori 
4888c43a6f0SAndreas Färber static const TypeInfo slavio_misc_info = {
48995eb2084SAndreas Färber     .name          = TYPE_SLAVIO_MISC,
49039bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
49139bffca2SAnthony Liguori     .instance_size = sizeof(MiscState),
492*46eedc0eSxiaoqiang zhao     .instance_init = slavio_misc_init,
493999e12bbSAnthony Liguori     .class_init    = slavio_misc_class_init,
4942582cfa0SBlue Swirl };
4952582cfa0SBlue Swirl 
4968c43a6f0SAndreas Färber static const TypeInfo apc_info = {
497f1a0a79fSAndreas Färber     .name          = TYPE_APC,
49839bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
49939bffca2SAnthony Liguori     .instance_size = sizeof(MiscState),
500*46eedc0eSxiaoqiang zhao     .instance_init = apc_init,
5012582cfa0SBlue Swirl };
5022582cfa0SBlue Swirl 
50383f7d43aSAndreas Färber static void slavio_misc_register_types(void)
5042582cfa0SBlue Swirl {
50539bffca2SAnthony Liguori     type_register_static(&slavio_misc_info);
50639bffca2SAnthony Liguori     type_register_static(&apc_info);
5072582cfa0SBlue Swirl }
5082582cfa0SBlue Swirl 
50983f7d43aSAndreas Färber type_init(slavio_misc_register_types)
510