134fa7e83SLeon Alrae /* 234fa7e83SLeon Alrae * Inter-Thread Communication Unit emulation. 334fa7e83SLeon Alrae * 434fa7e83SLeon Alrae * Copyright (c) 2016 Imagination Technologies 534fa7e83SLeon Alrae * 634fa7e83SLeon Alrae * This library is free software; you can redistribute it and/or 734fa7e83SLeon Alrae * modify it under the terms of the GNU Lesser General Public 834fa7e83SLeon Alrae * License as published by the Free Software Foundation; either 934fa7e83SLeon Alrae * version 2 of the License, or (at your option) any later version. 1034fa7e83SLeon Alrae * 1134fa7e83SLeon Alrae * This library is distributed in the hope that it will be useful, 1234fa7e83SLeon Alrae * but WITHOUT ANY WARRANTY; without even the implied warranty of 1334fa7e83SLeon Alrae * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1434fa7e83SLeon Alrae * Lesser General Public License for more details. 1534fa7e83SLeon Alrae * 1634fa7e83SLeon Alrae * You should have received a copy of the GNU Lesser General Public 1734fa7e83SLeon Alrae * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1834fa7e83SLeon Alrae */ 1934fa7e83SLeon Alrae 2034fa7e83SLeon Alrae #include "qemu/osdep.h" 2134fa7e83SLeon Alrae #include "qapi/error.h" 2233c11879SPaolo Bonzini #include "cpu.h" 2303dd024fSPaolo Bonzini #include "qemu/log.h" 24*63c91552SPaolo Bonzini #include "exec/exec-all.h" 2534fa7e83SLeon Alrae #include "hw/hw.h" 2634fa7e83SLeon Alrae #include "hw/sysbus.h" 2734fa7e83SLeon Alrae #include "sysemu/sysemu.h" 2834fa7e83SLeon Alrae #include "hw/misc/mips_itu.h" 2934fa7e83SLeon Alrae 3034fa7e83SLeon Alrae #define ITC_TAG_ADDRSPACE_SZ (ITC_ADDRESSMAP_NUM * 8) 3134fa7e83SLeon Alrae /* Initialize as 4kB area to fit all 32 cells with default 128B grain. 3234fa7e83SLeon Alrae Storage may be resized by the software. */ 3334fa7e83SLeon Alrae #define ITC_STORAGE_ADDRSPACE_SZ 0x1000 3434fa7e83SLeon Alrae 3534fa7e83SLeon Alrae #define ITC_FIFO_NUM_MAX 16 3634fa7e83SLeon Alrae #define ITC_SEMAPH_NUM_MAX 16 3734fa7e83SLeon Alrae #define ITC_AM1_NUMENTRIES_OFS 20 3834fa7e83SLeon Alrae 3940dc9dc3SLeon Alrae #define ITC_CELL_PV_MAX_VAL 0xFFFF 4040dc9dc3SLeon Alrae 415924c869SLeon Alrae #define ITC_CELL_TAG_FIFO_DEPTH 28 425924c869SLeon Alrae #define ITC_CELL_TAG_FIFO_PTR 18 435924c869SLeon Alrae #define ITC_CELL_TAG_FIFO 17 445924c869SLeon Alrae #define ITC_CELL_TAG_T 16 455924c869SLeon Alrae #define ITC_CELL_TAG_F 1 465924c869SLeon Alrae #define ITC_CELL_TAG_E 0 475924c869SLeon Alrae 4834fa7e83SLeon Alrae #define ITC_AM0_BASE_ADDRESS_MASK 0xFFFFFC00ULL 4934fa7e83SLeon Alrae #define ITC_AM0_EN_MASK 0x1 5034fa7e83SLeon Alrae 5134fa7e83SLeon Alrae #define ITC_AM1_ADDR_MASK_MASK 0x1FC00 5234fa7e83SLeon Alrae #define ITC_AM1_ENTRY_GRAIN_MASK 0x7 5334fa7e83SLeon Alrae 545924c869SLeon Alrae typedef enum ITCView { 555924c869SLeon Alrae ITCVIEW_BYPASS = 0, 565924c869SLeon Alrae ITCVIEW_CONTROL = 1, 575924c869SLeon Alrae ITCVIEW_EF_SYNC = 2, 585924c869SLeon Alrae ITCVIEW_EF_TRY = 3, 595924c869SLeon Alrae ITCVIEW_PV_SYNC = 4, 605924c869SLeon Alrae ITCVIEW_PV_TRY = 5 615924c869SLeon Alrae } ITCView; 625924c869SLeon Alrae 6334fa7e83SLeon Alrae MemoryRegion *mips_itu_get_tag_region(MIPSITUState *itu) 6434fa7e83SLeon Alrae { 6534fa7e83SLeon Alrae return &itu->tag_io; 6634fa7e83SLeon Alrae } 6734fa7e83SLeon Alrae 6834fa7e83SLeon Alrae static uint64_t itc_tag_read(void *opaque, hwaddr addr, unsigned size) 6934fa7e83SLeon Alrae { 7034fa7e83SLeon Alrae MIPSITUState *tag = (MIPSITUState *)opaque; 7134fa7e83SLeon Alrae uint64_t index = addr >> 3; 7234fa7e83SLeon Alrae 73f2eb665aSLeon Alrae if (index >= ITC_ADDRESSMAP_NUM) { 7434fa7e83SLeon Alrae qemu_log_mask(LOG_GUEST_ERROR, "Read 0x%" PRIx64 "\n", addr); 75f2eb665aSLeon Alrae return 0; 7634fa7e83SLeon Alrae } 7734fa7e83SLeon Alrae 78f2eb665aSLeon Alrae return tag->ITCAddressMap[index]; 7934fa7e83SLeon Alrae } 8034fa7e83SLeon Alrae 8134fa7e83SLeon Alrae static void itc_reconfigure(MIPSITUState *tag) 8234fa7e83SLeon Alrae { 8334fa7e83SLeon Alrae uint64_t *am = &tag->ITCAddressMap[0]; 8434fa7e83SLeon Alrae MemoryRegion *mr = &tag->storage_io; 8534fa7e83SLeon Alrae hwaddr address = am[0] & ITC_AM0_BASE_ADDRESS_MASK; 8634fa7e83SLeon Alrae uint64_t size = (1 << 10) + (am[1] & ITC_AM1_ADDR_MASK_MASK); 8734fa7e83SLeon Alrae bool is_enabled = (am[0] & ITC_AM0_EN_MASK) != 0; 8834fa7e83SLeon Alrae 8934fa7e83SLeon Alrae memory_region_transaction_begin(); 9034fa7e83SLeon Alrae if (!(size & (size - 1))) { 9134fa7e83SLeon Alrae memory_region_set_size(mr, size); 9234fa7e83SLeon Alrae } 9334fa7e83SLeon Alrae memory_region_set_address(mr, address); 9434fa7e83SLeon Alrae memory_region_set_enabled(mr, is_enabled); 9534fa7e83SLeon Alrae memory_region_transaction_commit(); 9634fa7e83SLeon Alrae } 9734fa7e83SLeon Alrae 9834fa7e83SLeon Alrae static void itc_tag_write(void *opaque, hwaddr addr, 9934fa7e83SLeon Alrae uint64_t data, unsigned size) 10034fa7e83SLeon Alrae { 10134fa7e83SLeon Alrae MIPSITUState *tag = (MIPSITUState *)opaque; 10234fa7e83SLeon Alrae uint64_t *am = &tag->ITCAddressMap[0]; 10334fa7e83SLeon Alrae uint64_t am_old, mask; 10434fa7e83SLeon Alrae uint64_t index = addr >> 3; 10534fa7e83SLeon Alrae 10634fa7e83SLeon Alrae switch (index) { 10734fa7e83SLeon Alrae case 0: 10834fa7e83SLeon Alrae mask = ITC_AM0_BASE_ADDRESS_MASK | ITC_AM0_EN_MASK; 10934fa7e83SLeon Alrae break; 11034fa7e83SLeon Alrae case 1: 11134fa7e83SLeon Alrae mask = ITC_AM1_ADDR_MASK_MASK | ITC_AM1_ENTRY_GRAIN_MASK; 11234fa7e83SLeon Alrae break; 11334fa7e83SLeon Alrae default: 11434fa7e83SLeon Alrae qemu_log_mask(LOG_GUEST_ERROR, "Bad write 0x%" PRIx64 "\n", addr); 11534fa7e83SLeon Alrae return; 11634fa7e83SLeon Alrae } 11734fa7e83SLeon Alrae 11834fa7e83SLeon Alrae am_old = am[index]; 11934fa7e83SLeon Alrae am[index] = (data & mask) | (am_old & ~mask); 12034fa7e83SLeon Alrae if (am_old != am[index]) { 12134fa7e83SLeon Alrae itc_reconfigure(tag); 12234fa7e83SLeon Alrae } 12334fa7e83SLeon Alrae } 12434fa7e83SLeon Alrae 12534fa7e83SLeon Alrae static const MemoryRegionOps itc_tag_ops = { 12634fa7e83SLeon Alrae .read = itc_tag_read, 12734fa7e83SLeon Alrae .write = itc_tag_write, 12834fa7e83SLeon Alrae .impl = { 12934fa7e83SLeon Alrae .max_access_size = 8, 13034fa7e83SLeon Alrae }, 13134fa7e83SLeon Alrae .endianness = DEVICE_NATIVE_ENDIAN, 13234fa7e83SLeon Alrae }; 13334fa7e83SLeon Alrae 13434fa7e83SLeon Alrae static inline uint32_t get_num_cells(MIPSITUState *s) 13534fa7e83SLeon Alrae { 13634fa7e83SLeon Alrae return s->num_fifo + s->num_semaphores; 13734fa7e83SLeon Alrae } 13834fa7e83SLeon Alrae 1395924c869SLeon Alrae static inline ITCView get_itc_view(hwaddr addr) 1405924c869SLeon Alrae { 1415924c869SLeon Alrae return (addr >> 3) & 0xf; 1425924c869SLeon Alrae } 1435924c869SLeon Alrae 1445924c869SLeon Alrae static inline int get_cell_stride_shift(const MIPSITUState *s) 1455924c869SLeon Alrae { 1465924c869SLeon Alrae /* Minimum interval (for EntryGain = 0) is 128 B */ 1475924c869SLeon Alrae return 7 + (s->ITCAddressMap[1] & ITC_AM1_ENTRY_GRAIN_MASK); 1485924c869SLeon Alrae } 1495924c869SLeon Alrae 1505924c869SLeon Alrae static inline ITCStorageCell *get_cell(MIPSITUState *s, 1515924c869SLeon Alrae hwaddr addr) 1525924c869SLeon Alrae { 1535924c869SLeon Alrae uint32_t cell_idx = addr >> get_cell_stride_shift(s); 1545924c869SLeon Alrae uint32_t num_cells = get_num_cells(s); 1555924c869SLeon Alrae 1565924c869SLeon Alrae if (cell_idx >= num_cells) { 1575924c869SLeon Alrae cell_idx = num_cells - 1; 1585924c869SLeon Alrae } 1595924c869SLeon Alrae 1605924c869SLeon Alrae return &s->cell[cell_idx]; 1615924c869SLeon Alrae } 1625924c869SLeon Alrae 1634051089dSLeon Alrae static void wake_blocked_threads(ITCStorageCell *c) 1644051089dSLeon Alrae { 1654051089dSLeon Alrae CPUState *cs; 1664051089dSLeon Alrae CPU_FOREACH(cs) { 1674051089dSLeon Alrae if (cs->halted && (c->blocked_threads & (1ULL << cs->cpu_index))) { 1684051089dSLeon Alrae cpu_interrupt(cs, CPU_INTERRUPT_WAKE); 1694051089dSLeon Alrae } 1704051089dSLeon Alrae } 1714051089dSLeon Alrae c->blocked_threads = 0; 1724051089dSLeon Alrae } 1734051089dSLeon Alrae 1744051089dSLeon Alrae static void QEMU_NORETURN block_thread_and_exit(ITCStorageCell *c) 1754051089dSLeon Alrae { 1764051089dSLeon Alrae c->blocked_threads |= 1ULL << current_cpu->cpu_index; 1774051089dSLeon Alrae cpu_restore_state(current_cpu, current_cpu->mem_io_pc); 1784051089dSLeon Alrae current_cpu->halted = 1; 1794051089dSLeon Alrae current_cpu->exception_index = EXCP_HLT; 1804051089dSLeon Alrae cpu_loop_exit(current_cpu); 1814051089dSLeon Alrae } 1824051089dSLeon Alrae 18325a611e3SLeon Alrae /* ITC Bypass View */ 18425a611e3SLeon Alrae 18525a611e3SLeon Alrae static inline uint64_t view_bypass_read(ITCStorageCell *c) 18625a611e3SLeon Alrae { 18725a611e3SLeon Alrae if (c->tag.FIFO) { 18825a611e3SLeon Alrae return c->data[c->fifo_out]; 18925a611e3SLeon Alrae } else { 19025a611e3SLeon Alrae return c->data[0]; 19125a611e3SLeon Alrae } 19225a611e3SLeon Alrae } 19325a611e3SLeon Alrae 19425a611e3SLeon Alrae static inline void view_bypass_write(ITCStorageCell *c, uint64_t val) 19525a611e3SLeon Alrae { 19625a611e3SLeon Alrae if (c->tag.FIFO && (c->tag.FIFOPtr > 0)) { 19725a611e3SLeon Alrae int idx = (c->fifo_out + c->tag.FIFOPtr - 1) % ITC_CELL_DEPTH; 19825a611e3SLeon Alrae c->data[idx] = val; 19925a611e3SLeon Alrae } 20025a611e3SLeon Alrae 20125a611e3SLeon Alrae /* ignore a write to the semaphore cell */ 20225a611e3SLeon Alrae } 20325a611e3SLeon Alrae 2045924c869SLeon Alrae /* ITC Control View */ 2055924c869SLeon Alrae 2065924c869SLeon Alrae static inline uint64_t view_control_read(ITCStorageCell *c) 2075924c869SLeon Alrae { 2085924c869SLeon Alrae return ((uint64_t)c->tag.FIFODepth << ITC_CELL_TAG_FIFO_DEPTH) | 2095924c869SLeon Alrae (c->tag.FIFOPtr << ITC_CELL_TAG_FIFO_PTR) | 2105924c869SLeon Alrae (c->tag.FIFO << ITC_CELL_TAG_FIFO) | 2115924c869SLeon Alrae (c->tag.T << ITC_CELL_TAG_T) | 2125924c869SLeon Alrae (c->tag.E << ITC_CELL_TAG_E) | 2135924c869SLeon Alrae (c->tag.F << ITC_CELL_TAG_F); 2145924c869SLeon Alrae } 2155924c869SLeon Alrae 2165924c869SLeon Alrae static inline void view_control_write(ITCStorageCell *c, uint64_t val) 2175924c869SLeon Alrae { 2185924c869SLeon Alrae c->tag.T = (val >> ITC_CELL_TAG_T) & 1; 2195924c869SLeon Alrae c->tag.E = (val >> ITC_CELL_TAG_E) & 1; 2205924c869SLeon Alrae c->tag.F = (val >> ITC_CELL_TAG_F) & 1; 2215924c869SLeon Alrae 2225924c869SLeon Alrae if (c->tag.E) { 2235924c869SLeon Alrae c->tag.FIFOPtr = 0; 2245924c869SLeon Alrae } 2255924c869SLeon Alrae } 2265924c869SLeon Alrae 2274051089dSLeon Alrae /* ITC Empty/Full View */ 2284051089dSLeon Alrae 2294051089dSLeon Alrae static uint64_t view_ef_common_read(ITCStorageCell *c, bool blocking) 2304051089dSLeon Alrae { 2314051089dSLeon Alrae uint64_t ret = 0; 2324051089dSLeon Alrae 2334051089dSLeon Alrae if (!c->tag.FIFO) { 2344051089dSLeon Alrae return 0; 2354051089dSLeon Alrae } 2364051089dSLeon Alrae 2374051089dSLeon Alrae c->tag.F = 0; 2384051089dSLeon Alrae 2394051089dSLeon Alrae if (blocking && c->tag.E) { 2404051089dSLeon Alrae block_thread_and_exit(c); 2414051089dSLeon Alrae } 2424051089dSLeon Alrae 2434051089dSLeon Alrae if (c->blocked_threads) { 2444051089dSLeon Alrae wake_blocked_threads(c); 2454051089dSLeon Alrae } 2464051089dSLeon Alrae 2474051089dSLeon Alrae if (c->tag.FIFOPtr > 0) { 2484051089dSLeon Alrae ret = c->data[c->fifo_out]; 2494051089dSLeon Alrae c->fifo_out = (c->fifo_out + 1) % ITC_CELL_DEPTH; 2504051089dSLeon Alrae c->tag.FIFOPtr--; 2514051089dSLeon Alrae } 2524051089dSLeon Alrae 2534051089dSLeon Alrae if (c->tag.FIFOPtr == 0) { 2544051089dSLeon Alrae c->tag.E = 1; 2554051089dSLeon Alrae } 2564051089dSLeon Alrae 2574051089dSLeon Alrae return ret; 2584051089dSLeon Alrae } 2594051089dSLeon Alrae 2604051089dSLeon Alrae static uint64_t view_ef_sync_read(ITCStorageCell *c) 2614051089dSLeon Alrae { 2624051089dSLeon Alrae return view_ef_common_read(c, true); 2634051089dSLeon Alrae } 2644051089dSLeon Alrae 2654051089dSLeon Alrae static uint64_t view_ef_try_read(ITCStorageCell *c) 2664051089dSLeon Alrae { 2674051089dSLeon Alrae return view_ef_common_read(c, false); 2684051089dSLeon Alrae } 2694051089dSLeon Alrae 2704051089dSLeon Alrae static inline void view_ef_common_write(ITCStorageCell *c, uint64_t val, 2714051089dSLeon Alrae bool blocking) 2724051089dSLeon Alrae { 2734051089dSLeon Alrae if (!c->tag.FIFO) { 2744051089dSLeon Alrae return; 2754051089dSLeon Alrae } 2764051089dSLeon Alrae 2774051089dSLeon Alrae c->tag.E = 0; 2784051089dSLeon Alrae 2794051089dSLeon Alrae if (blocking && c->tag.F) { 2804051089dSLeon Alrae block_thread_and_exit(c); 2814051089dSLeon Alrae } 2824051089dSLeon Alrae 2834051089dSLeon Alrae if (c->blocked_threads) { 2844051089dSLeon Alrae wake_blocked_threads(c); 2854051089dSLeon Alrae } 2864051089dSLeon Alrae 2874051089dSLeon Alrae if (c->tag.FIFOPtr < ITC_CELL_DEPTH) { 2884051089dSLeon Alrae int idx = (c->fifo_out + c->tag.FIFOPtr) % ITC_CELL_DEPTH; 2894051089dSLeon Alrae c->data[idx] = val; 2904051089dSLeon Alrae c->tag.FIFOPtr++; 2914051089dSLeon Alrae } 2924051089dSLeon Alrae 2934051089dSLeon Alrae if (c->tag.FIFOPtr == ITC_CELL_DEPTH) { 2944051089dSLeon Alrae c->tag.F = 1; 2954051089dSLeon Alrae } 2964051089dSLeon Alrae } 2974051089dSLeon Alrae 2984051089dSLeon Alrae static void view_ef_sync_write(ITCStorageCell *c, uint64_t val) 2994051089dSLeon Alrae { 3004051089dSLeon Alrae view_ef_common_write(c, val, true); 3014051089dSLeon Alrae } 3024051089dSLeon Alrae 3034051089dSLeon Alrae static void view_ef_try_write(ITCStorageCell *c, uint64_t val) 3044051089dSLeon Alrae { 3054051089dSLeon Alrae view_ef_common_write(c, val, false); 3064051089dSLeon Alrae } 3074051089dSLeon Alrae 30840dc9dc3SLeon Alrae /* ITC P/V View */ 30940dc9dc3SLeon Alrae 31040dc9dc3SLeon Alrae static uint64_t view_pv_common_read(ITCStorageCell *c, bool blocking) 31140dc9dc3SLeon Alrae { 31240dc9dc3SLeon Alrae uint64_t ret = c->data[0]; 31340dc9dc3SLeon Alrae 31440dc9dc3SLeon Alrae if (c->tag.FIFO) { 31540dc9dc3SLeon Alrae return 0; 31640dc9dc3SLeon Alrae } 31740dc9dc3SLeon Alrae 31840dc9dc3SLeon Alrae if (c->data[0] > 0) { 31940dc9dc3SLeon Alrae c->data[0]--; 32040dc9dc3SLeon Alrae } else if (blocking) { 32140dc9dc3SLeon Alrae block_thread_and_exit(c); 32240dc9dc3SLeon Alrae } 32340dc9dc3SLeon Alrae 32440dc9dc3SLeon Alrae return ret; 32540dc9dc3SLeon Alrae } 32640dc9dc3SLeon Alrae 32740dc9dc3SLeon Alrae static uint64_t view_pv_sync_read(ITCStorageCell *c) 32840dc9dc3SLeon Alrae { 32940dc9dc3SLeon Alrae return view_pv_common_read(c, true); 33040dc9dc3SLeon Alrae } 33140dc9dc3SLeon Alrae 33240dc9dc3SLeon Alrae static uint64_t view_pv_try_read(ITCStorageCell *c) 33340dc9dc3SLeon Alrae { 33440dc9dc3SLeon Alrae return view_pv_common_read(c, false); 33540dc9dc3SLeon Alrae } 33640dc9dc3SLeon Alrae 33740dc9dc3SLeon Alrae static inline void view_pv_common_write(ITCStorageCell *c) 33840dc9dc3SLeon Alrae { 33940dc9dc3SLeon Alrae if (c->tag.FIFO) { 34040dc9dc3SLeon Alrae return; 34140dc9dc3SLeon Alrae } 34240dc9dc3SLeon Alrae 34340dc9dc3SLeon Alrae if (c->data[0] < ITC_CELL_PV_MAX_VAL) { 34440dc9dc3SLeon Alrae c->data[0]++; 34540dc9dc3SLeon Alrae } 34640dc9dc3SLeon Alrae 34740dc9dc3SLeon Alrae if (c->blocked_threads) { 34840dc9dc3SLeon Alrae wake_blocked_threads(c); 34940dc9dc3SLeon Alrae } 35040dc9dc3SLeon Alrae } 35140dc9dc3SLeon Alrae 35240dc9dc3SLeon Alrae static void view_pv_sync_write(ITCStorageCell *c) 35340dc9dc3SLeon Alrae { 35440dc9dc3SLeon Alrae view_pv_common_write(c); 35540dc9dc3SLeon Alrae } 35640dc9dc3SLeon Alrae 35740dc9dc3SLeon Alrae static void view_pv_try_write(ITCStorageCell *c) 35840dc9dc3SLeon Alrae { 35940dc9dc3SLeon Alrae view_pv_common_write(c); 36040dc9dc3SLeon Alrae } 36140dc9dc3SLeon Alrae 3625924c869SLeon Alrae static uint64_t itc_storage_read(void *opaque, hwaddr addr, unsigned size) 3635924c869SLeon Alrae { 3645924c869SLeon Alrae MIPSITUState *s = (MIPSITUState *)opaque; 3655924c869SLeon Alrae ITCStorageCell *cell = get_cell(s, addr); 3665924c869SLeon Alrae ITCView view = get_itc_view(addr); 3675924c869SLeon Alrae uint64_t ret = -1; 3685924c869SLeon Alrae 3695924c869SLeon Alrae switch (view) { 37025a611e3SLeon Alrae case ITCVIEW_BYPASS: 37125a611e3SLeon Alrae ret = view_bypass_read(cell); 37225a611e3SLeon Alrae break; 3735924c869SLeon Alrae case ITCVIEW_CONTROL: 3745924c869SLeon Alrae ret = view_control_read(cell); 3755924c869SLeon Alrae break; 3764051089dSLeon Alrae case ITCVIEW_EF_SYNC: 3774051089dSLeon Alrae ret = view_ef_sync_read(cell); 3784051089dSLeon Alrae break; 3794051089dSLeon Alrae case ITCVIEW_EF_TRY: 3804051089dSLeon Alrae ret = view_ef_try_read(cell); 3814051089dSLeon Alrae break; 38240dc9dc3SLeon Alrae case ITCVIEW_PV_SYNC: 38340dc9dc3SLeon Alrae ret = view_pv_sync_read(cell); 38440dc9dc3SLeon Alrae break; 38540dc9dc3SLeon Alrae case ITCVIEW_PV_TRY: 38640dc9dc3SLeon Alrae ret = view_pv_try_read(cell); 38740dc9dc3SLeon Alrae break; 3885924c869SLeon Alrae default: 3895924c869SLeon Alrae qemu_log_mask(LOG_GUEST_ERROR, 3905924c869SLeon Alrae "itc_storage_read: Bad ITC View %d\n", (int)view); 3915924c869SLeon Alrae break; 3925924c869SLeon Alrae } 3935924c869SLeon Alrae 3945924c869SLeon Alrae return ret; 3955924c869SLeon Alrae } 3965924c869SLeon Alrae 3975924c869SLeon Alrae static void itc_storage_write(void *opaque, hwaddr addr, uint64_t data, 3985924c869SLeon Alrae unsigned size) 3995924c869SLeon Alrae { 4005924c869SLeon Alrae MIPSITUState *s = (MIPSITUState *)opaque; 4015924c869SLeon Alrae ITCStorageCell *cell = get_cell(s, addr); 4025924c869SLeon Alrae ITCView view = get_itc_view(addr); 4035924c869SLeon Alrae 4045924c869SLeon Alrae switch (view) { 40525a611e3SLeon Alrae case ITCVIEW_BYPASS: 40625a611e3SLeon Alrae view_bypass_write(cell, data); 40725a611e3SLeon Alrae break; 4085924c869SLeon Alrae case ITCVIEW_CONTROL: 4095924c869SLeon Alrae view_control_write(cell, data); 4105924c869SLeon Alrae break; 4114051089dSLeon Alrae case ITCVIEW_EF_SYNC: 4124051089dSLeon Alrae view_ef_sync_write(cell, data); 4134051089dSLeon Alrae break; 4144051089dSLeon Alrae case ITCVIEW_EF_TRY: 4154051089dSLeon Alrae view_ef_try_write(cell, data); 4164051089dSLeon Alrae break; 41740dc9dc3SLeon Alrae case ITCVIEW_PV_SYNC: 41840dc9dc3SLeon Alrae view_pv_sync_write(cell); 41940dc9dc3SLeon Alrae break; 42040dc9dc3SLeon Alrae case ITCVIEW_PV_TRY: 42140dc9dc3SLeon Alrae view_pv_try_write(cell); 42240dc9dc3SLeon Alrae break; 4235924c869SLeon Alrae default: 4245924c869SLeon Alrae qemu_log_mask(LOG_GUEST_ERROR, 4255924c869SLeon Alrae "itc_storage_write: Bad ITC View %d\n", (int)view); 4265924c869SLeon Alrae break; 4275924c869SLeon Alrae } 4285924c869SLeon Alrae 4295924c869SLeon Alrae } 4305924c869SLeon Alrae 43134fa7e83SLeon Alrae static const MemoryRegionOps itc_storage_ops = { 4325924c869SLeon Alrae .read = itc_storage_read, 4335924c869SLeon Alrae .write = itc_storage_write, 43434fa7e83SLeon Alrae .endianness = DEVICE_NATIVE_ENDIAN, 43534fa7e83SLeon Alrae }; 43634fa7e83SLeon Alrae 43734fa7e83SLeon Alrae static void itc_reset_cells(MIPSITUState *s) 43834fa7e83SLeon Alrae { 43934fa7e83SLeon Alrae int i; 44034fa7e83SLeon Alrae 44134fa7e83SLeon Alrae memset(s->cell, 0, get_num_cells(s) * sizeof(s->cell[0])); 44234fa7e83SLeon Alrae 44334fa7e83SLeon Alrae for (i = 0; i < s->num_fifo; i++) { 44434fa7e83SLeon Alrae s->cell[i].tag.E = 1; 44534fa7e83SLeon Alrae s->cell[i].tag.FIFO = 1; 44634fa7e83SLeon Alrae s->cell[i].tag.FIFODepth = ITC_CELL_DEPTH_SHIFT; 44734fa7e83SLeon Alrae } 44834fa7e83SLeon Alrae } 44934fa7e83SLeon Alrae 45034fa7e83SLeon Alrae static void mips_itu_init(Object *obj) 45134fa7e83SLeon Alrae { 45234fa7e83SLeon Alrae SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 45334fa7e83SLeon Alrae MIPSITUState *s = MIPS_ITU(obj); 45434fa7e83SLeon Alrae 45534fa7e83SLeon Alrae memory_region_init_io(&s->storage_io, OBJECT(s), &itc_storage_ops, s, 45634fa7e83SLeon Alrae "mips-itc-storage", ITC_STORAGE_ADDRSPACE_SZ); 45734fa7e83SLeon Alrae sysbus_init_mmio(sbd, &s->storage_io); 45834fa7e83SLeon Alrae 45934fa7e83SLeon Alrae memory_region_init_io(&s->tag_io, OBJECT(s), &itc_tag_ops, s, 46034fa7e83SLeon Alrae "mips-itc-tag", ITC_TAG_ADDRSPACE_SZ); 46134fa7e83SLeon Alrae } 46234fa7e83SLeon Alrae 46334fa7e83SLeon Alrae static void mips_itu_realize(DeviceState *dev, Error **errp) 46434fa7e83SLeon Alrae { 46534fa7e83SLeon Alrae MIPSITUState *s = MIPS_ITU(dev); 46634fa7e83SLeon Alrae 46734fa7e83SLeon Alrae if (s->num_fifo > ITC_FIFO_NUM_MAX) { 46834fa7e83SLeon Alrae error_setg(errp, "Exceed maximum number of FIFO cells: %d", 46934fa7e83SLeon Alrae s->num_fifo); 47034fa7e83SLeon Alrae return; 47134fa7e83SLeon Alrae } 47234fa7e83SLeon Alrae if (s->num_semaphores > ITC_SEMAPH_NUM_MAX) { 47334fa7e83SLeon Alrae error_setg(errp, "Exceed maximum number of Semaphore cells: %d", 47434fa7e83SLeon Alrae s->num_semaphores); 47534fa7e83SLeon Alrae return; 47634fa7e83SLeon Alrae } 47734fa7e83SLeon Alrae 47834fa7e83SLeon Alrae s->cell = g_new(ITCStorageCell, get_num_cells(s)); 47934fa7e83SLeon Alrae } 48034fa7e83SLeon Alrae 48134fa7e83SLeon Alrae static void mips_itu_reset(DeviceState *dev) 48234fa7e83SLeon Alrae { 48334fa7e83SLeon Alrae MIPSITUState *s = MIPS_ITU(dev); 48434fa7e83SLeon Alrae 48534fa7e83SLeon Alrae s->ITCAddressMap[0] = 0; 48634fa7e83SLeon Alrae s->ITCAddressMap[1] = 48734fa7e83SLeon Alrae ((ITC_STORAGE_ADDRSPACE_SZ - 1) & ITC_AM1_ADDR_MASK_MASK) | 48834fa7e83SLeon Alrae (get_num_cells(s) << ITC_AM1_NUMENTRIES_OFS); 48934fa7e83SLeon Alrae itc_reconfigure(s); 49034fa7e83SLeon Alrae 49134fa7e83SLeon Alrae itc_reset_cells(s); 49234fa7e83SLeon Alrae } 49334fa7e83SLeon Alrae 49434fa7e83SLeon Alrae static Property mips_itu_properties[] = { 49534fa7e83SLeon Alrae DEFINE_PROP_INT32("num-fifo", MIPSITUState, num_fifo, 49634fa7e83SLeon Alrae ITC_FIFO_NUM_MAX), 49734fa7e83SLeon Alrae DEFINE_PROP_INT32("num-semaphores", MIPSITUState, num_semaphores, 49834fa7e83SLeon Alrae ITC_SEMAPH_NUM_MAX), 49934fa7e83SLeon Alrae DEFINE_PROP_END_OF_LIST(), 50034fa7e83SLeon Alrae }; 50134fa7e83SLeon Alrae 50234fa7e83SLeon Alrae static void mips_itu_class_init(ObjectClass *klass, void *data) 50334fa7e83SLeon Alrae { 50434fa7e83SLeon Alrae DeviceClass *dc = DEVICE_CLASS(klass); 50534fa7e83SLeon Alrae 50634fa7e83SLeon Alrae dc->props = mips_itu_properties; 50734fa7e83SLeon Alrae dc->realize = mips_itu_realize; 50834fa7e83SLeon Alrae dc->reset = mips_itu_reset; 50934fa7e83SLeon Alrae } 51034fa7e83SLeon Alrae 51134fa7e83SLeon Alrae static const TypeInfo mips_itu_info = { 51234fa7e83SLeon Alrae .name = TYPE_MIPS_ITU, 51334fa7e83SLeon Alrae .parent = TYPE_SYS_BUS_DEVICE, 51434fa7e83SLeon Alrae .instance_size = sizeof(MIPSITUState), 51534fa7e83SLeon Alrae .instance_init = mips_itu_init, 51634fa7e83SLeon Alrae .class_init = mips_itu_class_init, 51734fa7e83SLeon Alrae }; 51834fa7e83SLeon Alrae 51934fa7e83SLeon Alrae static void mips_itu_register_types(void) 52034fa7e83SLeon Alrae { 52134fa7e83SLeon Alrae type_register_static(&mips_itu_info); 52234fa7e83SLeon Alrae } 52334fa7e83SLeon Alrae 52434fa7e83SLeon Alrae type_init(mips_itu_register_types) 525