xref: /qemu/hw/misc/mips_itu.c (revision 5924c869c05c89c8699c5b2f6347880ba88e1989)
134fa7e83SLeon Alrae /*
234fa7e83SLeon Alrae  * Inter-Thread Communication Unit emulation.
334fa7e83SLeon Alrae  *
434fa7e83SLeon Alrae  * Copyright (c) 2016 Imagination Technologies
534fa7e83SLeon Alrae  *
634fa7e83SLeon Alrae  * This library is free software; you can redistribute it and/or
734fa7e83SLeon Alrae  * modify it under the terms of the GNU Lesser General Public
834fa7e83SLeon Alrae  * License as published by the Free Software Foundation; either
934fa7e83SLeon Alrae  * version 2 of the License, or (at your option) any later version.
1034fa7e83SLeon Alrae  *
1134fa7e83SLeon Alrae  * This library is distributed in the hope that it will be useful,
1234fa7e83SLeon Alrae  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1334fa7e83SLeon Alrae  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1434fa7e83SLeon Alrae  * Lesser General Public License for more details.
1534fa7e83SLeon Alrae  *
1634fa7e83SLeon Alrae  * You should have received a copy of the GNU Lesser General Public
1734fa7e83SLeon Alrae  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1834fa7e83SLeon Alrae  */
1934fa7e83SLeon Alrae 
2034fa7e83SLeon Alrae #include "qemu/osdep.h"
2134fa7e83SLeon Alrae #include "qapi/error.h"
2234fa7e83SLeon Alrae #include "hw/hw.h"
2334fa7e83SLeon Alrae #include "hw/sysbus.h"
2434fa7e83SLeon Alrae #include "sysemu/sysemu.h"
2534fa7e83SLeon Alrae #include "hw/misc/mips_itu.h"
2634fa7e83SLeon Alrae 
2734fa7e83SLeon Alrae #define ITC_TAG_ADDRSPACE_SZ (ITC_ADDRESSMAP_NUM * 8)
2834fa7e83SLeon Alrae /* Initialize as 4kB area to fit all 32 cells with default 128B grain.
2934fa7e83SLeon Alrae    Storage may be resized by the software. */
3034fa7e83SLeon Alrae #define ITC_STORAGE_ADDRSPACE_SZ 0x1000
3134fa7e83SLeon Alrae 
3234fa7e83SLeon Alrae #define ITC_FIFO_NUM_MAX 16
3334fa7e83SLeon Alrae #define ITC_SEMAPH_NUM_MAX 16
3434fa7e83SLeon Alrae #define ITC_AM1_NUMENTRIES_OFS 20
3534fa7e83SLeon Alrae 
36*5924c869SLeon Alrae #define ITC_CELL_TAG_FIFO_DEPTH 28
37*5924c869SLeon Alrae #define ITC_CELL_TAG_FIFO_PTR 18
38*5924c869SLeon Alrae #define ITC_CELL_TAG_FIFO 17
39*5924c869SLeon Alrae #define ITC_CELL_TAG_T 16
40*5924c869SLeon Alrae #define ITC_CELL_TAG_F 1
41*5924c869SLeon Alrae #define ITC_CELL_TAG_E 0
42*5924c869SLeon Alrae 
4334fa7e83SLeon Alrae #define ITC_AM0_BASE_ADDRESS_MASK 0xFFFFFC00ULL
4434fa7e83SLeon Alrae #define ITC_AM0_EN_MASK 0x1
4534fa7e83SLeon Alrae 
4634fa7e83SLeon Alrae #define ITC_AM1_ADDR_MASK_MASK 0x1FC00
4734fa7e83SLeon Alrae #define ITC_AM1_ENTRY_GRAIN_MASK 0x7
4834fa7e83SLeon Alrae 
49*5924c869SLeon Alrae typedef enum ITCView {
50*5924c869SLeon Alrae     ITCVIEW_BYPASS  = 0,
51*5924c869SLeon Alrae     ITCVIEW_CONTROL = 1,
52*5924c869SLeon Alrae     ITCVIEW_EF_SYNC = 2,
53*5924c869SLeon Alrae     ITCVIEW_EF_TRY  = 3,
54*5924c869SLeon Alrae     ITCVIEW_PV_SYNC = 4,
55*5924c869SLeon Alrae     ITCVIEW_PV_TRY  = 5
56*5924c869SLeon Alrae } ITCView;
57*5924c869SLeon Alrae 
5834fa7e83SLeon Alrae MemoryRegion *mips_itu_get_tag_region(MIPSITUState *itu)
5934fa7e83SLeon Alrae {
6034fa7e83SLeon Alrae     return &itu->tag_io;
6134fa7e83SLeon Alrae }
6234fa7e83SLeon Alrae 
6334fa7e83SLeon Alrae static uint64_t itc_tag_read(void *opaque, hwaddr addr, unsigned size)
6434fa7e83SLeon Alrae {
6534fa7e83SLeon Alrae     MIPSITUState *tag = (MIPSITUState *)opaque;
6634fa7e83SLeon Alrae     uint64_t index = addr >> 3;
6734fa7e83SLeon Alrae     uint64_t ret = 0;
6834fa7e83SLeon Alrae 
6934fa7e83SLeon Alrae     switch (index) {
7034fa7e83SLeon Alrae     case 0 ... ITC_ADDRESSMAP_NUM:
7134fa7e83SLeon Alrae         ret = tag->ITCAddressMap[index];
7234fa7e83SLeon Alrae         break;
7334fa7e83SLeon Alrae     default:
7434fa7e83SLeon Alrae         qemu_log_mask(LOG_GUEST_ERROR, "Read 0x%" PRIx64 "\n", addr);
7534fa7e83SLeon Alrae         break;
7634fa7e83SLeon Alrae     }
7734fa7e83SLeon Alrae 
7834fa7e83SLeon Alrae     return ret;
7934fa7e83SLeon Alrae }
8034fa7e83SLeon Alrae 
8134fa7e83SLeon Alrae static void itc_reconfigure(MIPSITUState *tag)
8234fa7e83SLeon Alrae {
8334fa7e83SLeon Alrae     uint64_t *am = &tag->ITCAddressMap[0];
8434fa7e83SLeon Alrae     MemoryRegion *mr = &tag->storage_io;
8534fa7e83SLeon Alrae     hwaddr address = am[0] & ITC_AM0_BASE_ADDRESS_MASK;
8634fa7e83SLeon Alrae     uint64_t size = (1 << 10) + (am[1] & ITC_AM1_ADDR_MASK_MASK);
8734fa7e83SLeon Alrae     bool is_enabled = (am[0] & ITC_AM0_EN_MASK) != 0;
8834fa7e83SLeon Alrae 
8934fa7e83SLeon Alrae     memory_region_transaction_begin();
9034fa7e83SLeon Alrae     if (!(size & (size - 1))) {
9134fa7e83SLeon Alrae         memory_region_set_size(mr, size);
9234fa7e83SLeon Alrae     }
9334fa7e83SLeon Alrae     memory_region_set_address(mr, address);
9434fa7e83SLeon Alrae     memory_region_set_enabled(mr, is_enabled);
9534fa7e83SLeon Alrae     memory_region_transaction_commit();
9634fa7e83SLeon Alrae }
9734fa7e83SLeon Alrae 
9834fa7e83SLeon Alrae static void itc_tag_write(void *opaque, hwaddr addr,
9934fa7e83SLeon Alrae                           uint64_t data, unsigned size)
10034fa7e83SLeon Alrae {
10134fa7e83SLeon Alrae     MIPSITUState *tag = (MIPSITUState *)opaque;
10234fa7e83SLeon Alrae     uint64_t *am = &tag->ITCAddressMap[0];
10334fa7e83SLeon Alrae     uint64_t am_old, mask;
10434fa7e83SLeon Alrae     uint64_t index = addr >> 3;
10534fa7e83SLeon Alrae 
10634fa7e83SLeon Alrae     switch (index) {
10734fa7e83SLeon Alrae     case 0:
10834fa7e83SLeon Alrae         mask = ITC_AM0_BASE_ADDRESS_MASK | ITC_AM0_EN_MASK;
10934fa7e83SLeon Alrae         break;
11034fa7e83SLeon Alrae     case 1:
11134fa7e83SLeon Alrae         mask = ITC_AM1_ADDR_MASK_MASK | ITC_AM1_ENTRY_GRAIN_MASK;
11234fa7e83SLeon Alrae         break;
11334fa7e83SLeon Alrae     default:
11434fa7e83SLeon Alrae         qemu_log_mask(LOG_GUEST_ERROR, "Bad write 0x%" PRIx64 "\n", addr);
11534fa7e83SLeon Alrae         return;
11634fa7e83SLeon Alrae     }
11734fa7e83SLeon Alrae 
11834fa7e83SLeon Alrae     am_old = am[index];
11934fa7e83SLeon Alrae     am[index] = (data & mask) | (am_old & ~mask);
12034fa7e83SLeon Alrae     if (am_old != am[index]) {
12134fa7e83SLeon Alrae         itc_reconfigure(tag);
12234fa7e83SLeon Alrae     }
12334fa7e83SLeon Alrae }
12434fa7e83SLeon Alrae 
12534fa7e83SLeon Alrae static const MemoryRegionOps itc_tag_ops = {
12634fa7e83SLeon Alrae     .read = itc_tag_read,
12734fa7e83SLeon Alrae     .write = itc_tag_write,
12834fa7e83SLeon Alrae     .impl = {
12934fa7e83SLeon Alrae         .max_access_size = 8,
13034fa7e83SLeon Alrae     },
13134fa7e83SLeon Alrae     .endianness = DEVICE_NATIVE_ENDIAN,
13234fa7e83SLeon Alrae };
13334fa7e83SLeon Alrae 
13434fa7e83SLeon Alrae static inline uint32_t get_num_cells(MIPSITUState *s)
13534fa7e83SLeon Alrae {
13634fa7e83SLeon Alrae     return s->num_fifo + s->num_semaphores;
13734fa7e83SLeon Alrae }
13834fa7e83SLeon Alrae 
139*5924c869SLeon Alrae static inline ITCView get_itc_view(hwaddr addr)
140*5924c869SLeon Alrae {
141*5924c869SLeon Alrae     return (addr >> 3) & 0xf;
142*5924c869SLeon Alrae }
143*5924c869SLeon Alrae 
144*5924c869SLeon Alrae static inline int get_cell_stride_shift(const MIPSITUState *s)
145*5924c869SLeon Alrae {
146*5924c869SLeon Alrae     /* Minimum interval (for EntryGain = 0) is 128 B */
147*5924c869SLeon Alrae     return 7 + (s->ITCAddressMap[1] & ITC_AM1_ENTRY_GRAIN_MASK);
148*5924c869SLeon Alrae }
149*5924c869SLeon Alrae 
150*5924c869SLeon Alrae static inline ITCStorageCell *get_cell(MIPSITUState *s,
151*5924c869SLeon Alrae                                        hwaddr addr)
152*5924c869SLeon Alrae {
153*5924c869SLeon Alrae     uint32_t cell_idx = addr >> get_cell_stride_shift(s);
154*5924c869SLeon Alrae     uint32_t num_cells = get_num_cells(s);
155*5924c869SLeon Alrae 
156*5924c869SLeon Alrae     if (cell_idx >= num_cells) {
157*5924c869SLeon Alrae         cell_idx = num_cells - 1;
158*5924c869SLeon Alrae     }
159*5924c869SLeon Alrae 
160*5924c869SLeon Alrae     return &s->cell[cell_idx];
161*5924c869SLeon Alrae }
162*5924c869SLeon Alrae 
163*5924c869SLeon Alrae /* ITC Control View */
164*5924c869SLeon Alrae 
165*5924c869SLeon Alrae static inline uint64_t view_control_read(ITCStorageCell *c)
166*5924c869SLeon Alrae {
167*5924c869SLeon Alrae     return ((uint64_t)c->tag.FIFODepth << ITC_CELL_TAG_FIFO_DEPTH) |
168*5924c869SLeon Alrae            (c->tag.FIFOPtr << ITC_CELL_TAG_FIFO_PTR) |
169*5924c869SLeon Alrae            (c->tag.FIFO << ITC_CELL_TAG_FIFO) |
170*5924c869SLeon Alrae            (c->tag.T << ITC_CELL_TAG_T) |
171*5924c869SLeon Alrae            (c->tag.E << ITC_CELL_TAG_E) |
172*5924c869SLeon Alrae            (c->tag.F << ITC_CELL_TAG_F);
173*5924c869SLeon Alrae }
174*5924c869SLeon Alrae 
175*5924c869SLeon Alrae static inline void view_control_write(ITCStorageCell *c, uint64_t val)
176*5924c869SLeon Alrae {
177*5924c869SLeon Alrae     c->tag.T = (val >> ITC_CELL_TAG_T) & 1;
178*5924c869SLeon Alrae     c->tag.E = (val >> ITC_CELL_TAG_E) & 1;
179*5924c869SLeon Alrae     c->tag.F = (val >> ITC_CELL_TAG_F) & 1;
180*5924c869SLeon Alrae 
181*5924c869SLeon Alrae     if (c->tag.E) {
182*5924c869SLeon Alrae         c->tag.FIFOPtr = 0;
183*5924c869SLeon Alrae     }
184*5924c869SLeon Alrae }
185*5924c869SLeon Alrae 
186*5924c869SLeon Alrae static uint64_t itc_storage_read(void *opaque, hwaddr addr, unsigned size)
187*5924c869SLeon Alrae {
188*5924c869SLeon Alrae     MIPSITUState *s = (MIPSITUState *)opaque;
189*5924c869SLeon Alrae     ITCStorageCell *cell = get_cell(s, addr);
190*5924c869SLeon Alrae     ITCView view = get_itc_view(addr);
191*5924c869SLeon Alrae     uint64_t ret = -1;
192*5924c869SLeon Alrae 
193*5924c869SLeon Alrae     switch (view) {
194*5924c869SLeon Alrae     case ITCVIEW_CONTROL:
195*5924c869SLeon Alrae         ret = view_control_read(cell);
196*5924c869SLeon Alrae         break;
197*5924c869SLeon Alrae     default:
198*5924c869SLeon Alrae         qemu_log_mask(LOG_GUEST_ERROR,
199*5924c869SLeon Alrae                       "itc_storage_read: Bad ITC View %d\n", (int)view);
200*5924c869SLeon Alrae         break;
201*5924c869SLeon Alrae     }
202*5924c869SLeon Alrae 
203*5924c869SLeon Alrae     return ret;
204*5924c869SLeon Alrae }
205*5924c869SLeon Alrae 
206*5924c869SLeon Alrae static void itc_storage_write(void *opaque, hwaddr addr, uint64_t data,
207*5924c869SLeon Alrae                               unsigned size)
208*5924c869SLeon Alrae {
209*5924c869SLeon Alrae     MIPSITUState *s = (MIPSITUState *)opaque;
210*5924c869SLeon Alrae     ITCStorageCell *cell = get_cell(s, addr);
211*5924c869SLeon Alrae     ITCView view = get_itc_view(addr);
212*5924c869SLeon Alrae 
213*5924c869SLeon Alrae     switch (view) {
214*5924c869SLeon Alrae     case ITCVIEW_CONTROL:
215*5924c869SLeon Alrae         view_control_write(cell, data);
216*5924c869SLeon Alrae         break;
217*5924c869SLeon Alrae     default:
218*5924c869SLeon Alrae         qemu_log_mask(LOG_GUEST_ERROR,
219*5924c869SLeon Alrae                       "itc_storage_write: Bad ITC View %d\n", (int)view);
220*5924c869SLeon Alrae         break;
221*5924c869SLeon Alrae     }
222*5924c869SLeon Alrae 
223*5924c869SLeon Alrae }
224*5924c869SLeon Alrae 
22534fa7e83SLeon Alrae static const MemoryRegionOps itc_storage_ops = {
226*5924c869SLeon Alrae     .read = itc_storage_read,
227*5924c869SLeon Alrae     .write = itc_storage_write,
22834fa7e83SLeon Alrae     .endianness = DEVICE_NATIVE_ENDIAN,
22934fa7e83SLeon Alrae };
23034fa7e83SLeon Alrae 
23134fa7e83SLeon Alrae static void itc_reset_cells(MIPSITUState *s)
23234fa7e83SLeon Alrae {
23334fa7e83SLeon Alrae     int i;
23434fa7e83SLeon Alrae 
23534fa7e83SLeon Alrae     memset(s->cell, 0, get_num_cells(s) * sizeof(s->cell[0]));
23634fa7e83SLeon Alrae 
23734fa7e83SLeon Alrae     for (i = 0; i < s->num_fifo; i++) {
23834fa7e83SLeon Alrae         s->cell[i].tag.E = 1;
23934fa7e83SLeon Alrae         s->cell[i].tag.FIFO = 1;
24034fa7e83SLeon Alrae         s->cell[i].tag.FIFODepth = ITC_CELL_DEPTH_SHIFT;
24134fa7e83SLeon Alrae     }
24234fa7e83SLeon Alrae }
24334fa7e83SLeon Alrae 
24434fa7e83SLeon Alrae static void mips_itu_init(Object *obj)
24534fa7e83SLeon Alrae {
24634fa7e83SLeon Alrae     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
24734fa7e83SLeon Alrae     MIPSITUState *s = MIPS_ITU(obj);
24834fa7e83SLeon Alrae 
24934fa7e83SLeon Alrae     memory_region_init_io(&s->storage_io, OBJECT(s), &itc_storage_ops, s,
25034fa7e83SLeon Alrae                           "mips-itc-storage", ITC_STORAGE_ADDRSPACE_SZ);
25134fa7e83SLeon Alrae     sysbus_init_mmio(sbd, &s->storage_io);
25234fa7e83SLeon Alrae 
25334fa7e83SLeon Alrae     memory_region_init_io(&s->tag_io, OBJECT(s), &itc_tag_ops, s,
25434fa7e83SLeon Alrae                           "mips-itc-tag", ITC_TAG_ADDRSPACE_SZ);
25534fa7e83SLeon Alrae }
25634fa7e83SLeon Alrae 
25734fa7e83SLeon Alrae static void mips_itu_realize(DeviceState *dev, Error **errp)
25834fa7e83SLeon Alrae {
25934fa7e83SLeon Alrae     MIPSITUState *s = MIPS_ITU(dev);
26034fa7e83SLeon Alrae 
26134fa7e83SLeon Alrae     if (s->num_fifo > ITC_FIFO_NUM_MAX) {
26234fa7e83SLeon Alrae         error_setg(errp, "Exceed maximum number of FIFO cells: %d",
26334fa7e83SLeon Alrae                    s->num_fifo);
26434fa7e83SLeon Alrae         return;
26534fa7e83SLeon Alrae     }
26634fa7e83SLeon Alrae     if (s->num_semaphores > ITC_SEMAPH_NUM_MAX) {
26734fa7e83SLeon Alrae         error_setg(errp, "Exceed maximum number of Semaphore cells: %d",
26834fa7e83SLeon Alrae                    s->num_semaphores);
26934fa7e83SLeon Alrae         return;
27034fa7e83SLeon Alrae     }
27134fa7e83SLeon Alrae 
27234fa7e83SLeon Alrae     s->cell = g_new(ITCStorageCell, get_num_cells(s));
27334fa7e83SLeon Alrae }
27434fa7e83SLeon Alrae 
27534fa7e83SLeon Alrae static void mips_itu_reset(DeviceState *dev)
27634fa7e83SLeon Alrae {
27734fa7e83SLeon Alrae     MIPSITUState *s = MIPS_ITU(dev);
27834fa7e83SLeon Alrae 
27934fa7e83SLeon Alrae     s->ITCAddressMap[0] = 0;
28034fa7e83SLeon Alrae     s->ITCAddressMap[1] =
28134fa7e83SLeon Alrae         ((ITC_STORAGE_ADDRSPACE_SZ - 1) & ITC_AM1_ADDR_MASK_MASK) |
28234fa7e83SLeon Alrae         (get_num_cells(s) << ITC_AM1_NUMENTRIES_OFS);
28334fa7e83SLeon Alrae     itc_reconfigure(s);
28434fa7e83SLeon Alrae 
28534fa7e83SLeon Alrae     itc_reset_cells(s);
28634fa7e83SLeon Alrae }
28734fa7e83SLeon Alrae 
28834fa7e83SLeon Alrae static Property mips_itu_properties[] = {
28934fa7e83SLeon Alrae     DEFINE_PROP_INT32("num-fifo", MIPSITUState, num_fifo,
29034fa7e83SLeon Alrae                       ITC_FIFO_NUM_MAX),
29134fa7e83SLeon Alrae     DEFINE_PROP_INT32("num-semaphores", MIPSITUState, num_semaphores,
29234fa7e83SLeon Alrae                       ITC_SEMAPH_NUM_MAX),
29334fa7e83SLeon Alrae     DEFINE_PROP_END_OF_LIST(),
29434fa7e83SLeon Alrae };
29534fa7e83SLeon Alrae 
29634fa7e83SLeon Alrae static void mips_itu_class_init(ObjectClass *klass, void *data)
29734fa7e83SLeon Alrae {
29834fa7e83SLeon Alrae     DeviceClass *dc = DEVICE_CLASS(klass);
29934fa7e83SLeon Alrae 
30034fa7e83SLeon Alrae     dc->props = mips_itu_properties;
30134fa7e83SLeon Alrae     dc->realize = mips_itu_realize;
30234fa7e83SLeon Alrae     dc->reset = mips_itu_reset;
30334fa7e83SLeon Alrae }
30434fa7e83SLeon Alrae 
30534fa7e83SLeon Alrae static const TypeInfo mips_itu_info = {
30634fa7e83SLeon Alrae     .name          = TYPE_MIPS_ITU,
30734fa7e83SLeon Alrae     .parent        = TYPE_SYS_BUS_DEVICE,
30834fa7e83SLeon Alrae     .instance_size = sizeof(MIPSITUState),
30934fa7e83SLeon Alrae     .instance_init = mips_itu_init,
31034fa7e83SLeon Alrae     .class_init    = mips_itu_class_init,
31134fa7e83SLeon Alrae };
31234fa7e83SLeon Alrae 
31334fa7e83SLeon Alrae static void mips_itu_register_types(void)
31434fa7e83SLeon Alrae {
31534fa7e83SLeon Alrae     type_register_static(&mips_itu_info);
31634fa7e83SLeon Alrae }
31734fa7e83SLeon Alrae 
31834fa7e83SLeon Alrae type_init(mips_itu_register_types)
319