134fa7e83SLeon Alrae /* 234fa7e83SLeon Alrae * Inter-Thread Communication Unit emulation. 334fa7e83SLeon Alrae * 434fa7e83SLeon Alrae * Copyright (c) 2016 Imagination Technologies 534fa7e83SLeon Alrae * 634fa7e83SLeon Alrae * This library is free software; you can redistribute it and/or 734fa7e83SLeon Alrae * modify it under the terms of the GNU Lesser General Public 834fa7e83SLeon Alrae * License as published by the Free Software Foundation; either 934fa7e83SLeon Alrae * version 2 of the License, or (at your option) any later version. 1034fa7e83SLeon Alrae * 1134fa7e83SLeon Alrae * This library is distributed in the hope that it will be useful, 1234fa7e83SLeon Alrae * but WITHOUT ANY WARRANTY; without even the implied warranty of 1334fa7e83SLeon Alrae * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1434fa7e83SLeon Alrae * Lesser General Public License for more details. 1534fa7e83SLeon Alrae * 1634fa7e83SLeon Alrae * You should have received a copy of the GNU Lesser General Public 1734fa7e83SLeon Alrae * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1834fa7e83SLeon Alrae */ 1934fa7e83SLeon Alrae 2034fa7e83SLeon Alrae #include "qemu/osdep.h" 2134fa7e83SLeon Alrae #include "qapi/error.h" 2234fa7e83SLeon Alrae #include "hw/hw.h" 2334fa7e83SLeon Alrae #include "hw/sysbus.h" 2434fa7e83SLeon Alrae #include "sysemu/sysemu.h" 2534fa7e83SLeon Alrae #include "hw/misc/mips_itu.h" 2634fa7e83SLeon Alrae 2734fa7e83SLeon Alrae #define ITC_TAG_ADDRSPACE_SZ (ITC_ADDRESSMAP_NUM * 8) 2834fa7e83SLeon Alrae /* Initialize as 4kB area to fit all 32 cells with default 128B grain. 2934fa7e83SLeon Alrae Storage may be resized by the software. */ 3034fa7e83SLeon Alrae #define ITC_STORAGE_ADDRSPACE_SZ 0x1000 3134fa7e83SLeon Alrae 3234fa7e83SLeon Alrae #define ITC_FIFO_NUM_MAX 16 3334fa7e83SLeon Alrae #define ITC_SEMAPH_NUM_MAX 16 3434fa7e83SLeon Alrae #define ITC_AM1_NUMENTRIES_OFS 20 3534fa7e83SLeon Alrae 36*40dc9dc3SLeon Alrae #define ITC_CELL_PV_MAX_VAL 0xFFFF 37*40dc9dc3SLeon Alrae 385924c869SLeon Alrae #define ITC_CELL_TAG_FIFO_DEPTH 28 395924c869SLeon Alrae #define ITC_CELL_TAG_FIFO_PTR 18 405924c869SLeon Alrae #define ITC_CELL_TAG_FIFO 17 415924c869SLeon Alrae #define ITC_CELL_TAG_T 16 425924c869SLeon Alrae #define ITC_CELL_TAG_F 1 435924c869SLeon Alrae #define ITC_CELL_TAG_E 0 445924c869SLeon Alrae 4534fa7e83SLeon Alrae #define ITC_AM0_BASE_ADDRESS_MASK 0xFFFFFC00ULL 4634fa7e83SLeon Alrae #define ITC_AM0_EN_MASK 0x1 4734fa7e83SLeon Alrae 4834fa7e83SLeon Alrae #define ITC_AM1_ADDR_MASK_MASK 0x1FC00 4934fa7e83SLeon Alrae #define ITC_AM1_ENTRY_GRAIN_MASK 0x7 5034fa7e83SLeon Alrae 515924c869SLeon Alrae typedef enum ITCView { 525924c869SLeon Alrae ITCVIEW_BYPASS = 0, 535924c869SLeon Alrae ITCVIEW_CONTROL = 1, 545924c869SLeon Alrae ITCVIEW_EF_SYNC = 2, 555924c869SLeon Alrae ITCVIEW_EF_TRY = 3, 565924c869SLeon Alrae ITCVIEW_PV_SYNC = 4, 575924c869SLeon Alrae ITCVIEW_PV_TRY = 5 585924c869SLeon Alrae } ITCView; 595924c869SLeon Alrae 6034fa7e83SLeon Alrae MemoryRegion *mips_itu_get_tag_region(MIPSITUState *itu) 6134fa7e83SLeon Alrae { 6234fa7e83SLeon Alrae return &itu->tag_io; 6334fa7e83SLeon Alrae } 6434fa7e83SLeon Alrae 6534fa7e83SLeon Alrae static uint64_t itc_tag_read(void *opaque, hwaddr addr, unsigned size) 6634fa7e83SLeon Alrae { 6734fa7e83SLeon Alrae MIPSITUState *tag = (MIPSITUState *)opaque; 6834fa7e83SLeon Alrae uint64_t index = addr >> 3; 6934fa7e83SLeon Alrae uint64_t ret = 0; 7034fa7e83SLeon Alrae 7134fa7e83SLeon Alrae switch (index) { 7234fa7e83SLeon Alrae case 0 ... ITC_ADDRESSMAP_NUM: 7334fa7e83SLeon Alrae ret = tag->ITCAddressMap[index]; 7434fa7e83SLeon Alrae break; 7534fa7e83SLeon Alrae default: 7634fa7e83SLeon Alrae qemu_log_mask(LOG_GUEST_ERROR, "Read 0x%" PRIx64 "\n", addr); 7734fa7e83SLeon Alrae break; 7834fa7e83SLeon Alrae } 7934fa7e83SLeon Alrae 8034fa7e83SLeon Alrae return ret; 8134fa7e83SLeon Alrae } 8234fa7e83SLeon Alrae 8334fa7e83SLeon Alrae static void itc_reconfigure(MIPSITUState *tag) 8434fa7e83SLeon Alrae { 8534fa7e83SLeon Alrae uint64_t *am = &tag->ITCAddressMap[0]; 8634fa7e83SLeon Alrae MemoryRegion *mr = &tag->storage_io; 8734fa7e83SLeon Alrae hwaddr address = am[0] & ITC_AM0_BASE_ADDRESS_MASK; 8834fa7e83SLeon Alrae uint64_t size = (1 << 10) + (am[1] & ITC_AM1_ADDR_MASK_MASK); 8934fa7e83SLeon Alrae bool is_enabled = (am[0] & ITC_AM0_EN_MASK) != 0; 9034fa7e83SLeon Alrae 9134fa7e83SLeon Alrae memory_region_transaction_begin(); 9234fa7e83SLeon Alrae if (!(size & (size - 1))) { 9334fa7e83SLeon Alrae memory_region_set_size(mr, size); 9434fa7e83SLeon Alrae } 9534fa7e83SLeon Alrae memory_region_set_address(mr, address); 9634fa7e83SLeon Alrae memory_region_set_enabled(mr, is_enabled); 9734fa7e83SLeon Alrae memory_region_transaction_commit(); 9834fa7e83SLeon Alrae } 9934fa7e83SLeon Alrae 10034fa7e83SLeon Alrae static void itc_tag_write(void *opaque, hwaddr addr, 10134fa7e83SLeon Alrae uint64_t data, unsigned size) 10234fa7e83SLeon Alrae { 10334fa7e83SLeon Alrae MIPSITUState *tag = (MIPSITUState *)opaque; 10434fa7e83SLeon Alrae uint64_t *am = &tag->ITCAddressMap[0]; 10534fa7e83SLeon Alrae uint64_t am_old, mask; 10634fa7e83SLeon Alrae uint64_t index = addr >> 3; 10734fa7e83SLeon Alrae 10834fa7e83SLeon Alrae switch (index) { 10934fa7e83SLeon Alrae case 0: 11034fa7e83SLeon Alrae mask = ITC_AM0_BASE_ADDRESS_MASK | ITC_AM0_EN_MASK; 11134fa7e83SLeon Alrae break; 11234fa7e83SLeon Alrae case 1: 11334fa7e83SLeon Alrae mask = ITC_AM1_ADDR_MASK_MASK | ITC_AM1_ENTRY_GRAIN_MASK; 11434fa7e83SLeon Alrae break; 11534fa7e83SLeon Alrae default: 11634fa7e83SLeon Alrae qemu_log_mask(LOG_GUEST_ERROR, "Bad write 0x%" PRIx64 "\n", addr); 11734fa7e83SLeon Alrae return; 11834fa7e83SLeon Alrae } 11934fa7e83SLeon Alrae 12034fa7e83SLeon Alrae am_old = am[index]; 12134fa7e83SLeon Alrae am[index] = (data & mask) | (am_old & ~mask); 12234fa7e83SLeon Alrae if (am_old != am[index]) { 12334fa7e83SLeon Alrae itc_reconfigure(tag); 12434fa7e83SLeon Alrae } 12534fa7e83SLeon Alrae } 12634fa7e83SLeon Alrae 12734fa7e83SLeon Alrae static const MemoryRegionOps itc_tag_ops = { 12834fa7e83SLeon Alrae .read = itc_tag_read, 12934fa7e83SLeon Alrae .write = itc_tag_write, 13034fa7e83SLeon Alrae .impl = { 13134fa7e83SLeon Alrae .max_access_size = 8, 13234fa7e83SLeon Alrae }, 13334fa7e83SLeon Alrae .endianness = DEVICE_NATIVE_ENDIAN, 13434fa7e83SLeon Alrae }; 13534fa7e83SLeon Alrae 13634fa7e83SLeon Alrae static inline uint32_t get_num_cells(MIPSITUState *s) 13734fa7e83SLeon Alrae { 13834fa7e83SLeon Alrae return s->num_fifo + s->num_semaphores; 13934fa7e83SLeon Alrae } 14034fa7e83SLeon Alrae 1415924c869SLeon Alrae static inline ITCView get_itc_view(hwaddr addr) 1425924c869SLeon Alrae { 1435924c869SLeon Alrae return (addr >> 3) & 0xf; 1445924c869SLeon Alrae } 1455924c869SLeon Alrae 1465924c869SLeon Alrae static inline int get_cell_stride_shift(const MIPSITUState *s) 1475924c869SLeon Alrae { 1485924c869SLeon Alrae /* Minimum interval (for EntryGain = 0) is 128 B */ 1495924c869SLeon Alrae return 7 + (s->ITCAddressMap[1] & ITC_AM1_ENTRY_GRAIN_MASK); 1505924c869SLeon Alrae } 1515924c869SLeon Alrae 1525924c869SLeon Alrae static inline ITCStorageCell *get_cell(MIPSITUState *s, 1535924c869SLeon Alrae hwaddr addr) 1545924c869SLeon Alrae { 1555924c869SLeon Alrae uint32_t cell_idx = addr >> get_cell_stride_shift(s); 1565924c869SLeon Alrae uint32_t num_cells = get_num_cells(s); 1575924c869SLeon Alrae 1585924c869SLeon Alrae if (cell_idx >= num_cells) { 1595924c869SLeon Alrae cell_idx = num_cells - 1; 1605924c869SLeon Alrae } 1615924c869SLeon Alrae 1625924c869SLeon Alrae return &s->cell[cell_idx]; 1635924c869SLeon Alrae } 1645924c869SLeon Alrae 1654051089dSLeon Alrae static void wake_blocked_threads(ITCStorageCell *c) 1664051089dSLeon Alrae { 1674051089dSLeon Alrae CPUState *cs; 1684051089dSLeon Alrae CPU_FOREACH(cs) { 1694051089dSLeon Alrae if (cs->halted && (c->blocked_threads & (1ULL << cs->cpu_index))) { 1704051089dSLeon Alrae cpu_interrupt(cs, CPU_INTERRUPT_WAKE); 1714051089dSLeon Alrae } 1724051089dSLeon Alrae } 1734051089dSLeon Alrae c->blocked_threads = 0; 1744051089dSLeon Alrae } 1754051089dSLeon Alrae 1764051089dSLeon Alrae static void QEMU_NORETURN block_thread_and_exit(ITCStorageCell *c) 1774051089dSLeon Alrae { 1784051089dSLeon Alrae c->blocked_threads |= 1ULL << current_cpu->cpu_index; 1794051089dSLeon Alrae cpu_restore_state(current_cpu, current_cpu->mem_io_pc); 1804051089dSLeon Alrae current_cpu->halted = 1; 1814051089dSLeon Alrae current_cpu->exception_index = EXCP_HLT; 1824051089dSLeon Alrae cpu_loop_exit(current_cpu); 1834051089dSLeon Alrae } 1844051089dSLeon Alrae 1855924c869SLeon Alrae /* ITC Control View */ 1865924c869SLeon Alrae 1875924c869SLeon Alrae static inline uint64_t view_control_read(ITCStorageCell *c) 1885924c869SLeon Alrae { 1895924c869SLeon Alrae return ((uint64_t)c->tag.FIFODepth << ITC_CELL_TAG_FIFO_DEPTH) | 1905924c869SLeon Alrae (c->tag.FIFOPtr << ITC_CELL_TAG_FIFO_PTR) | 1915924c869SLeon Alrae (c->tag.FIFO << ITC_CELL_TAG_FIFO) | 1925924c869SLeon Alrae (c->tag.T << ITC_CELL_TAG_T) | 1935924c869SLeon Alrae (c->tag.E << ITC_CELL_TAG_E) | 1945924c869SLeon Alrae (c->tag.F << ITC_CELL_TAG_F); 1955924c869SLeon Alrae } 1965924c869SLeon Alrae 1975924c869SLeon Alrae static inline void view_control_write(ITCStorageCell *c, uint64_t val) 1985924c869SLeon Alrae { 1995924c869SLeon Alrae c->tag.T = (val >> ITC_CELL_TAG_T) & 1; 2005924c869SLeon Alrae c->tag.E = (val >> ITC_CELL_TAG_E) & 1; 2015924c869SLeon Alrae c->tag.F = (val >> ITC_CELL_TAG_F) & 1; 2025924c869SLeon Alrae 2035924c869SLeon Alrae if (c->tag.E) { 2045924c869SLeon Alrae c->tag.FIFOPtr = 0; 2055924c869SLeon Alrae } 2065924c869SLeon Alrae } 2075924c869SLeon Alrae 2084051089dSLeon Alrae /* ITC Empty/Full View */ 2094051089dSLeon Alrae 2104051089dSLeon Alrae static uint64_t view_ef_common_read(ITCStorageCell *c, bool blocking) 2114051089dSLeon Alrae { 2124051089dSLeon Alrae uint64_t ret = 0; 2134051089dSLeon Alrae 2144051089dSLeon Alrae if (!c->tag.FIFO) { 2154051089dSLeon Alrae return 0; 2164051089dSLeon Alrae } 2174051089dSLeon Alrae 2184051089dSLeon Alrae c->tag.F = 0; 2194051089dSLeon Alrae 2204051089dSLeon Alrae if (blocking && c->tag.E) { 2214051089dSLeon Alrae block_thread_and_exit(c); 2224051089dSLeon Alrae } 2234051089dSLeon Alrae 2244051089dSLeon Alrae if (c->blocked_threads) { 2254051089dSLeon Alrae wake_blocked_threads(c); 2264051089dSLeon Alrae } 2274051089dSLeon Alrae 2284051089dSLeon Alrae if (c->tag.FIFOPtr > 0) { 2294051089dSLeon Alrae ret = c->data[c->fifo_out]; 2304051089dSLeon Alrae c->fifo_out = (c->fifo_out + 1) % ITC_CELL_DEPTH; 2314051089dSLeon Alrae c->tag.FIFOPtr--; 2324051089dSLeon Alrae } 2334051089dSLeon Alrae 2344051089dSLeon Alrae if (c->tag.FIFOPtr == 0) { 2354051089dSLeon Alrae c->tag.E = 1; 2364051089dSLeon Alrae } 2374051089dSLeon Alrae 2384051089dSLeon Alrae return ret; 2394051089dSLeon Alrae } 2404051089dSLeon Alrae 2414051089dSLeon Alrae static uint64_t view_ef_sync_read(ITCStorageCell *c) 2424051089dSLeon Alrae { 2434051089dSLeon Alrae return view_ef_common_read(c, true); 2444051089dSLeon Alrae } 2454051089dSLeon Alrae 2464051089dSLeon Alrae static uint64_t view_ef_try_read(ITCStorageCell *c) 2474051089dSLeon Alrae { 2484051089dSLeon Alrae return view_ef_common_read(c, false); 2494051089dSLeon Alrae } 2504051089dSLeon Alrae 2514051089dSLeon Alrae static inline void view_ef_common_write(ITCStorageCell *c, uint64_t val, 2524051089dSLeon Alrae bool blocking) 2534051089dSLeon Alrae { 2544051089dSLeon Alrae if (!c->tag.FIFO) { 2554051089dSLeon Alrae return; 2564051089dSLeon Alrae } 2574051089dSLeon Alrae 2584051089dSLeon Alrae c->tag.E = 0; 2594051089dSLeon Alrae 2604051089dSLeon Alrae if (blocking && c->tag.F) { 2614051089dSLeon Alrae block_thread_and_exit(c); 2624051089dSLeon Alrae } 2634051089dSLeon Alrae 2644051089dSLeon Alrae if (c->blocked_threads) { 2654051089dSLeon Alrae wake_blocked_threads(c); 2664051089dSLeon Alrae } 2674051089dSLeon Alrae 2684051089dSLeon Alrae if (c->tag.FIFOPtr < ITC_CELL_DEPTH) { 2694051089dSLeon Alrae int idx = (c->fifo_out + c->tag.FIFOPtr) % ITC_CELL_DEPTH; 2704051089dSLeon Alrae c->data[idx] = val; 2714051089dSLeon Alrae c->tag.FIFOPtr++; 2724051089dSLeon Alrae } 2734051089dSLeon Alrae 2744051089dSLeon Alrae if (c->tag.FIFOPtr == ITC_CELL_DEPTH) { 2754051089dSLeon Alrae c->tag.F = 1; 2764051089dSLeon Alrae } 2774051089dSLeon Alrae } 2784051089dSLeon Alrae 2794051089dSLeon Alrae static void view_ef_sync_write(ITCStorageCell *c, uint64_t val) 2804051089dSLeon Alrae { 2814051089dSLeon Alrae view_ef_common_write(c, val, true); 2824051089dSLeon Alrae } 2834051089dSLeon Alrae 2844051089dSLeon Alrae static void view_ef_try_write(ITCStorageCell *c, uint64_t val) 2854051089dSLeon Alrae { 2864051089dSLeon Alrae view_ef_common_write(c, val, false); 2874051089dSLeon Alrae } 2884051089dSLeon Alrae 289*40dc9dc3SLeon Alrae /* ITC P/V View */ 290*40dc9dc3SLeon Alrae 291*40dc9dc3SLeon Alrae static uint64_t view_pv_common_read(ITCStorageCell *c, bool blocking) 292*40dc9dc3SLeon Alrae { 293*40dc9dc3SLeon Alrae uint64_t ret = c->data[0]; 294*40dc9dc3SLeon Alrae 295*40dc9dc3SLeon Alrae if (c->tag.FIFO) { 296*40dc9dc3SLeon Alrae return 0; 297*40dc9dc3SLeon Alrae } 298*40dc9dc3SLeon Alrae 299*40dc9dc3SLeon Alrae if (c->data[0] > 0) { 300*40dc9dc3SLeon Alrae c->data[0]--; 301*40dc9dc3SLeon Alrae } else if (blocking) { 302*40dc9dc3SLeon Alrae block_thread_and_exit(c); 303*40dc9dc3SLeon Alrae } 304*40dc9dc3SLeon Alrae 305*40dc9dc3SLeon Alrae return ret; 306*40dc9dc3SLeon Alrae } 307*40dc9dc3SLeon Alrae 308*40dc9dc3SLeon Alrae static uint64_t view_pv_sync_read(ITCStorageCell *c) 309*40dc9dc3SLeon Alrae { 310*40dc9dc3SLeon Alrae return view_pv_common_read(c, true); 311*40dc9dc3SLeon Alrae } 312*40dc9dc3SLeon Alrae 313*40dc9dc3SLeon Alrae static uint64_t view_pv_try_read(ITCStorageCell *c) 314*40dc9dc3SLeon Alrae { 315*40dc9dc3SLeon Alrae return view_pv_common_read(c, false); 316*40dc9dc3SLeon Alrae } 317*40dc9dc3SLeon Alrae 318*40dc9dc3SLeon Alrae static inline void view_pv_common_write(ITCStorageCell *c) 319*40dc9dc3SLeon Alrae { 320*40dc9dc3SLeon Alrae if (c->tag.FIFO) { 321*40dc9dc3SLeon Alrae return; 322*40dc9dc3SLeon Alrae } 323*40dc9dc3SLeon Alrae 324*40dc9dc3SLeon Alrae if (c->data[0] < ITC_CELL_PV_MAX_VAL) { 325*40dc9dc3SLeon Alrae c->data[0]++; 326*40dc9dc3SLeon Alrae } 327*40dc9dc3SLeon Alrae 328*40dc9dc3SLeon Alrae if (c->blocked_threads) { 329*40dc9dc3SLeon Alrae wake_blocked_threads(c); 330*40dc9dc3SLeon Alrae } 331*40dc9dc3SLeon Alrae } 332*40dc9dc3SLeon Alrae 333*40dc9dc3SLeon Alrae static void view_pv_sync_write(ITCStorageCell *c) 334*40dc9dc3SLeon Alrae { 335*40dc9dc3SLeon Alrae view_pv_common_write(c); 336*40dc9dc3SLeon Alrae } 337*40dc9dc3SLeon Alrae 338*40dc9dc3SLeon Alrae static void view_pv_try_write(ITCStorageCell *c) 339*40dc9dc3SLeon Alrae { 340*40dc9dc3SLeon Alrae view_pv_common_write(c); 341*40dc9dc3SLeon Alrae } 342*40dc9dc3SLeon Alrae 3435924c869SLeon Alrae static uint64_t itc_storage_read(void *opaque, hwaddr addr, unsigned size) 3445924c869SLeon Alrae { 3455924c869SLeon Alrae MIPSITUState *s = (MIPSITUState *)opaque; 3465924c869SLeon Alrae ITCStorageCell *cell = get_cell(s, addr); 3475924c869SLeon Alrae ITCView view = get_itc_view(addr); 3485924c869SLeon Alrae uint64_t ret = -1; 3495924c869SLeon Alrae 3505924c869SLeon Alrae switch (view) { 3515924c869SLeon Alrae case ITCVIEW_CONTROL: 3525924c869SLeon Alrae ret = view_control_read(cell); 3535924c869SLeon Alrae break; 3544051089dSLeon Alrae case ITCVIEW_EF_SYNC: 3554051089dSLeon Alrae ret = view_ef_sync_read(cell); 3564051089dSLeon Alrae break; 3574051089dSLeon Alrae case ITCVIEW_EF_TRY: 3584051089dSLeon Alrae ret = view_ef_try_read(cell); 3594051089dSLeon Alrae break; 360*40dc9dc3SLeon Alrae case ITCVIEW_PV_SYNC: 361*40dc9dc3SLeon Alrae ret = view_pv_sync_read(cell); 362*40dc9dc3SLeon Alrae break; 363*40dc9dc3SLeon Alrae case ITCVIEW_PV_TRY: 364*40dc9dc3SLeon Alrae ret = view_pv_try_read(cell); 365*40dc9dc3SLeon Alrae break; 3665924c869SLeon Alrae default: 3675924c869SLeon Alrae qemu_log_mask(LOG_GUEST_ERROR, 3685924c869SLeon Alrae "itc_storage_read: Bad ITC View %d\n", (int)view); 3695924c869SLeon Alrae break; 3705924c869SLeon Alrae } 3715924c869SLeon Alrae 3725924c869SLeon Alrae return ret; 3735924c869SLeon Alrae } 3745924c869SLeon Alrae 3755924c869SLeon Alrae static void itc_storage_write(void *opaque, hwaddr addr, uint64_t data, 3765924c869SLeon Alrae unsigned size) 3775924c869SLeon Alrae { 3785924c869SLeon Alrae MIPSITUState *s = (MIPSITUState *)opaque; 3795924c869SLeon Alrae ITCStorageCell *cell = get_cell(s, addr); 3805924c869SLeon Alrae ITCView view = get_itc_view(addr); 3815924c869SLeon Alrae 3825924c869SLeon Alrae switch (view) { 3835924c869SLeon Alrae case ITCVIEW_CONTROL: 3845924c869SLeon Alrae view_control_write(cell, data); 3855924c869SLeon Alrae break; 3864051089dSLeon Alrae case ITCVIEW_EF_SYNC: 3874051089dSLeon Alrae view_ef_sync_write(cell, data); 3884051089dSLeon Alrae break; 3894051089dSLeon Alrae case ITCVIEW_EF_TRY: 3904051089dSLeon Alrae view_ef_try_write(cell, data); 3914051089dSLeon Alrae break; 392*40dc9dc3SLeon Alrae case ITCVIEW_PV_SYNC: 393*40dc9dc3SLeon Alrae view_pv_sync_write(cell); 394*40dc9dc3SLeon Alrae break; 395*40dc9dc3SLeon Alrae case ITCVIEW_PV_TRY: 396*40dc9dc3SLeon Alrae view_pv_try_write(cell); 397*40dc9dc3SLeon Alrae break; 3985924c869SLeon Alrae default: 3995924c869SLeon Alrae qemu_log_mask(LOG_GUEST_ERROR, 4005924c869SLeon Alrae "itc_storage_write: Bad ITC View %d\n", (int)view); 4015924c869SLeon Alrae break; 4025924c869SLeon Alrae } 4035924c869SLeon Alrae 4045924c869SLeon Alrae } 4055924c869SLeon Alrae 40634fa7e83SLeon Alrae static const MemoryRegionOps itc_storage_ops = { 4075924c869SLeon Alrae .read = itc_storage_read, 4085924c869SLeon Alrae .write = itc_storage_write, 40934fa7e83SLeon Alrae .endianness = DEVICE_NATIVE_ENDIAN, 41034fa7e83SLeon Alrae }; 41134fa7e83SLeon Alrae 41234fa7e83SLeon Alrae static void itc_reset_cells(MIPSITUState *s) 41334fa7e83SLeon Alrae { 41434fa7e83SLeon Alrae int i; 41534fa7e83SLeon Alrae 41634fa7e83SLeon Alrae memset(s->cell, 0, get_num_cells(s) * sizeof(s->cell[0])); 41734fa7e83SLeon Alrae 41834fa7e83SLeon Alrae for (i = 0; i < s->num_fifo; i++) { 41934fa7e83SLeon Alrae s->cell[i].tag.E = 1; 42034fa7e83SLeon Alrae s->cell[i].tag.FIFO = 1; 42134fa7e83SLeon Alrae s->cell[i].tag.FIFODepth = ITC_CELL_DEPTH_SHIFT; 42234fa7e83SLeon Alrae } 42334fa7e83SLeon Alrae } 42434fa7e83SLeon Alrae 42534fa7e83SLeon Alrae static void mips_itu_init(Object *obj) 42634fa7e83SLeon Alrae { 42734fa7e83SLeon Alrae SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 42834fa7e83SLeon Alrae MIPSITUState *s = MIPS_ITU(obj); 42934fa7e83SLeon Alrae 43034fa7e83SLeon Alrae memory_region_init_io(&s->storage_io, OBJECT(s), &itc_storage_ops, s, 43134fa7e83SLeon Alrae "mips-itc-storage", ITC_STORAGE_ADDRSPACE_SZ); 43234fa7e83SLeon Alrae sysbus_init_mmio(sbd, &s->storage_io); 43334fa7e83SLeon Alrae 43434fa7e83SLeon Alrae memory_region_init_io(&s->tag_io, OBJECT(s), &itc_tag_ops, s, 43534fa7e83SLeon Alrae "mips-itc-tag", ITC_TAG_ADDRSPACE_SZ); 43634fa7e83SLeon Alrae } 43734fa7e83SLeon Alrae 43834fa7e83SLeon Alrae static void mips_itu_realize(DeviceState *dev, Error **errp) 43934fa7e83SLeon Alrae { 44034fa7e83SLeon Alrae MIPSITUState *s = MIPS_ITU(dev); 44134fa7e83SLeon Alrae 44234fa7e83SLeon Alrae if (s->num_fifo > ITC_FIFO_NUM_MAX) { 44334fa7e83SLeon Alrae error_setg(errp, "Exceed maximum number of FIFO cells: %d", 44434fa7e83SLeon Alrae s->num_fifo); 44534fa7e83SLeon Alrae return; 44634fa7e83SLeon Alrae } 44734fa7e83SLeon Alrae if (s->num_semaphores > ITC_SEMAPH_NUM_MAX) { 44834fa7e83SLeon Alrae error_setg(errp, "Exceed maximum number of Semaphore cells: %d", 44934fa7e83SLeon Alrae s->num_semaphores); 45034fa7e83SLeon Alrae return; 45134fa7e83SLeon Alrae } 45234fa7e83SLeon Alrae 45334fa7e83SLeon Alrae s->cell = g_new(ITCStorageCell, get_num_cells(s)); 45434fa7e83SLeon Alrae } 45534fa7e83SLeon Alrae 45634fa7e83SLeon Alrae static void mips_itu_reset(DeviceState *dev) 45734fa7e83SLeon Alrae { 45834fa7e83SLeon Alrae MIPSITUState *s = MIPS_ITU(dev); 45934fa7e83SLeon Alrae 46034fa7e83SLeon Alrae s->ITCAddressMap[0] = 0; 46134fa7e83SLeon Alrae s->ITCAddressMap[1] = 46234fa7e83SLeon Alrae ((ITC_STORAGE_ADDRSPACE_SZ - 1) & ITC_AM1_ADDR_MASK_MASK) | 46334fa7e83SLeon Alrae (get_num_cells(s) << ITC_AM1_NUMENTRIES_OFS); 46434fa7e83SLeon Alrae itc_reconfigure(s); 46534fa7e83SLeon Alrae 46634fa7e83SLeon Alrae itc_reset_cells(s); 46734fa7e83SLeon Alrae } 46834fa7e83SLeon Alrae 46934fa7e83SLeon Alrae static Property mips_itu_properties[] = { 47034fa7e83SLeon Alrae DEFINE_PROP_INT32("num-fifo", MIPSITUState, num_fifo, 47134fa7e83SLeon Alrae ITC_FIFO_NUM_MAX), 47234fa7e83SLeon Alrae DEFINE_PROP_INT32("num-semaphores", MIPSITUState, num_semaphores, 47334fa7e83SLeon Alrae ITC_SEMAPH_NUM_MAX), 47434fa7e83SLeon Alrae DEFINE_PROP_END_OF_LIST(), 47534fa7e83SLeon Alrae }; 47634fa7e83SLeon Alrae 47734fa7e83SLeon Alrae static void mips_itu_class_init(ObjectClass *klass, void *data) 47834fa7e83SLeon Alrae { 47934fa7e83SLeon Alrae DeviceClass *dc = DEVICE_CLASS(klass); 48034fa7e83SLeon Alrae 48134fa7e83SLeon Alrae dc->props = mips_itu_properties; 48234fa7e83SLeon Alrae dc->realize = mips_itu_realize; 48334fa7e83SLeon Alrae dc->reset = mips_itu_reset; 48434fa7e83SLeon Alrae } 48534fa7e83SLeon Alrae 48634fa7e83SLeon Alrae static const TypeInfo mips_itu_info = { 48734fa7e83SLeon Alrae .name = TYPE_MIPS_ITU, 48834fa7e83SLeon Alrae .parent = TYPE_SYS_BUS_DEVICE, 48934fa7e83SLeon Alrae .instance_size = sizeof(MIPSITUState), 49034fa7e83SLeon Alrae .instance_init = mips_itu_init, 49134fa7e83SLeon Alrae .class_init = mips_itu_class_init, 49234fa7e83SLeon Alrae }; 49334fa7e83SLeon Alrae 49434fa7e83SLeon Alrae static void mips_itu_register_types(void) 49534fa7e83SLeon Alrae { 49634fa7e83SLeon Alrae type_register_static(&mips_itu_info); 49734fa7e83SLeon Alrae } 49834fa7e83SLeon Alrae 49934fa7e83SLeon Alrae type_init(mips_itu_register_types) 500