xref: /qemu/hw/misc/mips_itu.c (revision 4051089d61166e7b548ac4b62288a52312331f31)
134fa7e83SLeon Alrae /*
234fa7e83SLeon Alrae  * Inter-Thread Communication Unit emulation.
334fa7e83SLeon Alrae  *
434fa7e83SLeon Alrae  * Copyright (c) 2016 Imagination Technologies
534fa7e83SLeon Alrae  *
634fa7e83SLeon Alrae  * This library is free software; you can redistribute it and/or
734fa7e83SLeon Alrae  * modify it under the terms of the GNU Lesser General Public
834fa7e83SLeon Alrae  * License as published by the Free Software Foundation; either
934fa7e83SLeon Alrae  * version 2 of the License, or (at your option) any later version.
1034fa7e83SLeon Alrae  *
1134fa7e83SLeon Alrae  * This library is distributed in the hope that it will be useful,
1234fa7e83SLeon Alrae  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1334fa7e83SLeon Alrae  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1434fa7e83SLeon Alrae  * Lesser General Public License for more details.
1534fa7e83SLeon Alrae  *
1634fa7e83SLeon Alrae  * You should have received a copy of the GNU Lesser General Public
1734fa7e83SLeon Alrae  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1834fa7e83SLeon Alrae  */
1934fa7e83SLeon Alrae 
2034fa7e83SLeon Alrae #include "qemu/osdep.h"
2134fa7e83SLeon Alrae #include "qapi/error.h"
2234fa7e83SLeon Alrae #include "hw/hw.h"
2334fa7e83SLeon Alrae #include "hw/sysbus.h"
2434fa7e83SLeon Alrae #include "sysemu/sysemu.h"
2534fa7e83SLeon Alrae #include "hw/misc/mips_itu.h"
2634fa7e83SLeon Alrae 
2734fa7e83SLeon Alrae #define ITC_TAG_ADDRSPACE_SZ (ITC_ADDRESSMAP_NUM * 8)
2834fa7e83SLeon Alrae /* Initialize as 4kB area to fit all 32 cells with default 128B grain.
2934fa7e83SLeon Alrae    Storage may be resized by the software. */
3034fa7e83SLeon Alrae #define ITC_STORAGE_ADDRSPACE_SZ 0x1000
3134fa7e83SLeon Alrae 
3234fa7e83SLeon Alrae #define ITC_FIFO_NUM_MAX 16
3334fa7e83SLeon Alrae #define ITC_SEMAPH_NUM_MAX 16
3434fa7e83SLeon Alrae #define ITC_AM1_NUMENTRIES_OFS 20
3534fa7e83SLeon Alrae 
365924c869SLeon Alrae #define ITC_CELL_TAG_FIFO_DEPTH 28
375924c869SLeon Alrae #define ITC_CELL_TAG_FIFO_PTR 18
385924c869SLeon Alrae #define ITC_CELL_TAG_FIFO 17
395924c869SLeon Alrae #define ITC_CELL_TAG_T 16
405924c869SLeon Alrae #define ITC_CELL_TAG_F 1
415924c869SLeon Alrae #define ITC_CELL_TAG_E 0
425924c869SLeon Alrae 
4334fa7e83SLeon Alrae #define ITC_AM0_BASE_ADDRESS_MASK 0xFFFFFC00ULL
4434fa7e83SLeon Alrae #define ITC_AM0_EN_MASK 0x1
4534fa7e83SLeon Alrae 
4634fa7e83SLeon Alrae #define ITC_AM1_ADDR_MASK_MASK 0x1FC00
4734fa7e83SLeon Alrae #define ITC_AM1_ENTRY_GRAIN_MASK 0x7
4834fa7e83SLeon Alrae 
495924c869SLeon Alrae typedef enum ITCView {
505924c869SLeon Alrae     ITCVIEW_BYPASS  = 0,
515924c869SLeon Alrae     ITCVIEW_CONTROL = 1,
525924c869SLeon Alrae     ITCVIEW_EF_SYNC = 2,
535924c869SLeon Alrae     ITCVIEW_EF_TRY  = 3,
545924c869SLeon Alrae     ITCVIEW_PV_SYNC = 4,
555924c869SLeon Alrae     ITCVIEW_PV_TRY  = 5
565924c869SLeon Alrae } ITCView;
575924c869SLeon Alrae 
5834fa7e83SLeon Alrae MemoryRegion *mips_itu_get_tag_region(MIPSITUState *itu)
5934fa7e83SLeon Alrae {
6034fa7e83SLeon Alrae     return &itu->tag_io;
6134fa7e83SLeon Alrae }
6234fa7e83SLeon Alrae 
6334fa7e83SLeon Alrae static uint64_t itc_tag_read(void *opaque, hwaddr addr, unsigned size)
6434fa7e83SLeon Alrae {
6534fa7e83SLeon Alrae     MIPSITUState *tag = (MIPSITUState *)opaque;
6634fa7e83SLeon Alrae     uint64_t index = addr >> 3;
6734fa7e83SLeon Alrae     uint64_t ret = 0;
6834fa7e83SLeon Alrae 
6934fa7e83SLeon Alrae     switch (index) {
7034fa7e83SLeon Alrae     case 0 ... ITC_ADDRESSMAP_NUM:
7134fa7e83SLeon Alrae         ret = tag->ITCAddressMap[index];
7234fa7e83SLeon Alrae         break;
7334fa7e83SLeon Alrae     default:
7434fa7e83SLeon Alrae         qemu_log_mask(LOG_GUEST_ERROR, "Read 0x%" PRIx64 "\n", addr);
7534fa7e83SLeon Alrae         break;
7634fa7e83SLeon Alrae     }
7734fa7e83SLeon Alrae 
7834fa7e83SLeon Alrae     return ret;
7934fa7e83SLeon Alrae }
8034fa7e83SLeon Alrae 
8134fa7e83SLeon Alrae static void itc_reconfigure(MIPSITUState *tag)
8234fa7e83SLeon Alrae {
8334fa7e83SLeon Alrae     uint64_t *am = &tag->ITCAddressMap[0];
8434fa7e83SLeon Alrae     MemoryRegion *mr = &tag->storage_io;
8534fa7e83SLeon Alrae     hwaddr address = am[0] & ITC_AM0_BASE_ADDRESS_MASK;
8634fa7e83SLeon Alrae     uint64_t size = (1 << 10) + (am[1] & ITC_AM1_ADDR_MASK_MASK);
8734fa7e83SLeon Alrae     bool is_enabled = (am[0] & ITC_AM0_EN_MASK) != 0;
8834fa7e83SLeon Alrae 
8934fa7e83SLeon Alrae     memory_region_transaction_begin();
9034fa7e83SLeon Alrae     if (!(size & (size - 1))) {
9134fa7e83SLeon Alrae         memory_region_set_size(mr, size);
9234fa7e83SLeon Alrae     }
9334fa7e83SLeon Alrae     memory_region_set_address(mr, address);
9434fa7e83SLeon Alrae     memory_region_set_enabled(mr, is_enabled);
9534fa7e83SLeon Alrae     memory_region_transaction_commit();
9634fa7e83SLeon Alrae }
9734fa7e83SLeon Alrae 
9834fa7e83SLeon Alrae static void itc_tag_write(void *opaque, hwaddr addr,
9934fa7e83SLeon Alrae                           uint64_t data, unsigned size)
10034fa7e83SLeon Alrae {
10134fa7e83SLeon Alrae     MIPSITUState *tag = (MIPSITUState *)opaque;
10234fa7e83SLeon Alrae     uint64_t *am = &tag->ITCAddressMap[0];
10334fa7e83SLeon Alrae     uint64_t am_old, mask;
10434fa7e83SLeon Alrae     uint64_t index = addr >> 3;
10534fa7e83SLeon Alrae 
10634fa7e83SLeon Alrae     switch (index) {
10734fa7e83SLeon Alrae     case 0:
10834fa7e83SLeon Alrae         mask = ITC_AM0_BASE_ADDRESS_MASK | ITC_AM0_EN_MASK;
10934fa7e83SLeon Alrae         break;
11034fa7e83SLeon Alrae     case 1:
11134fa7e83SLeon Alrae         mask = ITC_AM1_ADDR_MASK_MASK | ITC_AM1_ENTRY_GRAIN_MASK;
11234fa7e83SLeon Alrae         break;
11334fa7e83SLeon Alrae     default:
11434fa7e83SLeon Alrae         qemu_log_mask(LOG_GUEST_ERROR, "Bad write 0x%" PRIx64 "\n", addr);
11534fa7e83SLeon Alrae         return;
11634fa7e83SLeon Alrae     }
11734fa7e83SLeon Alrae 
11834fa7e83SLeon Alrae     am_old = am[index];
11934fa7e83SLeon Alrae     am[index] = (data & mask) | (am_old & ~mask);
12034fa7e83SLeon Alrae     if (am_old != am[index]) {
12134fa7e83SLeon Alrae         itc_reconfigure(tag);
12234fa7e83SLeon Alrae     }
12334fa7e83SLeon Alrae }
12434fa7e83SLeon Alrae 
12534fa7e83SLeon Alrae static const MemoryRegionOps itc_tag_ops = {
12634fa7e83SLeon Alrae     .read = itc_tag_read,
12734fa7e83SLeon Alrae     .write = itc_tag_write,
12834fa7e83SLeon Alrae     .impl = {
12934fa7e83SLeon Alrae         .max_access_size = 8,
13034fa7e83SLeon Alrae     },
13134fa7e83SLeon Alrae     .endianness = DEVICE_NATIVE_ENDIAN,
13234fa7e83SLeon Alrae };
13334fa7e83SLeon Alrae 
13434fa7e83SLeon Alrae static inline uint32_t get_num_cells(MIPSITUState *s)
13534fa7e83SLeon Alrae {
13634fa7e83SLeon Alrae     return s->num_fifo + s->num_semaphores;
13734fa7e83SLeon Alrae }
13834fa7e83SLeon Alrae 
1395924c869SLeon Alrae static inline ITCView get_itc_view(hwaddr addr)
1405924c869SLeon Alrae {
1415924c869SLeon Alrae     return (addr >> 3) & 0xf;
1425924c869SLeon Alrae }
1435924c869SLeon Alrae 
1445924c869SLeon Alrae static inline int get_cell_stride_shift(const MIPSITUState *s)
1455924c869SLeon Alrae {
1465924c869SLeon Alrae     /* Minimum interval (for EntryGain = 0) is 128 B */
1475924c869SLeon Alrae     return 7 + (s->ITCAddressMap[1] & ITC_AM1_ENTRY_GRAIN_MASK);
1485924c869SLeon Alrae }
1495924c869SLeon Alrae 
1505924c869SLeon Alrae static inline ITCStorageCell *get_cell(MIPSITUState *s,
1515924c869SLeon Alrae                                        hwaddr addr)
1525924c869SLeon Alrae {
1535924c869SLeon Alrae     uint32_t cell_idx = addr >> get_cell_stride_shift(s);
1545924c869SLeon Alrae     uint32_t num_cells = get_num_cells(s);
1555924c869SLeon Alrae 
1565924c869SLeon Alrae     if (cell_idx >= num_cells) {
1575924c869SLeon Alrae         cell_idx = num_cells - 1;
1585924c869SLeon Alrae     }
1595924c869SLeon Alrae 
1605924c869SLeon Alrae     return &s->cell[cell_idx];
1615924c869SLeon Alrae }
1625924c869SLeon Alrae 
163*4051089dSLeon Alrae static void wake_blocked_threads(ITCStorageCell *c)
164*4051089dSLeon Alrae {
165*4051089dSLeon Alrae     CPUState *cs;
166*4051089dSLeon Alrae     CPU_FOREACH(cs) {
167*4051089dSLeon Alrae         if (cs->halted && (c->blocked_threads & (1ULL << cs->cpu_index))) {
168*4051089dSLeon Alrae             cpu_interrupt(cs, CPU_INTERRUPT_WAKE);
169*4051089dSLeon Alrae         }
170*4051089dSLeon Alrae     }
171*4051089dSLeon Alrae     c->blocked_threads = 0;
172*4051089dSLeon Alrae }
173*4051089dSLeon Alrae 
174*4051089dSLeon Alrae static void QEMU_NORETURN block_thread_and_exit(ITCStorageCell *c)
175*4051089dSLeon Alrae {
176*4051089dSLeon Alrae     c->blocked_threads |= 1ULL << current_cpu->cpu_index;
177*4051089dSLeon Alrae     cpu_restore_state(current_cpu, current_cpu->mem_io_pc);
178*4051089dSLeon Alrae     current_cpu->halted = 1;
179*4051089dSLeon Alrae     current_cpu->exception_index = EXCP_HLT;
180*4051089dSLeon Alrae     cpu_loop_exit(current_cpu);
181*4051089dSLeon Alrae }
182*4051089dSLeon Alrae 
1835924c869SLeon Alrae /* ITC Control View */
1845924c869SLeon Alrae 
1855924c869SLeon Alrae static inline uint64_t view_control_read(ITCStorageCell *c)
1865924c869SLeon Alrae {
1875924c869SLeon Alrae     return ((uint64_t)c->tag.FIFODepth << ITC_CELL_TAG_FIFO_DEPTH) |
1885924c869SLeon Alrae            (c->tag.FIFOPtr << ITC_CELL_TAG_FIFO_PTR) |
1895924c869SLeon Alrae            (c->tag.FIFO << ITC_CELL_TAG_FIFO) |
1905924c869SLeon Alrae            (c->tag.T << ITC_CELL_TAG_T) |
1915924c869SLeon Alrae            (c->tag.E << ITC_CELL_TAG_E) |
1925924c869SLeon Alrae            (c->tag.F << ITC_CELL_TAG_F);
1935924c869SLeon Alrae }
1945924c869SLeon Alrae 
1955924c869SLeon Alrae static inline void view_control_write(ITCStorageCell *c, uint64_t val)
1965924c869SLeon Alrae {
1975924c869SLeon Alrae     c->tag.T = (val >> ITC_CELL_TAG_T) & 1;
1985924c869SLeon Alrae     c->tag.E = (val >> ITC_CELL_TAG_E) & 1;
1995924c869SLeon Alrae     c->tag.F = (val >> ITC_CELL_TAG_F) & 1;
2005924c869SLeon Alrae 
2015924c869SLeon Alrae     if (c->tag.E) {
2025924c869SLeon Alrae         c->tag.FIFOPtr = 0;
2035924c869SLeon Alrae     }
2045924c869SLeon Alrae }
2055924c869SLeon Alrae 
206*4051089dSLeon Alrae /* ITC Empty/Full View */
207*4051089dSLeon Alrae 
208*4051089dSLeon Alrae static uint64_t view_ef_common_read(ITCStorageCell *c, bool blocking)
209*4051089dSLeon Alrae {
210*4051089dSLeon Alrae     uint64_t ret = 0;
211*4051089dSLeon Alrae 
212*4051089dSLeon Alrae     if (!c->tag.FIFO) {
213*4051089dSLeon Alrae         return 0;
214*4051089dSLeon Alrae     }
215*4051089dSLeon Alrae 
216*4051089dSLeon Alrae     c->tag.F = 0;
217*4051089dSLeon Alrae 
218*4051089dSLeon Alrae     if (blocking && c->tag.E) {
219*4051089dSLeon Alrae         block_thread_and_exit(c);
220*4051089dSLeon Alrae     }
221*4051089dSLeon Alrae 
222*4051089dSLeon Alrae     if (c->blocked_threads) {
223*4051089dSLeon Alrae         wake_blocked_threads(c);
224*4051089dSLeon Alrae     }
225*4051089dSLeon Alrae 
226*4051089dSLeon Alrae     if (c->tag.FIFOPtr > 0) {
227*4051089dSLeon Alrae         ret = c->data[c->fifo_out];
228*4051089dSLeon Alrae         c->fifo_out = (c->fifo_out + 1) % ITC_CELL_DEPTH;
229*4051089dSLeon Alrae         c->tag.FIFOPtr--;
230*4051089dSLeon Alrae     }
231*4051089dSLeon Alrae 
232*4051089dSLeon Alrae     if (c->tag.FIFOPtr == 0) {
233*4051089dSLeon Alrae         c->tag.E = 1;
234*4051089dSLeon Alrae     }
235*4051089dSLeon Alrae 
236*4051089dSLeon Alrae     return ret;
237*4051089dSLeon Alrae }
238*4051089dSLeon Alrae 
239*4051089dSLeon Alrae static uint64_t view_ef_sync_read(ITCStorageCell *c)
240*4051089dSLeon Alrae {
241*4051089dSLeon Alrae     return view_ef_common_read(c, true);
242*4051089dSLeon Alrae }
243*4051089dSLeon Alrae 
244*4051089dSLeon Alrae static uint64_t view_ef_try_read(ITCStorageCell *c)
245*4051089dSLeon Alrae {
246*4051089dSLeon Alrae     return view_ef_common_read(c, false);
247*4051089dSLeon Alrae }
248*4051089dSLeon Alrae 
249*4051089dSLeon Alrae static inline void view_ef_common_write(ITCStorageCell *c, uint64_t val,
250*4051089dSLeon Alrae                                         bool blocking)
251*4051089dSLeon Alrae {
252*4051089dSLeon Alrae     if (!c->tag.FIFO) {
253*4051089dSLeon Alrae         return;
254*4051089dSLeon Alrae     }
255*4051089dSLeon Alrae 
256*4051089dSLeon Alrae     c->tag.E = 0;
257*4051089dSLeon Alrae 
258*4051089dSLeon Alrae     if (blocking && c->tag.F) {
259*4051089dSLeon Alrae         block_thread_and_exit(c);
260*4051089dSLeon Alrae     }
261*4051089dSLeon Alrae 
262*4051089dSLeon Alrae     if (c->blocked_threads) {
263*4051089dSLeon Alrae         wake_blocked_threads(c);
264*4051089dSLeon Alrae     }
265*4051089dSLeon Alrae 
266*4051089dSLeon Alrae     if (c->tag.FIFOPtr < ITC_CELL_DEPTH) {
267*4051089dSLeon Alrae         int idx = (c->fifo_out + c->tag.FIFOPtr) % ITC_CELL_DEPTH;
268*4051089dSLeon Alrae         c->data[idx] = val;
269*4051089dSLeon Alrae         c->tag.FIFOPtr++;
270*4051089dSLeon Alrae     }
271*4051089dSLeon Alrae 
272*4051089dSLeon Alrae     if (c->tag.FIFOPtr == ITC_CELL_DEPTH) {
273*4051089dSLeon Alrae         c->tag.F = 1;
274*4051089dSLeon Alrae     }
275*4051089dSLeon Alrae }
276*4051089dSLeon Alrae 
277*4051089dSLeon Alrae static void view_ef_sync_write(ITCStorageCell *c, uint64_t val)
278*4051089dSLeon Alrae {
279*4051089dSLeon Alrae     view_ef_common_write(c, val, true);
280*4051089dSLeon Alrae }
281*4051089dSLeon Alrae 
282*4051089dSLeon Alrae static void view_ef_try_write(ITCStorageCell *c, uint64_t val)
283*4051089dSLeon Alrae {
284*4051089dSLeon Alrae     view_ef_common_write(c, val, false);
285*4051089dSLeon Alrae }
286*4051089dSLeon Alrae 
2875924c869SLeon Alrae static uint64_t itc_storage_read(void *opaque, hwaddr addr, unsigned size)
2885924c869SLeon Alrae {
2895924c869SLeon Alrae     MIPSITUState *s = (MIPSITUState *)opaque;
2905924c869SLeon Alrae     ITCStorageCell *cell = get_cell(s, addr);
2915924c869SLeon Alrae     ITCView view = get_itc_view(addr);
2925924c869SLeon Alrae     uint64_t ret = -1;
2935924c869SLeon Alrae 
2945924c869SLeon Alrae     switch (view) {
2955924c869SLeon Alrae     case ITCVIEW_CONTROL:
2965924c869SLeon Alrae         ret = view_control_read(cell);
2975924c869SLeon Alrae         break;
298*4051089dSLeon Alrae     case ITCVIEW_EF_SYNC:
299*4051089dSLeon Alrae         ret = view_ef_sync_read(cell);
300*4051089dSLeon Alrae         break;
301*4051089dSLeon Alrae     case ITCVIEW_EF_TRY:
302*4051089dSLeon Alrae         ret = view_ef_try_read(cell);
303*4051089dSLeon Alrae         break;
3045924c869SLeon Alrae     default:
3055924c869SLeon Alrae         qemu_log_mask(LOG_GUEST_ERROR,
3065924c869SLeon Alrae                       "itc_storage_read: Bad ITC View %d\n", (int)view);
3075924c869SLeon Alrae         break;
3085924c869SLeon Alrae     }
3095924c869SLeon Alrae 
3105924c869SLeon Alrae     return ret;
3115924c869SLeon Alrae }
3125924c869SLeon Alrae 
3135924c869SLeon Alrae static void itc_storage_write(void *opaque, hwaddr addr, uint64_t data,
3145924c869SLeon Alrae                               unsigned size)
3155924c869SLeon Alrae {
3165924c869SLeon Alrae     MIPSITUState *s = (MIPSITUState *)opaque;
3175924c869SLeon Alrae     ITCStorageCell *cell = get_cell(s, addr);
3185924c869SLeon Alrae     ITCView view = get_itc_view(addr);
3195924c869SLeon Alrae 
3205924c869SLeon Alrae     switch (view) {
3215924c869SLeon Alrae     case ITCVIEW_CONTROL:
3225924c869SLeon Alrae         view_control_write(cell, data);
3235924c869SLeon Alrae         break;
324*4051089dSLeon Alrae     case ITCVIEW_EF_SYNC:
325*4051089dSLeon Alrae         view_ef_sync_write(cell, data);
326*4051089dSLeon Alrae         break;
327*4051089dSLeon Alrae     case ITCVIEW_EF_TRY:
328*4051089dSLeon Alrae         view_ef_try_write(cell, data);
329*4051089dSLeon Alrae         break;
3305924c869SLeon Alrae     default:
3315924c869SLeon Alrae         qemu_log_mask(LOG_GUEST_ERROR,
3325924c869SLeon Alrae                       "itc_storage_write: Bad ITC View %d\n", (int)view);
3335924c869SLeon Alrae         break;
3345924c869SLeon Alrae     }
3355924c869SLeon Alrae 
3365924c869SLeon Alrae }
3375924c869SLeon Alrae 
33834fa7e83SLeon Alrae static const MemoryRegionOps itc_storage_ops = {
3395924c869SLeon Alrae     .read = itc_storage_read,
3405924c869SLeon Alrae     .write = itc_storage_write,
34134fa7e83SLeon Alrae     .endianness = DEVICE_NATIVE_ENDIAN,
34234fa7e83SLeon Alrae };
34334fa7e83SLeon Alrae 
34434fa7e83SLeon Alrae static void itc_reset_cells(MIPSITUState *s)
34534fa7e83SLeon Alrae {
34634fa7e83SLeon Alrae     int i;
34734fa7e83SLeon Alrae 
34834fa7e83SLeon Alrae     memset(s->cell, 0, get_num_cells(s) * sizeof(s->cell[0]));
34934fa7e83SLeon Alrae 
35034fa7e83SLeon Alrae     for (i = 0; i < s->num_fifo; i++) {
35134fa7e83SLeon Alrae         s->cell[i].tag.E = 1;
35234fa7e83SLeon Alrae         s->cell[i].tag.FIFO = 1;
35334fa7e83SLeon Alrae         s->cell[i].tag.FIFODepth = ITC_CELL_DEPTH_SHIFT;
35434fa7e83SLeon Alrae     }
35534fa7e83SLeon Alrae }
35634fa7e83SLeon Alrae 
35734fa7e83SLeon Alrae static void mips_itu_init(Object *obj)
35834fa7e83SLeon Alrae {
35934fa7e83SLeon Alrae     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
36034fa7e83SLeon Alrae     MIPSITUState *s = MIPS_ITU(obj);
36134fa7e83SLeon Alrae 
36234fa7e83SLeon Alrae     memory_region_init_io(&s->storage_io, OBJECT(s), &itc_storage_ops, s,
36334fa7e83SLeon Alrae                           "mips-itc-storage", ITC_STORAGE_ADDRSPACE_SZ);
36434fa7e83SLeon Alrae     sysbus_init_mmio(sbd, &s->storage_io);
36534fa7e83SLeon Alrae 
36634fa7e83SLeon Alrae     memory_region_init_io(&s->tag_io, OBJECT(s), &itc_tag_ops, s,
36734fa7e83SLeon Alrae                           "mips-itc-tag", ITC_TAG_ADDRSPACE_SZ);
36834fa7e83SLeon Alrae }
36934fa7e83SLeon Alrae 
37034fa7e83SLeon Alrae static void mips_itu_realize(DeviceState *dev, Error **errp)
37134fa7e83SLeon Alrae {
37234fa7e83SLeon Alrae     MIPSITUState *s = MIPS_ITU(dev);
37334fa7e83SLeon Alrae 
37434fa7e83SLeon Alrae     if (s->num_fifo > ITC_FIFO_NUM_MAX) {
37534fa7e83SLeon Alrae         error_setg(errp, "Exceed maximum number of FIFO cells: %d",
37634fa7e83SLeon Alrae                    s->num_fifo);
37734fa7e83SLeon Alrae         return;
37834fa7e83SLeon Alrae     }
37934fa7e83SLeon Alrae     if (s->num_semaphores > ITC_SEMAPH_NUM_MAX) {
38034fa7e83SLeon Alrae         error_setg(errp, "Exceed maximum number of Semaphore cells: %d",
38134fa7e83SLeon Alrae                    s->num_semaphores);
38234fa7e83SLeon Alrae         return;
38334fa7e83SLeon Alrae     }
38434fa7e83SLeon Alrae 
38534fa7e83SLeon Alrae     s->cell = g_new(ITCStorageCell, get_num_cells(s));
38634fa7e83SLeon Alrae }
38734fa7e83SLeon Alrae 
38834fa7e83SLeon Alrae static void mips_itu_reset(DeviceState *dev)
38934fa7e83SLeon Alrae {
39034fa7e83SLeon Alrae     MIPSITUState *s = MIPS_ITU(dev);
39134fa7e83SLeon Alrae 
39234fa7e83SLeon Alrae     s->ITCAddressMap[0] = 0;
39334fa7e83SLeon Alrae     s->ITCAddressMap[1] =
39434fa7e83SLeon Alrae         ((ITC_STORAGE_ADDRSPACE_SZ - 1) & ITC_AM1_ADDR_MASK_MASK) |
39534fa7e83SLeon Alrae         (get_num_cells(s) << ITC_AM1_NUMENTRIES_OFS);
39634fa7e83SLeon Alrae     itc_reconfigure(s);
39734fa7e83SLeon Alrae 
39834fa7e83SLeon Alrae     itc_reset_cells(s);
39934fa7e83SLeon Alrae }
40034fa7e83SLeon Alrae 
40134fa7e83SLeon Alrae static Property mips_itu_properties[] = {
40234fa7e83SLeon Alrae     DEFINE_PROP_INT32("num-fifo", MIPSITUState, num_fifo,
40334fa7e83SLeon Alrae                       ITC_FIFO_NUM_MAX),
40434fa7e83SLeon Alrae     DEFINE_PROP_INT32("num-semaphores", MIPSITUState, num_semaphores,
40534fa7e83SLeon Alrae                       ITC_SEMAPH_NUM_MAX),
40634fa7e83SLeon Alrae     DEFINE_PROP_END_OF_LIST(),
40734fa7e83SLeon Alrae };
40834fa7e83SLeon Alrae 
40934fa7e83SLeon Alrae static void mips_itu_class_init(ObjectClass *klass, void *data)
41034fa7e83SLeon Alrae {
41134fa7e83SLeon Alrae     DeviceClass *dc = DEVICE_CLASS(klass);
41234fa7e83SLeon Alrae 
41334fa7e83SLeon Alrae     dc->props = mips_itu_properties;
41434fa7e83SLeon Alrae     dc->realize = mips_itu_realize;
41534fa7e83SLeon Alrae     dc->reset = mips_itu_reset;
41634fa7e83SLeon Alrae }
41734fa7e83SLeon Alrae 
41834fa7e83SLeon Alrae static const TypeInfo mips_itu_info = {
41934fa7e83SLeon Alrae     .name          = TYPE_MIPS_ITU,
42034fa7e83SLeon Alrae     .parent        = TYPE_SYS_BUS_DEVICE,
42134fa7e83SLeon Alrae     .instance_size = sizeof(MIPSITUState),
42234fa7e83SLeon Alrae     .instance_init = mips_itu_init,
42334fa7e83SLeon Alrae     .class_init    = mips_itu_class_init,
42434fa7e83SLeon Alrae };
42534fa7e83SLeon Alrae 
42634fa7e83SLeon Alrae static void mips_itu_register_types(void)
42734fa7e83SLeon Alrae {
42834fa7e83SLeon Alrae     type_register_static(&mips_itu_info);
42934fa7e83SLeon Alrae }
43034fa7e83SLeon Alrae 
43134fa7e83SLeon Alrae type_init(mips_itu_register_types)
432