10f25065cSBin Meng /*
20f25065cSBin Meng * Microchip PolarFire SoC SYSREG module emulation
30f25065cSBin Meng *
40f25065cSBin Meng * Copyright (c) 2020 Wind River Systems, Inc.
50f25065cSBin Meng *
60f25065cSBin Meng * Author:
70f25065cSBin Meng * Bin Meng <bin.meng@windriver.com>
80f25065cSBin Meng *
90f25065cSBin Meng * This program is free software; you can redistribute it and/or
100f25065cSBin Meng * modify it under the terms of the GNU General Public License as
110f25065cSBin Meng * published by the Free Software Foundation; either version 2 or
120f25065cSBin Meng * (at your option) version 3 of the License.
130f25065cSBin Meng *
140f25065cSBin Meng * This program is distributed in the hope that it will be useful,
150f25065cSBin Meng * but WITHOUT ANY WARRANTY; without even the implied warranty of
160f25065cSBin Meng * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
170f25065cSBin Meng * GNU General Public License for more details.
180f25065cSBin Meng *
190f25065cSBin Meng * You should have received a copy of the GNU General Public License along
200f25065cSBin Meng * with this program; if not, see <http://www.gnu.org/licenses/>.
210f25065cSBin Meng */
220f25065cSBin Meng
230f25065cSBin Meng #include "qemu/osdep.h"
240f25065cSBin Meng #include "qemu/bitops.h"
250f25065cSBin Meng #include "qemu/log.h"
260f25065cSBin Meng #include "qapi/error.h"
27592f0a94SConor Dooley #include "hw/irq.h"
280f25065cSBin Meng #include "hw/sysbus.h"
290f25065cSBin Meng #include "hw/misc/mchp_pfsoc_sysreg.h"
30*4c1a39eeSSebastian Huber #include "system/runstate.h"
310f25065cSBin Meng
32*4c1a39eeSSebastian Huber #define MSS_RESET_CR 0x18
330f25065cSBin Meng #define ENVM_CR 0xb8
34592f0a94SConor Dooley #define MESSAGE_INT 0x118c
350f25065cSBin Meng
mchp_pfsoc_sysreg_read(void * opaque,hwaddr offset,unsigned size)360f25065cSBin Meng static uint64_t mchp_pfsoc_sysreg_read(void *opaque, hwaddr offset,
370f25065cSBin Meng unsigned size)
380f25065cSBin Meng {
390f25065cSBin Meng uint32_t val = 0;
400f25065cSBin Meng
410f25065cSBin Meng switch (offset) {
420f25065cSBin Meng case ENVM_CR:
430f25065cSBin Meng /* Indicate the eNVM is running at the configured divider rate */
440f25065cSBin Meng val = BIT(6);
450f25065cSBin Meng break;
460f25065cSBin Meng default:
470f25065cSBin Meng qemu_log_mask(LOG_UNIMP, "%s: unimplemented device read "
480f25065cSBin Meng "(size %d, offset 0x%" HWADDR_PRIx ")\n",
490f25065cSBin Meng __func__, size, offset);
500f25065cSBin Meng break;
510f25065cSBin Meng }
520f25065cSBin Meng
530f25065cSBin Meng return val;
540f25065cSBin Meng }
550f25065cSBin Meng
mchp_pfsoc_sysreg_write(void * opaque,hwaddr offset,uint64_t value,unsigned size)560f25065cSBin Meng static void mchp_pfsoc_sysreg_write(void *opaque, hwaddr offset,
570f25065cSBin Meng uint64_t value, unsigned size)
580f25065cSBin Meng {
59592f0a94SConor Dooley MchpPfSoCSysregState *s = opaque;
60592f0a94SConor Dooley switch (offset) {
61*4c1a39eeSSebastian Huber case MSS_RESET_CR:
62*4c1a39eeSSebastian Huber if (value == 0xdead) {
63*4c1a39eeSSebastian Huber qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
64*4c1a39eeSSebastian Huber }
65*4c1a39eeSSebastian Huber break;
66592f0a94SConor Dooley case MESSAGE_INT:
67592f0a94SConor Dooley qemu_irq_lower(s->irq);
68592f0a94SConor Dooley break;
69592f0a94SConor Dooley default:
700f25065cSBin Meng qemu_log_mask(LOG_UNIMP, "%s: unimplemented device write "
710f25065cSBin Meng "(size %d, value 0x%" PRIx64
720f25065cSBin Meng ", offset 0x%" HWADDR_PRIx ")\n",
730f25065cSBin Meng __func__, size, value, offset);
740f25065cSBin Meng }
75592f0a94SConor Dooley }
760f25065cSBin Meng
770f25065cSBin Meng static const MemoryRegionOps mchp_pfsoc_sysreg_ops = {
780f25065cSBin Meng .read = mchp_pfsoc_sysreg_read,
790f25065cSBin Meng .write = mchp_pfsoc_sysreg_write,
800f25065cSBin Meng .endianness = DEVICE_LITTLE_ENDIAN,
810f25065cSBin Meng };
820f25065cSBin Meng
mchp_pfsoc_sysreg_realize(DeviceState * dev,Error ** errp)830f25065cSBin Meng static void mchp_pfsoc_sysreg_realize(DeviceState *dev, Error **errp)
840f25065cSBin Meng {
850f25065cSBin Meng MchpPfSoCSysregState *s = MCHP_PFSOC_SYSREG(dev);
860f25065cSBin Meng
870f25065cSBin Meng memory_region_init_io(&s->sysreg, OBJECT(dev),
880f25065cSBin Meng &mchp_pfsoc_sysreg_ops, s,
890f25065cSBin Meng "mchp.pfsoc.sysreg",
900f25065cSBin Meng MCHP_PFSOC_SYSREG_REG_SIZE);
910f25065cSBin Meng sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->sysreg);
92592f0a94SConor Dooley sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq);
930f25065cSBin Meng }
940f25065cSBin Meng
mchp_pfsoc_sysreg_class_init(ObjectClass * klass,const void * data)9512d1a768SPhilippe Mathieu-Daudé static void mchp_pfsoc_sysreg_class_init(ObjectClass *klass, const void *data)
960f25065cSBin Meng {
970f25065cSBin Meng DeviceClass *dc = DEVICE_CLASS(klass);
980f25065cSBin Meng
990f25065cSBin Meng dc->desc = "Microchip PolarFire SoC SYSREG module";
1000f25065cSBin Meng dc->realize = mchp_pfsoc_sysreg_realize;
1010f25065cSBin Meng }
1020f25065cSBin Meng
1030f25065cSBin Meng static const TypeInfo mchp_pfsoc_sysreg_info = {
1040f25065cSBin Meng .name = TYPE_MCHP_PFSOC_SYSREG,
1050f25065cSBin Meng .parent = TYPE_SYS_BUS_DEVICE,
1060f25065cSBin Meng .instance_size = sizeof(MchpPfSoCSysregState),
1070f25065cSBin Meng .class_init = mchp_pfsoc_sysreg_class_init,
1080f25065cSBin Meng };
1090f25065cSBin Meng
mchp_pfsoc_sysreg_register_types(void)1100f25065cSBin Meng static void mchp_pfsoc_sysreg_register_types(void)
1110f25065cSBin Meng {
1120f25065cSBin Meng type_register_static(&mchp_pfsoc_sysreg_info);
1130f25065cSBin Meng }
1140f25065cSBin Meng
1150f25065cSBin Meng type_init(mchp_pfsoc_sysreg_register_types)
116