1d811d61fSMark Cave-Ayland /* 2d811d61fSMark Cave-Ayland * QEMU PowerMac PMU device support 3d811d61fSMark Cave-Ayland * 4d811d61fSMark Cave-Ayland * Copyright (c) 2016 Benjamin Herrenschmidt, IBM Corp. 5d811d61fSMark Cave-Ayland * Copyright (c) 2018 Mark Cave-Ayland 6d811d61fSMark Cave-Ayland * 7d811d61fSMark Cave-Ayland * Based on the CUDA device by: 8d811d61fSMark Cave-Ayland * 9d811d61fSMark Cave-Ayland * Copyright (c) 2004-2007 Fabrice Bellard 10d811d61fSMark Cave-Ayland * Copyright (c) 2007 Jocelyn Mayer 11d811d61fSMark Cave-Ayland * 12d811d61fSMark Cave-Ayland * Permission is hereby granted, free of charge, to any person obtaining a copy 13d811d61fSMark Cave-Ayland * of this software and associated documentation files (the "Software"), to deal 14d811d61fSMark Cave-Ayland * in the Software without restriction, including without limitation the rights 15d811d61fSMark Cave-Ayland * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 16d811d61fSMark Cave-Ayland * copies of the Software, and to permit persons to whom the Software is 17d811d61fSMark Cave-Ayland * furnished to do so, subject to the following conditions: 18d811d61fSMark Cave-Ayland * 19d811d61fSMark Cave-Ayland * The above copyright notice and this permission notice shall be included in 20d811d61fSMark Cave-Ayland * all copies or substantial portions of the Software. 21d811d61fSMark Cave-Ayland * 22d811d61fSMark Cave-Ayland * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 23d811d61fSMark Cave-Ayland * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 24d811d61fSMark Cave-Ayland * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 25d811d61fSMark Cave-Ayland * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 26d811d61fSMark Cave-Ayland * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 27d811d61fSMark Cave-Ayland * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 28d811d61fSMark Cave-Ayland * THE SOFTWARE. 29d811d61fSMark Cave-Ayland */ 30d811d61fSMark Cave-Ayland 31d811d61fSMark Cave-Ayland #include "qemu/osdep.h" 32a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 33d6454270SMarkus Armbruster #include "migration/vmstate.h" 34d811d61fSMark Cave-Ayland #include "hw/input/adb.h" 3564552b6bSMarkus Armbruster #include "hw/irq.h" 36d811d61fSMark Cave-Ayland #include "hw/misc/mos6522.h" 37d811d61fSMark Cave-Ayland #include "hw/misc/macio/gpio.h" 38d811d61fSMark Cave-Ayland #include "hw/misc/macio/pmu.h" 39db873cc5SMarkus Armbruster #include "qapi/error.h" 40d811d61fSMark Cave-Ayland #include "qemu/timer.h" 4154d31236SMarkus Armbruster #include "sysemu/runstate.h" 422f93d8b0SPeter Maydell #include "sysemu/rtc.h" 433d81f594SMarkus Armbruster #include "qapi/error.h" 44d811d61fSMark Cave-Ayland #include "qemu/cutils.h" 45d811d61fSMark Cave-Ayland #include "qemu/log.h" 460b8fa32fSMarkus Armbruster #include "qemu/module.h" 47d811d61fSMark Cave-Ayland #include "trace.h" 48d811d61fSMark Cave-Ayland 49d811d61fSMark Cave-Ayland 50d811d61fSMark Cave-Ayland /* Bits in B data register: all active low */ 51d811d61fSMark Cave-Ayland #define TACK 0x08 /* Transfer request (input) */ 52d811d61fSMark Cave-Ayland #define TREQ 0x10 /* Transfer acknowledge (output) */ 53d811d61fSMark Cave-Ayland 54d811d61fSMark Cave-Ayland /* PMU returns time_t's offset from Jan 1, 1904, not 1970 */ 55d811d61fSMark Cave-Ayland #define RTC_OFFSET 2082844800 56d811d61fSMark Cave-Ayland 57d811d61fSMark Cave-Ayland #define VIA_TIMER_FREQ (4700000 / 6) 58d811d61fSMark Cave-Ayland 59d811d61fSMark Cave-Ayland static void via_set_sr_int(void *opaque) 60d811d61fSMark Cave-Ayland { 61d811d61fSMark Cave-Ayland PMUState *s = opaque; 62d811d61fSMark Cave-Ayland MOS6522PMUState *mps = MOS6522_PMU(&s->mos6522_pmu); 63d811d61fSMark Cave-Ayland MOS6522State *ms = MOS6522(mps); 64ebe5bca2SMark Cave-Ayland qemu_irq irq = qdev_get_gpio_in(DEVICE(ms), SR_INT_BIT); 65d811d61fSMark Cave-Ayland 66ebe5bca2SMark Cave-Ayland qemu_set_irq(irq, 1); 67d811d61fSMark Cave-Ayland } 68d811d61fSMark Cave-Ayland 69d811d61fSMark Cave-Ayland static void pmu_update_extirq(PMUState *s) 70d811d61fSMark Cave-Ayland { 71d811d61fSMark Cave-Ayland if ((s->intbits & s->intmask) != 0) { 72d811d61fSMark Cave-Ayland macio_set_gpio(s->gpio, 1, false); 73d811d61fSMark Cave-Ayland } else { 74d811d61fSMark Cave-Ayland macio_set_gpio(s->gpio, 1, true); 75d811d61fSMark Cave-Ayland } 76d811d61fSMark Cave-Ayland } 77d811d61fSMark Cave-Ayland 78d811d61fSMark Cave-Ayland static void pmu_adb_poll(void *opaque) 79d811d61fSMark Cave-Ayland { 80d811d61fSMark Cave-Ayland PMUState *s = opaque; 81df381d58SMark Cave-Ayland ADBBusState *adb_bus = &s->adb_bus; 82d811d61fSMark Cave-Ayland int olen; 83d811d61fSMark Cave-Ayland 84d811d61fSMark Cave-Ayland if (!(s->intbits & PMU_INT_ADB)) { 85df381d58SMark Cave-Ayland olen = adb_poll(adb_bus, s->adb_reply, adb_bus->autopoll_mask); 86d811d61fSMark Cave-Ayland trace_pmu_adb_poll(olen); 87d811d61fSMark Cave-Ayland 88d811d61fSMark Cave-Ayland if (olen > 0) { 89d811d61fSMark Cave-Ayland s->adb_reply_size = olen; 90d811d61fSMark Cave-Ayland s->intbits |= PMU_INT_ADB | PMU_INT_ADB_AUTO; 91d811d61fSMark Cave-Ayland pmu_update_extirq(s); 92d811d61fSMark Cave-Ayland } 93d811d61fSMark Cave-Ayland } 94d811d61fSMark Cave-Ayland } 95d811d61fSMark Cave-Ayland 96d811d61fSMark Cave-Ayland static void pmu_one_sec_timer(void *opaque) 97d811d61fSMark Cave-Ayland { 98d811d61fSMark Cave-Ayland PMUState *s = opaque; 99d811d61fSMark Cave-Ayland 100d811d61fSMark Cave-Ayland trace_pmu_one_sec_timer(); 101d811d61fSMark Cave-Ayland 102d811d61fSMark Cave-Ayland s->intbits |= PMU_INT_TICK; 103d811d61fSMark Cave-Ayland pmu_update_extirq(s); 104d811d61fSMark Cave-Ayland s->one_sec_target += 1000; 105d811d61fSMark Cave-Ayland 106d811d61fSMark Cave-Ayland timer_mod(s->one_sec_timer, s->one_sec_target); 107d811d61fSMark Cave-Ayland } 108d811d61fSMark Cave-Ayland 109d811d61fSMark Cave-Ayland static void pmu_cmd_int_ack(PMUState *s, 110d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 111d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 112d811d61fSMark Cave-Ayland { 113d811d61fSMark Cave-Ayland if (in_len != 0) { 114d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 115d811d61fSMark Cave-Ayland "PMU: INT_ACK command, invalid len: %d want: 0\n", 116d811d61fSMark Cave-Ayland in_len); 117d811d61fSMark Cave-Ayland return; 118d811d61fSMark Cave-Ayland } 119d811d61fSMark Cave-Ayland 120d811d61fSMark Cave-Ayland /* Make appropriate reply packet */ 121d811d61fSMark Cave-Ayland if (s->intbits & PMU_INT_ADB) { 122d811d61fSMark Cave-Ayland if (!s->adb_reply_size) { 123d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 124d811d61fSMark Cave-Ayland "Odd, PMU_INT_ADB set with no reply in buffer\n"); 125d811d61fSMark Cave-Ayland } 126d811d61fSMark Cave-Ayland 127d811d61fSMark Cave-Ayland memcpy(out_data + 1, s->adb_reply, s->adb_reply_size); 128d811d61fSMark Cave-Ayland out_data[0] = s->intbits & (PMU_INT_ADB | PMU_INT_ADB_AUTO); 129d811d61fSMark Cave-Ayland *out_len = s->adb_reply_size + 1; 130d811d61fSMark Cave-Ayland s->intbits &= ~(PMU_INT_ADB | PMU_INT_ADB_AUTO); 131d811d61fSMark Cave-Ayland s->adb_reply_size = 0; 132d811d61fSMark Cave-Ayland } else { 133d811d61fSMark Cave-Ayland out_data[0] = s->intbits; 134d811d61fSMark Cave-Ayland s->intbits = 0; 135d811d61fSMark Cave-Ayland *out_len = 1; 136d811d61fSMark Cave-Ayland } 137d811d61fSMark Cave-Ayland 138d811d61fSMark Cave-Ayland pmu_update_extirq(s); 139d811d61fSMark Cave-Ayland } 140d811d61fSMark Cave-Ayland 141d811d61fSMark Cave-Ayland static void pmu_cmd_set_int_mask(PMUState *s, 142d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 143d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 144d811d61fSMark Cave-Ayland { 145d811d61fSMark Cave-Ayland if (in_len != 1) { 146d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 147d811d61fSMark Cave-Ayland "PMU: SET_INT_MASK command, invalid len: %d want: 1\n", 148d811d61fSMark Cave-Ayland in_len); 149d811d61fSMark Cave-Ayland return; 150d811d61fSMark Cave-Ayland } 151d811d61fSMark Cave-Ayland 152d811d61fSMark Cave-Ayland trace_pmu_cmd_set_int_mask(s->intmask); 153d811d61fSMark Cave-Ayland s->intmask = in_data[0]; 154d811d61fSMark Cave-Ayland 155d811d61fSMark Cave-Ayland pmu_update_extirq(s); 156d811d61fSMark Cave-Ayland } 157d811d61fSMark Cave-Ayland 158d811d61fSMark Cave-Ayland static void pmu_cmd_set_adb_autopoll(PMUState *s, uint16_t mask) 159d811d61fSMark Cave-Ayland { 160df381d58SMark Cave-Ayland ADBBusState *adb_bus = &s->adb_bus; 161df381d58SMark Cave-Ayland 162d811d61fSMark Cave-Ayland trace_pmu_cmd_set_adb_autopoll(mask); 163d811d61fSMark Cave-Ayland 164d811d61fSMark Cave-Ayland if (mask) { 165df381d58SMark Cave-Ayland adb_set_autopoll_mask(adb_bus, mask); 166df381d58SMark Cave-Ayland adb_set_autopoll_enabled(adb_bus, true); 167d811d61fSMark Cave-Ayland } else { 168df381d58SMark Cave-Ayland adb_set_autopoll_enabled(adb_bus, false); 169d811d61fSMark Cave-Ayland } 170d811d61fSMark Cave-Ayland } 171d811d61fSMark Cave-Ayland 172d811d61fSMark Cave-Ayland static void pmu_cmd_adb(PMUState *s, 173d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 174d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 175d811d61fSMark Cave-Ayland { 176d811d61fSMark Cave-Ayland int len, adblen; 177d811d61fSMark Cave-Ayland uint8_t adb_cmd[255]; 178d811d61fSMark Cave-Ayland 179d811d61fSMark Cave-Ayland if (in_len < 2) { 180d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 181d811d61fSMark Cave-Ayland "PMU: ADB PACKET, invalid len: %d want at least 2\n", 182d811d61fSMark Cave-Ayland in_len); 183d811d61fSMark Cave-Ayland return; 184d811d61fSMark Cave-Ayland } 185d811d61fSMark Cave-Ayland 186d811d61fSMark Cave-Ayland *out_len = 0; 187d811d61fSMark Cave-Ayland 188d811d61fSMark Cave-Ayland if (!s->has_adb) { 189d811d61fSMark Cave-Ayland trace_pmu_cmd_adb_nobus(); 190d811d61fSMark Cave-Ayland return; 191d811d61fSMark Cave-Ayland } 192d811d61fSMark Cave-Ayland 193d811d61fSMark Cave-Ayland /* Set autopoll is a special form of the command */ 194d811d61fSMark Cave-Ayland if (in_data[0] == 0 && in_data[1] == 0x86) { 195d811d61fSMark Cave-Ayland uint16_t mask = in_data[2]; 196d811d61fSMark Cave-Ayland mask = (mask << 8) | in_data[3]; 197d811d61fSMark Cave-Ayland if (in_len != 4) { 198d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 199d811d61fSMark Cave-Ayland "PMU: ADB Autopoll requires 4 bytes, got %d\n", 200d811d61fSMark Cave-Ayland in_len); 201d811d61fSMark Cave-Ayland return; 202d811d61fSMark Cave-Ayland } 203d811d61fSMark Cave-Ayland 204d811d61fSMark Cave-Ayland pmu_cmd_set_adb_autopoll(s, mask); 205d811d61fSMark Cave-Ayland return; 206d811d61fSMark Cave-Ayland } 207d811d61fSMark Cave-Ayland 208d811d61fSMark Cave-Ayland trace_pmu_cmd_adb_request(in_len, in_data[0], in_data[1], in_data[2], 209d811d61fSMark Cave-Ayland in_data[3], in_data[4]); 210d811d61fSMark Cave-Ayland 211d811d61fSMark Cave-Ayland *out_len = 0; 212d811d61fSMark Cave-Ayland 213d811d61fSMark Cave-Ayland /* Check ADB len */ 214d811d61fSMark Cave-Ayland adblen = in_data[2]; 215d811d61fSMark Cave-Ayland if (adblen > (in_len - 3)) { 216d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 217d811d61fSMark Cave-Ayland "PMU: ADB len is %d > %d (in_len -3)...erroring\n", 218d811d61fSMark Cave-Ayland adblen, in_len - 3); 219d811d61fSMark Cave-Ayland len = -1; 220d811d61fSMark Cave-Ayland } else if (adblen > 252) { 221d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, "PMU: ADB command too big!\n"); 222d811d61fSMark Cave-Ayland len = -1; 223d811d61fSMark Cave-Ayland } else { 224d811d61fSMark Cave-Ayland /* Format command */ 225d811d61fSMark Cave-Ayland adb_cmd[0] = in_data[0]; 226d811d61fSMark Cave-Ayland memcpy(&adb_cmd[1], &in_data[3], in_len - 3); 227d811d61fSMark Cave-Ayland len = adb_request(&s->adb_bus, s->adb_reply + 2, adb_cmd, in_len - 2); 228d811d61fSMark Cave-Ayland 229d811d61fSMark Cave-Ayland trace_pmu_cmd_adb_reply(len); 230d811d61fSMark Cave-Ayland } 231d811d61fSMark Cave-Ayland 232d811d61fSMark Cave-Ayland if (len > 0) { 233d811d61fSMark Cave-Ayland /* XXX Check this */ 234d811d61fSMark Cave-Ayland s->adb_reply_size = len + 2; 235d811d61fSMark Cave-Ayland s->adb_reply[0] = 0x01; 236d811d61fSMark Cave-Ayland s->adb_reply[1] = len; 237d811d61fSMark Cave-Ayland } else { 238d811d61fSMark Cave-Ayland /* XXX Check this */ 239d811d61fSMark Cave-Ayland s->adb_reply_size = 1; 240d811d61fSMark Cave-Ayland s->adb_reply[0] = 0x00; 241d811d61fSMark Cave-Ayland } 242d811d61fSMark Cave-Ayland 243d811d61fSMark Cave-Ayland s->intbits |= PMU_INT_ADB; 244d811d61fSMark Cave-Ayland pmu_update_extirq(s); 245d811d61fSMark Cave-Ayland } 246d811d61fSMark Cave-Ayland 247d811d61fSMark Cave-Ayland static void pmu_cmd_adb_poll_off(PMUState *s, 248d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 249d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 250d811d61fSMark Cave-Ayland { 251df381d58SMark Cave-Ayland ADBBusState *adb_bus = &s->adb_bus; 252df381d58SMark Cave-Ayland 253d811d61fSMark Cave-Ayland if (in_len != 0) { 254d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 255d811d61fSMark Cave-Ayland "PMU: ADB POLL OFF command, invalid len: %d want: 0\n", 256d811d61fSMark Cave-Ayland in_len); 257d811d61fSMark Cave-Ayland return; 258d811d61fSMark Cave-Ayland } 259d811d61fSMark Cave-Ayland 260df381d58SMark Cave-Ayland if (s->has_adb) { 261df381d58SMark Cave-Ayland adb_set_autopoll_enabled(adb_bus, false); 262d811d61fSMark Cave-Ayland } 263d811d61fSMark Cave-Ayland } 264d811d61fSMark Cave-Ayland 265d811d61fSMark Cave-Ayland static void pmu_cmd_shutdown(PMUState *s, 266d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 267d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 268d811d61fSMark Cave-Ayland { 269d811d61fSMark Cave-Ayland if (in_len != 4) { 270d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 271d811d61fSMark Cave-Ayland "PMU: SHUTDOWN command, invalid len: %d want: 4\n", 272d811d61fSMark Cave-Ayland in_len); 273d811d61fSMark Cave-Ayland return; 274d811d61fSMark Cave-Ayland } 275d811d61fSMark Cave-Ayland 276d811d61fSMark Cave-Ayland *out_len = 1; 277d811d61fSMark Cave-Ayland out_data[0] = 0; 278d811d61fSMark Cave-Ayland 279d811d61fSMark Cave-Ayland if (in_data[0] != 'M' || in_data[1] != 'A' || in_data[2] != 'T' || 280d811d61fSMark Cave-Ayland in_data[3] != 'T') { 281d811d61fSMark Cave-Ayland 282d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 283d811d61fSMark Cave-Ayland "PMU: SHUTDOWN command, Bad MATT signature\n"); 284d811d61fSMark Cave-Ayland return; 285d811d61fSMark Cave-Ayland } 286d811d61fSMark Cave-Ayland 287d811d61fSMark Cave-Ayland qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); 288d811d61fSMark Cave-Ayland } 289d811d61fSMark Cave-Ayland 290d811d61fSMark Cave-Ayland static void pmu_cmd_reset(PMUState *s, 291d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 292d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 293d811d61fSMark Cave-Ayland { 294d811d61fSMark Cave-Ayland if (in_len != 0) { 295d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 296d811d61fSMark Cave-Ayland "PMU: RESET command, invalid len: %d want: 0\n", 297d811d61fSMark Cave-Ayland in_len); 298d811d61fSMark Cave-Ayland return; 299d811d61fSMark Cave-Ayland } 300d811d61fSMark Cave-Ayland 301d811d61fSMark Cave-Ayland qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 302d811d61fSMark Cave-Ayland } 303d811d61fSMark Cave-Ayland 304d811d61fSMark Cave-Ayland static void pmu_cmd_get_rtc(PMUState *s, 305d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 306d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 307d811d61fSMark Cave-Ayland { 308d811d61fSMark Cave-Ayland uint32_t ti; 309d811d61fSMark Cave-Ayland 310d811d61fSMark Cave-Ayland if (in_len != 0) { 311d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 312d811d61fSMark Cave-Ayland "PMU: GET_RTC command, invalid len: %d want: 0\n", 313d811d61fSMark Cave-Ayland in_len); 314d811d61fSMark Cave-Ayland return; 315d811d61fSMark Cave-Ayland } 316d811d61fSMark Cave-Ayland 317d811d61fSMark Cave-Ayland ti = s->tick_offset + (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) 318d811d61fSMark Cave-Ayland / NANOSECONDS_PER_SECOND); 319d811d61fSMark Cave-Ayland out_data[0] = ti >> 24; 320d811d61fSMark Cave-Ayland out_data[1] = ti >> 16; 321d811d61fSMark Cave-Ayland out_data[2] = ti >> 8; 322d811d61fSMark Cave-Ayland out_data[3] = ti; 323d811d61fSMark Cave-Ayland *out_len = 4; 324d811d61fSMark Cave-Ayland } 325d811d61fSMark Cave-Ayland 326d811d61fSMark Cave-Ayland static void pmu_cmd_set_rtc(PMUState *s, 327d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 328d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 329d811d61fSMark Cave-Ayland { 330d811d61fSMark Cave-Ayland uint32_t ti; 331d811d61fSMark Cave-Ayland 332d811d61fSMark Cave-Ayland if (in_len != 4) { 333d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 334d811d61fSMark Cave-Ayland "PMU: SET_RTC command, invalid len: %d want: 4\n", 335d811d61fSMark Cave-Ayland in_len); 336d811d61fSMark Cave-Ayland return; 337d811d61fSMark Cave-Ayland } 338d811d61fSMark Cave-Ayland 339d811d61fSMark Cave-Ayland ti = (((uint32_t)in_data[0]) << 24) + (((uint32_t)in_data[1]) << 16) 340d811d61fSMark Cave-Ayland + (((uint32_t)in_data[2]) << 8) + in_data[3]; 341d811d61fSMark Cave-Ayland 342d811d61fSMark Cave-Ayland s->tick_offset = ti - (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) 343d811d61fSMark Cave-Ayland / NANOSECONDS_PER_SECOND); 344d811d61fSMark Cave-Ayland } 345d811d61fSMark Cave-Ayland 346d811d61fSMark Cave-Ayland static void pmu_cmd_system_ready(PMUState *s, 347d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 348d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 349d811d61fSMark Cave-Ayland { 350d811d61fSMark Cave-Ayland /* Do nothing */ 351d811d61fSMark Cave-Ayland } 352d811d61fSMark Cave-Ayland 353d811d61fSMark Cave-Ayland static void pmu_cmd_get_version(PMUState *s, 354d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 355d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 356d811d61fSMark Cave-Ayland { 357d811d61fSMark Cave-Ayland *out_len = 1; 358d811d61fSMark Cave-Ayland *out_data = 1; /* ??? Check what Apple does */ 359d811d61fSMark Cave-Ayland } 360d811d61fSMark Cave-Ayland 361d811d61fSMark Cave-Ayland static void pmu_cmd_power_events(PMUState *s, 362d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 363d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 364d811d61fSMark Cave-Ayland { 365d811d61fSMark Cave-Ayland if (in_len < 1) { 366d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 367d811d61fSMark Cave-Ayland "PMU: POWER EVENTS command, invalid len %d, want at least 1\n", 368d811d61fSMark Cave-Ayland in_len); 369d811d61fSMark Cave-Ayland return; 370d811d61fSMark Cave-Ayland } 371d811d61fSMark Cave-Ayland 372d811d61fSMark Cave-Ayland switch (in_data[0]) { 373d811d61fSMark Cave-Ayland /* Dummies for now */ 374d811d61fSMark Cave-Ayland case PMU_PWR_GET_POWERUP_EVENTS: 375d811d61fSMark Cave-Ayland *out_len = 2; 376d811d61fSMark Cave-Ayland out_data[0] = 0; 377d811d61fSMark Cave-Ayland out_data[1] = 0; 378d811d61fSMark Cave-Ayland break; 379d811d61fSMark Cave-Ayland case PMU_PWR_SET_POWERUP_EVENTS: 380d811d61fSMark Cave-Ayland case PMU_PWR_CLR_POWERUP_EVENTS: 381d811d61fSMark Cave-Ayland break; 382d811d61fSMark Cave-Ayland case PMU_PWR_GET_WAKEUP_EVENTS: 383d811d61fSMark Cave-Ayland *out_len = 2; 384d811d61fSMark Cave-Ayland out_data[0] = 0; 385d811d61fSMark Cave-Ayland out_data[1] = 0; 386d811d61fSMark Cave-Ayland break; 387d811d61fSMark Cave-Ayland case PMU_PWR_SET_WAKEUP_EVENTS: 388d811d61fSMark Cave-Ayland case PMU_PWR_CLR_WAKEUP_EVENTS: 389d811d61fSMark Cave-Ayland break; 390d811d61fSMark Cave-Ayland default: 391d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 392d811d61fSMark Cave-Ayland "PMU: POWER EVENTS unknown subcommand 0x%02x\n", 393d811d61fSMark Cave-Ayland in_data[0]); 394d811d61fSMark Cave-Ayland } 395d811d61fSMark Cave-Ayland } 396d811d61fSMark Cave-Ayland 397d811d61fSMark Cave-Ayland static void pmu_cmd_get_cover(PMUState *s, 398d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 399d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 400d811d61fSMark Cave-Ayland { 401d811d61fSMark Cave-Ayland /* Not 100% sure here, will have to check what a real Mac 402d811d61fSMark Cave-Ayland * returns other than byte 0 bit 0 is LID closed on laptops 403d811d61fSMark Cave-Ayland */ 404d811d61fSMark Cave-Ayland *out_len = 1; 405d811d61fSMark Cave-Ayland *out_data = 0x00; 406d811d61fSMark Cave-Ayland } 407d811d61fSMark Cave-Ayland 408d811d61fSMark Cave-Ayland static void pmu_cmd_download_status(PMUState *s, 409d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 410d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 411d811d61fSMark Cave-Ayland { 412d811d61fSMark Cave-Ayland /* This has to do with PMU firmware updates as far as I can tell. 413d811d61fSMark Cave-Ayland * 414d811d61fSMark Cave-Ayland * We return 0x62 which is what OpenPMU expects 415d811d61fSMark Cave-Ayland */ 416d811d61fSMark Cave-Ayland *out_len = 1; 417d811d61fSMark Cave-Ayland *out_data = 0x62; 418d811d61fSMark Cave-Ayland } 419d811d61fSMark Cave-Ayland 420d811d61fSMark Cave-Ayland static void pmu_cmd_read_pmu_ram(PMUState *s, 421d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 422d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 423d811d61fSMark Cave-Ayland { 424d811d61fSMark Cave-Ayland if (in_len < 3) { 425d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 426d811d61fSMark Cave-Ayland "PMU: READ_PMU_RAM command, invalid len %d, expected 3\n", 427d811d61fSMark Cave-Ayland in_len); 428d811d61fSMark Cave-Ayland return; 429d811d61fSMark Cave-Ayland } 430d811d61fSMark Cave-Ayland 431d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 432d811d61fSMark Cave-Ayland "PMU: Unsupported READ_PMU_RAM, args: %02x %02x %02x\n", 433d811d61fSMark Cave-Ayland in_data[0], in_data[1], in_data[2]); 434d811d61fSMark Cave-Ayland 435d811d61fSMark Cave-Ayland *out_len = 0; 436d811d61fSMark Cave-Ayland } 437d811d61fSMark Cave-Ayland 438d811d61fSMark Cave-Ayland /* description of commands */ 439d811d61fSMark Cave-Ayland typedef struct PMUCmdHandler { 440d811d61fSMark Cave-Ayland uint8_t command; 441d811d61fSMark Cave-Ayland const char *name; 442d811d61fSMark Cave-Ayland void (*handler)(PMUState *s, 443d811d61fSMark Cave-Ayland const uint8_t *in_args, uint8_t in_len, 444d811d61fSMark Cave-Ayland uint8_t *out_args, uint8_t *out_len); 445d811d61fSMark Cave-Ayland } PMUCmdHandler; 446d811d61fSMark Cave-Ayland 447d811d61fSMark Cave-Ayland static const PMUCmdHandler PMUCmdHandlers[] = { 448d811d61fSMark Cave-Ayland { PMU_INT_ACK, "INT ACK", pmu_cmd_int_ack }, 449d811d61fSMark Cave-Ayland { PMU_SET_INTR_MASK, "SET INT MASK", pmu_cmd_set_int_mask }, 450d811d61fSMark Cave-Ayland { PMU_ADB_CMD, "ADB COMMAND", pmu_cmd_adb }, 451d811d61fSMark Cave-Ayland { PMU_ADB_POLL_OFF, "ADB POLL OFF", pmu_cmd_adb_poll_off }, 452d811d61fSMark Cave-Ayland { PMU_RESET, "REBOOT", pmu_cmd_reset }, 453d811d61fSMark Cave-Ayland { PMU_SHUTDOWN, "SHUTDOWN", pmu_cmd_shutdown }, 454d811d61fSMark Cave-Ayland { PMU_READ_RTC, "GET RTC", pmu_cmd_get_rtc }, 455d811d61fSMark Cave-Ayland { PMU_SET_RTC, "SET RTC", pmu_cmd_set_rtc }, 456d811d61fSMark Cave-Ayland { PMU_SYSTEM_READY, "SYSTEM READY", pmu_cmd_system_ready }, 457d811d61fSMark Cave-Ayland { PMU_GET_VERSION, "GET VERSION", pmu_cmd_get_version }, 458d811d61fSMark Cave-Ayland { PMU_POWER_EVENTS, "POWER EVENTS", pmu_cmd_power_events }, 459d811d61fSMark Cave-Ayland { PMU_GET_COVER, "GET_COVER", pmu_cmd_get_cover }, 460d811d61fSMark Cave-Ayland { PMU_DOWNLOAD_STATUS, "DOWNLOAD STATUS", pmu_cmd_download_status }, 461d811d61fSMark Cave-Ayland { PMU_READ_PMU_RAM, "READ PMGR RAM", pmu_cmd_read_pmu_ram }, 462d811d61fSMark Cave-Ayland }; 463d811d61fSMark Cave-Ayland 464d811d61fSMark Cave-Ayland static void pmu_dispatch_cmd(PMUState *s) 465d811d61fSMark Cave-Ayland { 466d811d61fSMark Cave-Ayland unsigned int i; 467d811d61fSMark Cave-Ayland 468d811d61fSMark Cave-Ayland /* No response by default */ 469d811d61fSMark Cave-Ayland s->cmd_rsp_sz = 0; 470d811d61fSMark Cave-Ayland 471d811d61fSMark Cave-Ayland for (i = 0; i < ARRAY_SIZE(PMUCmdHandlers); i++) { 472d811d61fSMark Cave-Ayland const PMUCmdHandler *desc = &PMUCmdHandlers[i]; 473d811d61fSMark Cave-Ayland 474d811d61fSMark Cave-Ayland if (desc->command != s->cmd) { 475d811d61fSMark Cave-Ayland continue; 476d811d61fSMark Cave-Ayland } 477d811d61fSMark Cave-Ayland 478d811d61fSMark Cave-Ayland trace_pmu_dispatch_cmd(desc->name); 479d811d61fSMark Cave-Ayland desc->handler(s, s->cmd_buf, s->cmd_buf_pos, 480d811d61fSMark Cave-Ayland s->cmd_rsp, &s->cmd_rsp_sz); 481d811d61fSMark Cave-Ayland 482d811d61fSMark Cave-Ayland if (s->rsplen != -1 && s->rsplen != s->cmd_rsp_sz) { 483d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_string("QEMU internal cmd resp mismatch!"); 484d811d61fSMark Cave-Ayland } else { 485d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_resp_size(s->cmd_rsp_sz); 486d811d61fSMark Cave-Ayland } 487d811d61fSMark Cave-Ayland 488d811d61fSMark Cave-Ayland return; 489d811d61fSMark Cave-Ayland } 490d811d61fSMark Cave-Ayland 491d811d61fSMark Cave-Ayland trace_pmu_dispatch_unknown_cmd(s->cmd); 492d811d61fSMark Cave-Ayland 493d811d61fSMark Cave-Ayland /* Manufacture fake response with 0's */ 494d811d61fSMark Cave-Ayland if (s->rsplen == -1) { 495d811d61fSMark Cave-Ayland s->cmd_rsp_sz = 0; 496d811d61fSMark Cave-Ayland } else { 497d811d61fSMark Cave-Ayland s->cmd_rsp_sz = s->rsplen; 498d811d61fSMark Cave-Ayland memset(s->cmd_rsp, 0, s->rsplen); 499d811d61fSMark Cave-Ayland } 500d811d61fSMark Cave-Ayland } 501d811d61fSMark Cave-Ayland 502d811d61fSMark Cave-Ayland static void pmu_update(PMUState *s) 503d811d61fSMark Cave-Ayland { 504d811d61fSMark Cave-Ayland MOS6522PMUState *mps = &s->mos6522_pmu; 505d811d61fSMark Cave-Ayland MOS6522State *ms = MOS6522(mps); 506cf093b07SMark Cave-Ayland ADBBusState *adb_bus = &s->adb_bus; 507d811d61fSMark Cave-Ayland 508d811d61fSMark Cave-Ayland /* Only react to changes in reg B */ 509d811d61fSMark Cave-Ayland if (ms->b == s->last_b) { 510d811d61fSMark Cave-Ayland return; 511d811d61fSMark Cave-Ayland } 512d811d61fSMark Cave-Ayland s->last_b = ms->b; 513d811d61fSMark Cave-Ayland 514d811d61fSMark Cave-Ayland /* Check the TREQ / TACK state */ 515d811d61fSMark Cave-Ayland switch (ms->b & (TREQ | TACK)) { 516d811d61fSMark Cave-Ayland case TREQ: 517d811d61fSMark Cave-Ayland /* This is an ack release, handle it and bail out */ 518d811d61fSMark Cave-Ayland ms->b |= TACK; 519d811d61fSMark Cave-Ayland s->last_b = ms->b; 520d811d61fSMark Cave-Ayland 521d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_string("handshake: TREQ high, setting TACK"); 522d811d61fSMark Cave-Ayland return; 523d811d61fSMark Cave-Ayland case TACK: 524d811d61fSMark Cave-Ayland /* This is a valid request, handle below */ 525d811d61fSMark Cave-Ayland break; 526d811d61fSMark Cave-Ayland case TREQ | TACK: 527d811d61fSMark Cave-Ayland /* This is an idle state */ 528d811d61fSMark Cave-Ayland return; 529d811d61fSMark Cave-Ayland default: 530d811d61fSMark Cave-Ayland /* Invalid state, log and ignore */ 531d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_error(ms->b); 532d811d61fSMark Cave-Ayland return; 533d811d61fSMark Cave-Ayland } 534d811d61fSMark Cave-Ayland 535d811d61fSMark Cave-Ayland /* If we wanted to handle commands asynchronously, this is where 536d811d61fSMark Cave-Ayland * we would delay the clearing of TACK until we are ready to send 537d811d61fSMark Cave-Ayland * the response 538d811d61fSMark Cave-Ayland */ 539d811d61fSMark Cave-Ayland 540d811d61fSMark Cave-Ayland /* We have a request, handshake TACK so we don't stay in 541d811d61fSMark Cave-Ayland * an invalid state. If we were concurrent with the OS we 542d811d61fSMark Cave-Ayland * should only do this after we grabbed the SR but that isn't 543d811d61fSMark Cave-Ayland * a problem here. 544d811d61fSMark Cave-Ayland */ 545d811d61fSMark Cave-Ayland 546d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_clear_treq(s->cmd_state); 547d811d61fSMark Cave-Ayland 548d811d61fSMark Cave-Ayland ms->b &= ~TACK; 549d811d61fSMark Cave-Ayland s->last_b = ms->b; 550d811d61fSMark Cave-Ayland 551d811d61fSMark Cave-Ayland /* Act according to state */ 552d811d61fSMark Cave-Ayland switch (s->cmd_state) { 553d811d61fSMark Cave-Ayland case pmu_state_idle: 554d811d61fSMark Cave-Ayland if (!(ms->acr & SR_OUT)) { 555d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_string("protocol error! " 556d811d61fSMark Cave-Ayland "state idle, ACR reading"); 557d811d61fSMark Cave-Ayland break; 558d811d61fSMark Cave-Ayland } 559d811d61fSMark Cave-Ayland 560d811d61fSMark Cave-Ayland s->cmd = ms->sr; 561d811d61fSMark Cave-Ayland via_set_sr_int(s); 562d811d61fSMark Cave-Ayland s->cmdlen = pmu_data_len[s->cmd][0]; 563d811d61fSMark Cave-Ayland s->rsplen = pmu_data_len[s->cmd][1]; 564d811d61fSMark Cave-Ayland s->cmd_buf_pos = 0; 565d811d61fSMark Cave-Ayland s->cmd_rsp_pos = 0; 566d811d61fSMark Cave-Ayland s->cmd_state = pmu_state_cmd; 567d811d61fSMark Cave-Ayland 568cf093b07SMark Cave-Ayland adb_autopoll_block(adb_bus); 569d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_cmd(s->cmd, s->cmdlen, s->rsplen); 570d811d61fSMark Cave-Ayland break; 571d811d61fSMark Cave-Ayland 572d811d61fSMark Cave-Ayland case pmu_state_cmd: 573d811d61fSMark Cave-Ayland if (!(ms->acr & SR_OUT)) { 574d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_string("protocol error! " 575d811d61fSMark Cave-Ayland "state cmd, ACR reading"); 576d811d61fSMark Cave-Ayland break; 577d811d61fSMark Cave-Ayland } 578d811d61fSMark Cave-Ayland 579d811d61fSMark Cave-Ayland if (s->cmdlen == -1) { 580d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_cmdlen(ms->sr); 581d811d61fSMark Cave-Ayland 582d811d61fSMark Cave-Ayland s->cmdlen = ms->sr; 583d811d61fSMark Cave-Ayland if (s->cmdlen > sizeof(s->cmd_buf)) { 584d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_cmd_toobig(s->cmdlen); 585d811d61fSMark Cave-Ayland } 586d811d61fSMark Cave-Ayland } else if (s->cmd_buf_pos < sizeof(s->cmd_buf)) { 587d811d61fSMark Cave-Ayland s->cmd_buf[s->cmd_buf_pos++] = ms->sr; 588d811d61fSMark Cave-Ayland } 589d811d61fSMark Cave-Ayland 590d811d61fSMark Cave-Ayland via_set_sr_int(s); 591d811d61fSMark Cave-Ayland break; 592d811d61fSMark Cave-Ayland 593d811d61fSMark Cave-Ayland case pmu_state_rsp: 594d811d61fSMark Cave-Ayland if (ms->acr & SR_OUT) { 595d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_string("protocol error! " 596d811d61fSMark Cave-Ayland "state resp, ACR writing"); 597d811d61fSMark Cave-Ayland break; 598d811d61fSMark Cave-Ayland } 599d811d61fSMark Cave-Ayland 600d811d61fSMark Cave-Ayland if (s->rsplen == -1) { 601d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_cmd_send_resp_size(s->cmd_rsp_sz); 602d811d61fSMark Cave-Ayland 603d811d61fSMark Cave-Ayland ms->sr = s->cmd_rsp_sz; 604d811d61fSMark Cave-Ayland s->rsplen = s->cmd_rsp_sz; 605d811d61fSMark Cave-Ayland } else if (s->cmd_rsp_pos < s->cmd_rsp_sz) { 606d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_cmd_send_resp(s->cmd_rsp_pos, s->rsplen); 607d811d61fSMark Cave-Ayland 608d811d61fSMark Cave-Ayland ms->sr = s->cmd_rsp[s->cmd_rsp_pos++]; 609d811d61fSMark Cave-Ayland } 610d811d61fSMark Cave-Ayland 611d811d61fSMark Cave-Ayland via_set_sr_int(s); 612d811d61fSMark Cave-Ayland break; 613d811d61fSMark Cave-Ayland } 614d811d61fSMark Cave-Ayland 615d811d61fSMark Cave-Ayland /* Check for state completion */ 616d811d61fSMark Cave-Ayland if (s->cmd_state == pmu_state_cmd && s->cmdlen == s->cmd_buf_pos) { 617d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_string("Command reception complete, " 618d811d61fSMark Cave-Ayland "dispatching..."); 619d811d61fSMark Cave-Ayland 620d811d61fSMark Cave-Ayland pmu_dispatch_cmd(s); 621d811d61fSMark Cave-Ayland s->cmd_state = pmu_state_rsp; 622d811d61fSMark Cave-Ayland } 623d811d61fSMark Cave-Ayland 624d811d61fSMark Cave-Ayland if (s->cmd_state == pmu_state_rsp && s->rsplen == s->cmd_rsp_pos) { 625d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_cmd_resp_complete(ms->ier); 626d811d61fSMark Cave-Ayland 627cf093b07SMark Cave-Ayland adb_autopoll_unblock(adb_bus); 628d811d61fSMark Cave-Ayland s->cmd_state = pmu_state_idle; 629d811d61fSMark Cave-Ayland } 630d811d61fSMark Cave-Ayland } 631d811d61fSMark Cave-Ayland 632d811d61fSMark Cave-Ayland static uint64_t mos6522_pmu_read(void *opaque, hwaddr addr, unsigned size) 633d811d61fSMark Cave-Ayland { 634d811d61fSMark Cave-Ayland PMUState *s = opaque; 635d811d61fSMark Cave-Ayland MOS6522PMUState *mps = &s->mos6522_pmu; 636d811d61fSMark Cave-Ayland MOS6522State *ms = MOS6522(mps); 637d811d61fSMark Cave-Ayland 638d811d61fSMark Cave-Ayland addr = (addr >> 9) & 0xf; 639d811d61fSMark Cave-Ayland return mos6522_read(ms, addr, size); 640d811d61fSMark Cave-Ayland } 641d811d61fSMark Cave-Ayland 642d811d61fSMark Cave-Ayland static void mos6522_pmu_write(void *opaque, hwaddr addr, uint64_t val, 643d811d61fSMark Cave-Ayland unsigned size) 644d811d61fSMark Cave-Ayland { 645d811d61fSMark Cave-Ayland PMUState *s = opaque; 646d811d61fSMark Cave-Ayland MOS6522PMUState *mps = &s->mos6522_pmu; 647d811d61fSMark Cave-Ayland MOS6522State *ms = MOS6522(mps); 648d811d61fSMark Cave-Ayland 649d811d61fSMark Cave-Ayland addr = (addr >> 9) & 0xf; 650d811d61fSMark Cave-Ayland mos6522_write(ms, addr, val, size); 651d811d61fSMark Cave-Ayland } 652d811d61fSMark Cave-Ayland 653d811d61fSMark Cave-Ayland static const MemoryRegionOps mos6522_pmu_ops = { 654d811d61fSMark Cave-Ayland .read = mos6522_pmu_read, 655d811d61fSMark Cave-Ayland .write = mos6522_pmu_write, 656d811d61fSMark Cave-Ayland .endianness = DEVICE_BIG_ENDIAN, 657d811d61fSMark Cave-Ayland .impl = { 658d811d61fSMark Cave-Ayland .min_access_size = 1, 659d811d61fSMark Cave-Ayland .max_access_size = 1, 660d811d61fSMark Cave-Ayland }, 661d811d61fSMark Cave-Ayland }; 662d811d61fSMark Cave-Ayland 663d811d61fSMark Cave-Ayland static bool pmu_adb_state_needed(void *opaque) 664d811d61fSMark Cave-Ayland { 665d811d61fSMark Cave-Ayland PMUState *s = opaque; 666d811d61fSMark Cave-Ayland 667d811d61fSMark Cave-Ayland return s->has_adb; 668d811d61fSMark Cave-Ayland } 669d811d61fSMark Cave-Ayland 670d811d61fSMark Cave-Ayland static const VMStateDescription vmstate_pmu_adb = { 671d811d61fSMark Cave-Ayland .name = "pmu/adb", 672df381d58SMark Cave-Ayland .version_id = 1, 673df381d58SMark Cave-Ayland .minimum_version_id = 1, 674d811d61fSMark Cave-Ayland .needed = pmu_adb_state_needed, 675d811d61fSMark Cave-Ayland .fields = (VMStateField[]) { 676d811d61fSMark Cave-Ayland VMSTATE_UINT8(adb_reply_size, PMUState), 677d811d61fSMark Cave-Ayland VMSTATE_BUFFER(adb_reply, PMUState), 6780c2adc17SDr. David Alan Gilbert VMSTATE_END_OF_LIST() 679d811d61fSMark Cave-Ayland } 680d811d61fSMark Cave-Ayland }; 681d811d61fSMark Cave-Ayland 682d811d61fSMark Cave-Ayland static const VMStateDescription vmstate_pmu = { 683d811d61fSMark Cave-Ayland .name = "pmu", 684dcb091c4SMark Cave-Ayland .version_id = 1, 685dcb091c4SMark Cave-Ayland .minimum_version_id = 1, 686d811d61fSMark Cave-Ayland .fields = (VMStateField[]) { 687d811d61fSMark Cave-Ayland VMSTATE_STRUCT(mos6522_pmu.parent_obj, PMUState, 0, vmstate_mos6522, 688d811d61fSMark Cave-Ayland MOS6522State), 689d811d61fSMark Cave-Ayland VMSTATE_UINT8(last_b, PMUState), 690d811d61fSMark Cave-Ayland VMSTATE_UINT8(cmd, PMUState), 691d811d61fSMark Cave-Ayland VMSTATE_UINT32(cmdlen, PMUState), 692d811d61fSMark Cave-Ayland VMSTATE_UINT32(rsplen, PMUState), 693d811d61fSMark Cave-Ayland VMSTATE_UINT8(cmd_buf_pos, PMUState), 694d811d61fSMark Cave-Ayland VMSTATE_BUFFER(cmd_buf, PMUState), 695d811d61fSMark Cave-Ayland VMSTATE_UINT8(cmd_rsp_pos, PMUState), 696d811d61fSMark Cave-Ayland VMSTATE_UINT8(cmd_rsp_sz, PMUState), 697d811d61fSMark Cave-Ayland VMSTATE_BUFFER(cmd_rsp, PMUState), 698d811d61fSMark Cave-Ayland VMSTATE_UINT8(intbits, PMUState), 699d811d61fSMark Cave-Ayland VMSTATE_UINT8(intmask, PMUState), 700d811d61fSMark Cave-Ayland VMSTATE_UINT32(tick_offset, PMUState), 701d811d61fSMark Cave-Ayland VMSTATE_TIMER_PTR(one_sec_timer, PMUState), 702d811d61fSMark Cave-Ayland VMSTATE_INT64(one_sec_target, PMUState), 703d811d61fSMark Cave-Ayland VMSTATE_END_OF_LIST() 704d811d61fSMark Cave-Ayland }, 705d811d61fSMark Cave-Ayland .subsections = (const VMStateDescription * []) { 706d811d61fSMark Cave-Ayland &vmstate_pmu_adb, 70714554b3dSLaurent Vivier NULL 708d811d61fSMark Cave-Ayland } 709d811d61fSMark Cave-Ayland }; 710d811d61fSMark Cave-Ayland 711d811d61fSMark Cave-Ayland static void pmu_reset(DeviceState *dev) 712d811d61fSMark Cave-Ayland { 713d811d61fSMark Cave-Ayland PMUState *s = VIA_PMU(dev); 714d811d61fSMark Cave-Ayland 715d811d61fSMark Cave-Ayland /* OpenBIOS needs to do this? MacOS 9 needs it */ 716d811d61fSMark Cave-Ayland s->intmask = PMU_INT_ADB | PMU_INT_TICK; 717d811d61fSMark Cave-Ayland s->intbits = 0; 718d811d61fSMark Cave-Ayland 719d811d61fSMark Cave-Ayland s->cmd_state = pmu_state_idle; 720d811d61fSMark Cave-Ayland } 721d811d61fSMark Cave-Ayland 722d811d61fSMark Cave-Ayland static void pmu_realize(DeviceState *dev, Error **errp) 723d811d61fSMark Cave-Ayland { 724d811d61fSMark Cave-Ayland PMUState *s = VIA_PMU(dev); 725d811d61fSMark Cave-Ayland SysBusDevice *sbd; 726df381d58SMark Cave-Ayland ADBBusState *adb_bus = &s->adb_bus; 727d811d61fSMark Cave-Ayland struct tm tm; 728d811d61fSMark Cave-Ayland 729668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mos6522_pmu), errp)) { 7303d81f594SMarkus Armbruster return; 7313d81f594SMarkus Armbruster } 7323d81f594SMarkus Armbruster 733d811d61fSMark Cave-Ayland /* Pass IRQ from 6522 */ 734d811d61fSMark Cave-Ayland sbd = SYS_BUS_DEVICE(s); 7353d81f594SMarkus Armbruster sysbus_pass_irq(sbd, SYS_BUS_DEVICE(&s->mos6522_pmu)); 736d811d61fSMark Cave-Ayland 737d811d61fSMark Cave-Ayland qemu_get_timedate(&tm, 0); 738d811d61fSMark Cave-Ayland s->tick_offset = (uint32_t)mktimegm(&tm) + RTC_OFFSET; 739d811d61fSMark Cave-Ayland s->one_sec_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL, pmu_one_sec_timer, s); 740d811d61fSMark Cave-Ayland s->one_sec_target = qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 1000; 741d811d61fSMark Cave-Ayland timer_mod(s->one_sec_timer, s->one_sec_target); 742d811d61fSMark Cave-Ayland 743d811d61fSMark Cave-Ayland if (s->has_adb) { 744d637e1dcSPeter Maydell qbus_init(&s->adb_bus, sizeof(s->adb_bus), TYPE_ADB_BUS, 7458e5c952bSPhilippe Mathieu-Daudé dev, "adb.0"); 746df381d58SMark Cave-Ayland adb_register_autopoll_callback(adb_bus, pmu_adb_poll, s); 747d811d61fSMark Cave-Ayland } 748d811d61fSMark Cave-Ayland } 749d811d61fSMark Cave-Ayland 750d811d61fSMark Cave-Ayland static void pmu_init(Object *obj) 751d811d61fSMark Cave-Ayland { 752d811d61fSMark Cave-Ayland SysBusDevice *d = SYS_BUS_DEVICE(obj); 753d811d61fSMark Cave-Ayland PMUState *s = VIA_PMU(obj); 754d811d61fSMark Cave-Ayland 755d811d61fSMark Cave-Ayland object_property_add_link(obj, "gpio", TYPE_MACIO_GPIO, 756d811d61fSMark Cave-Ayland (Object **) &s->gpio, 757d811d61fSMark Cave-Ayland qdev_prop_allow_set_link_before_realize, 758d2623129SMarkus Armbruster 0); 759d811d61fSMark Cave-Ayland 760db873cc5SMarkus Armbruster object_initialize_child(obj, "mos6522-pmu", &s->mos6522_pmu, 761db873cc5SMarkus Armbruster TYPE_MOS6522_PMU); 762d811d61fSMark Cave-Ayland 763d811d61fSMark Cave-Ayland memory_region_init_io(&s->mem, obj, &mos6522_pmu_ops, s, "via-pmu", 764d811d61fSMark Cave-Ayland 0x2000); 765d811d61fSMark Cave-Ayland sysbus_init_mmio(d, &s->mem); 766d811d61fSMark Cave-Ayland } 767d811d61fSMark Cave-Ayland 768d811d61fSMark Cave-Ayland static Property pmu_properties[] = { 769d811d61fSMark Cave-Ayland DEFINE_PROP_BOOL("has-adb", PMUState, has_adb, true), 770d811d61fSMark Cave-Ayland DEFINE_PROP_END_OF_LIST() 771d811d61fSMark Cave-Ayland }; 772d811d61fSMark Cave-Ayland 773d811d61fSMark Cave-Ayland static void pmu_class_init(ObjectClass *oc, void *data) 774d811d61fSMark Cave-Ayland { 775d811d61fSMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(oc); 776d811d61fSMark Cave-Ayland 777d811d61fSMark Cave-Ayland dc->realize = pmu_realize; 778d811d61fSMark Cave-Ayland dc->reset = pmu_reset; 779d811d61fSMark Cave-Ayland dc->vmsd = &vmstate_pmu; 7804f67d30bSMarc-André Lureau device_class_set_props(dc, pmu_properties); 781d811d61fSMark Cave-Ayland set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); 782d811d61fSMark Cave-Ayland } 783d811d61fSMark Cave-Ayland 784d811d61fSMark Cave-Ayland static const TypeInfo pmu_type_info = { 785d811d61fSMark Cave-Ayland .name = TYPE_VIA_PMU, 786d811d61fSMark Cave-Ayland .parent = TYPE_SYS_BUS_DEVICE, 787d811d61fSMark Cave-Ayland .instance_size = sizeof(PMUState), 788d811d61fSMark Cave-Ayland .instance_init = pmu_init, 789d811d61fSMark Cave-Ayland .class_init = pmu_class_init, 790d811d61fSMark Cave-Ayland }; 791d811d61fSMark Cave-Ayland 792d811d61fSMark Cave-Ayland static void mos6522_pmu_portB_write(MOS6522State *s) 793d811d61fSMark Cave-Ayland { 794d811d61fSMark Cave-Ayland MOS6522PMUState *mps = container_of(s, MOS6522PMUState, parent_obj); 795d811d61fSMark Cave-Ayland PMUState *ps = container_of(mps, PMUState, mos6522_pmu); 796d811d61fSMark Cave-Ayland 797d811d61fSMark Cave-Ayland pmu_update(ps); 798d811d61fSMark Cave-Ayland } 799d811d61fSMark Cave-Ayland 800*ed053e89SPeter Maydell static void mos6522_pmu_reset_hold(Object *obj) 801d811d61fSMark Cave-Ayland { 802*ed053e89SPeter Maydell MOS6522State *ms = MOS6522(obj); 803d811d61fSMark Cave-Ayland MOS6522PMUState *mps = container_of(ms, MOS6522PMUState, parent_obj); 804d811d61fSMark Cave-Ayland PMUState *s = container_of(mps, PMUState, mos6522_pmu); 8059db70dacSEduardo Habkost MOS6522DeviceClass *mdc = MOS6522_GET_CLASS(ms); 806d811d61fSMark Cave-Ayland 807*ed053e89SPeter Maydell if (mdc->parent_phases.hold) { 808*ed053e89SPeter Maydell mdc->parent_phases.hold(obj); 809*ed053e89SPeter Maydell } 810d811d61fSMark Cave-Ayland 811d811d61fSMark Cave-Ayland ms->timers[0].frequency = VIA_TIMER_FREQ; 812d811d61fSMark Cave-Ayland ms->timers[1].frequency = (SCALE_US * 6000) / 4700; 813d811d61fSMark Cave-Ayland 814d811d61fSMark Cave-Ayland s->last_b = ms->b = TACK | TREQ; 815d811d61fSMark Cave-Ayland } 816d811d61fSMark Cave-Ayland 817d811d61fSMark Cave-Ayland static void mos6522_pmu_class_init(ObjectClass *oc, void *data) 818d811d61fSMark Cave-Ayland { 819*ed053e89SPeter Maydell ResettableClass *rc = RESETTABLE_CLASS(oc); 8209db70dacSEduardo Habkost MOS6522DeviceClass *mdc = MOS6522_CLASS(oc); 821d811d61fSMark Cave-Ayland 822*ed053e89SPeter Maydell resettable_class_set_parent_phases(rc, NULL, mos6522_pmu_reset_hold, 823*ed053e89SPeter Maydell NULL, &mdc->parent_phases); 824d811d61fSMark Cave-Ayland mdc->portB_write = mos6522_pmu_portB_write; 825d811d61fSMark Cave-Ayland } 826d811d61fSMark Cave-Ayland 827d811d61fSMark Cave-Ayland static const TypeInfo mos6522_pmu_type_info = { 828d811d61fSMark Cave-Ayland .name = TYPE_MOS6522_PMU, 829d811d61fSMark Cave-Ayland .parent = TYPE_MOS6522, 830d811d61fSMark Cave-Ayland .instance_size = sizeof(MOS6522PMUState), 831d811d61fSMark Cave-Ayland .class_init = mos6522_pmu_class_init, 832d811d61fSMark Cave-Ayland }; 833d811d61fSMark Cave-Ayland 834d811d61fSMark Cave-Ayland static void pmu_register_types(void) 835d811d61fSMark Cave-Ayland { 836d811d61fSMark Cave-Ayland type_register_static(&pmu_type_info); 837d811d61fSMark Cave-Ayland type_register_static(&mos6522_pmu_type_info); 838d811d61fSMark Cave-Ayland } 839d811d61fSMark Cave-Ayland 840d811d61fSMark Cave-Ayland type_init(pmu_register_types) 841