1d811d61fSMark Cave-Ayland /* 2d811d61fSMark Cave-Ayland * QEMU PowerMac PMU device support 3d811d61fSMark Cave-Ayland * 4d811d61fSMark Cave-Ayland * Copyright (c) 2016 Benjamin Herrenschmidt, IBM Corp. 5d811d61fSMark Cave-Ayland * Copyright (c) 2018 Mark Cave-Ayland 6d811d61fSMark Cave-Ayland * 7d811d61fSMark Cave-Ayland * Based on the CUDA device by: 8d811d61fSMark Cave-Ayland * 9d811d61fSMark Cave-Ayland * Copyright (c) 2004-2007 Fabrice Bellard 10d811d61fSMark Cave-Ayland * Copyright (c) 2007 Jocelyn Mayer 11d811d61fSMark Cave-Ayland * 12d811d61fSMark Cave-Ayland * Permission is hereby granted, free of charge, to any person obtaining a copy 13d811d61fSMark Cave-Ayland * of this software and associated documentation files (the "Software"), to deal 14d811d61fSMark Cave-Ayland * in the Software without restriction, including without limitation the rights 15d811d61fSMark Cave-Ayland * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 16d811d61fSMark Cave-Ayland * copies of the Software, and to permit persons to whom the Software is 17d811d61fSMark Cave-Ayland * furnished to do so, subject to the following conditions: 18d811d61fSMark Cave-Ayland * 19d811d61fSMark Cave-Ayland * The above copyright notice and this permission notice shall be included in 20d811d61fSMark Cave-Ayland * all copies or substantial portions of the Software. 21d811d61fSMark Cave-Ayland * 22d811d61fSMark Cave-Ayland * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 23d811d61fSMark Cave-Ayland * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 24d811d61fSMark Cave-Ayland * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 25d811d61fSMark Cave-Ayland * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 26d811d61fSMark Cave-Ayland * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 27d811d61fSMark Cave-Ayland * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 28d811d61fSMark Cave-Ayland * THE SOFTWARE. 29d811d61fSMark Cave-Ayland */ 30d811d61fSMark Cave-Ayland 31d811d61fSMark Cave-Ayland #include "qemu/osdep.h" 32a8d25326SMarkus Armbruster #include "qemu-common.h" 33d811d61fSMark Cave-Ayland #include "hw/ppc/mac.h" 34a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 35d6454270SMarkus Armbruster #include "migration/vmstate.h" 36d811d61fSMark Cave-Ayland #include "hw/input/adb.h" 3764552b6bSMarkus Armbruster #include "hw/irq.h" 38d811d61fSMark Cave-Ayland #include "hw/misc/mos6522.h" 39d811d61fSMark Cave-Ayland #include "hw/misc/macio/gpio.h" 40d811d61fSMark Cave-Ayland #include "hw/misc/macio/pmu.h" 41d811d61fSMark Cave-Ayland #include "qemu/timer.h" 4254d31236SMarkus Armbruster #include "sysemu/runstate.h" 43*3d81f594SMarkus Armbruster #include "qapi/error.h" 44d811d61fSMark Cave-Ayland #include "qemu/cutils.h" 45d811d61fSMark Cave-Ayland #include "qemu/log.h" 460b8fa32fSMarkus Armbruster #include "qemu/module.h" 47d811d61fSMark Cave-Ayland #include "trace.h" 48d811d61fSMark Cave-Ayland 49d811d61fSMark Cave-Ayland 50d811d61fSMark Cave-Ayland /* Bits in B data register: all active low */ 51d811d61fSMark Cave-Ayland #define TACK 0x08 /* Transfer request (input) */ 52d811d61fSMark Cave-Ayland #define TREQ 0x10 /* Transfer acknowledge (output) */ 53d811d61fSMark Cave-Ayland 54d811d61fSMark Cave-Ayland /* PMU returns time_t's offset from Jan 1, 1904, not 1970 */ 55d811d61fSMark Cave-Ayland #define RTC_OFFSET 2082844800 56d811d61fSMark Cave-Ayland 57d811d61fSMark Cave-Ayland #define VIA_TIMER_FREQ (4700000 / 6) 58d811d61fSMark Cave-Ayland 59d811d61fSMark Cave-Ayland static void via_update_irq(PMUState *s) 60d811d61fSMark Cave-Ayland { 61d811d61fSMark Cave-Ayland MOS6522PMUState *mps = MOS6522_PMU(&s->mos6522_pmu); 62d811d61fSMark Cave-Ayland MOS6522State *ms = MOS6522(mps); 63d811d61fSMark Cave-Ayland 64d811d61fSMark Cave-Ayland bool new_state = !!(ms->ifr & ms->ier & (SR_INT | T1_INT | T2_INT)); 65d811d61fSMark Cave-Ayland 66d811d61fSMark Cave-Ayland if (new_state != s->via_irq_state) { 67d811d61fSMark Cave-Ayland s->via_irq_state = new_state; 68d811d61fSMark Cave-Ayland qemu_set_irq(s->via_irq, new_state); 69d811d61fSMark Cave-Ayland } 70d811d61fSMark Cave-Ayland } 71d811d61fSMark Cave-Ayland 72d811d61fSMark Cave-Ayland static void via_set_sr_int(void *opaque) 73d811d61fSMark Cave-Ayland { 74d811d61fSMark Cave-Ayland PMUState *s = opaque; 75d811d61fSMark Cave-Ayland MOS6522PMUState *mps = MOS6522_PMU(&s->mos6522_pmu); 76d811d61fSMark Cave-Ayland MOS6522State *ms = MOS6522(mps); 77d811d61fSMark Cave-Ayland MOS6522DeviceClass *mdc = MOS6522_DEVICE_GET_CLASS(ms); 78d811d61fSMark Cave-Ayland 79d811d61fSMark Cave-Ayland mdc->set_sr_int(ms); 80d811d61fSMark Cave-Ayland } 81d811d61fSMark Cave-Ayland 82d811d61fSMark Cave-Ayland static void pmu_update_extirq(PMUState *s) 83d811d61fSMark Cave-Ayland { 84d811d61fSMark Cave-Ayland if ((s->intbits & s->intmask) != 0) { 85d811d61fSMark Cave-Ayland macio_set_gpio(s->gpio, 1, false); 86d811d61fSMark Cave-Ayland } else { 87d811d61fSMark Cave-Ayland macio_set_gpio(s->gpio, 1, true); 88d811d61fSMark Cave-Ayland } 89d811d61fSMark Cave-Ayland } 90d811d61fSMark Cave-Ayland 91d811d61fSMark Cave-Ayland static void pmu_adb_poll(void *opaque) 92d811d61fSMark Cave-Ayland { 93d811d61fSMark Cave-Ayland PMUState *s = opaque; 94d811d61fSMark Cave-Ayland int olen; 95d811d61fSMark Cave-Ayland 96d811d61fSMark Cave-Ayland if (!(s->intbits & PMU_INT_ADB)) { 97d811d61fSMark Cave-Ayland olen = adb_poll(&s->adb_bus, s->adb_reply, s->adb_poll_mask); 98d811d61fSMark Cave-Ayland trace_pmu_adb_poll(olen); 99d811d61fSMark Cave-Ayland 100d811d61fSMark Cave-Ayland if (olen > 0) { 101d811d61fSMark Cave-Ayland s->adb_reply_size = olen; 102d811d61fSMark Cave-Ayland s->intbits |= PMU_INT_ADB | PMU_INT_ADB_AUTO; 103d811d61fSMark Cave-Ayland pmu_update_extirq(s); 104d811d61fSMark Cave-Ayland } 105d811d61fSMark Cave-Ayland } 106d811d61fSMark Cave-Ayland 107d811d61fSMark Cave-Ayland timer_mod(s->adb_poll_timer, 108d811d61fSMark Cave-Ayland qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 30); 109d811d61fSMark Cave-Ayland } 110d811d61fSMark Cave-Ayland 111d811d61fSMark Cave-Ayland static void pmu_one_sec_timer(void *opaque) 112d811d61fSMark Cave-Ayland { 113d811d61fSMark Cave-Ayland PMUState *s = opaque; 114d811d61fSMark Cave-Ayland 115d811d61fSMark Cave-Ayland trace_pmu_one_sec_timer(); 116d811d61fSMark Cave-Ayland 117d811d61fSMark Cave-Ayland s->intbits |= PMU_INT_TICK; 118d811d61fSMark Cave-Ayland pmu_update_extirq(s); 119d811d61fSMark Cave-Ayland s->one_sec_target += 1000; 120d811d61fSMark Cave-Ayland 121d811d61fSMark Cave-Ayland timer_mod(s->one_sec_timer, s->one_sec_target); 122d811d61fSMark Cave-Ayland } 123d811d61fSMark Cave-Ayland 124d811d61fSMark Cave-Ayland static void pmu_cmd_int_ack(PMUState *s, 125d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 126d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 127d811d61fSMark Cave-Ayland { 128d811d61fSMark Cave-Ayland if (in_len != 0) { 129d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 130d811d61fSMark Cave-Ayland "PMU: INT_ACK command, invalid len: %d want: 0\n", 131d811d61fSMark Cave-Ayland in_len); 132d811d61fSMark Cave-Ayland return; 133d811d61fSMark Cave-Ayland } 134d811d61fSMark Cave-Ayland 135d811d61fSMark Cave-Ayland /* Make appropriate reply packet */ 136d811d61fSMark Cave-Ayland if (s->intbits & PMU_INT_ADB) { 137d811d61fSMark Cave-Ayland if (!s->adb_reply_size) { 138d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 139d811d61fSMark Cave-Ayland "Odd, PMU_INT_ADB set with no reply in buffer\n"); 140d811d61fSMark Cave-Ayland } 141d811d61fSMark Cave-Ayland 142d811d61fSMark Cave-Ayland memcpy(out_data + 1, s->adb_reply, s->adb_reply_size); 143d811d61fSMark Cave-Ayland out_data[0] = s->intbits & (PMU_INT_ADB | PMU_INT_ADB_AUTO); 144d811d61fSMark Cave-Ayland *out_len = s->adb_reply_size + 1; 145d811d61fSMark Cave-Ayland s->intbits &= ~(PMU_INT_ADB | PMU_INT_ADB_AUTO); 146d811d61fSMark Cave-Ayland s->adb_reply_size = 0; 147d811d61fSMark Cave-Ayland } else { 148d811d61fSMark Cave-Ayland out_data[0] = s->intbits; 149d811d61fSMark Cave-Ayland s->intbits = 0; 150d811d61fSMark Cave-Ayland *out_len = 1; 151d811d61fSMark Cave-Ayland } 152d811d61fSMark Cave-Ayland 153d811d61fSMark Cave-Ayland pmu_update_extirq(s); 154d811d61fSMark Cave-Ayland } 155d811d61fSMark Cave-Ayland 156d811d61fSMark Cave-Ayland static void pmu_cmd_set_int_mask(PMUState *s, 157d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 158d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 159d811d61fSMark Cave-Ayland { 160d811d61fSMark Cave-Ayland if (in_len != 1) { 161d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 162d811d61fSMark Cave-Ayland "PMU: SET_INT_MASK command, invalid len: %d want: 1\n", 163d811d61fSMark Cave-Ayland in_len); 164d811d61fSMark Cave-Ayland return; 165d811d61fSMark Cave-Ayland } 166d811d61fSMark Cave-Ayland 167d811d61fSMark Cave-Ayland trace_pmu_cmd_set_int_mask(s->intmask); 168d811d61fSMark Cave-Ayland s->intmask = in_data[0]; 169d811d61fSMark Cave-Ayland 170d811d61fSMark Cave-Ayland pmu_update_extirq(s); 171d811d61fSMark Cave-Ayland } 172d811d61fSMark Cave-Ayland 173d811d61fSMark Cave-Ayland static void pmu_cmd_set_adb_autopoll(PMUState *s, uint16_t mask) 174d811d61fSMark Cave-Ayland { 175d811d61fSMark Cave-Ayland trace_pmu_cmd_set_adb_autopoll(mask); 176d811d61fSMark Cave-Ayland 177d811d61fSMark Cave-Ayland if (s->autopoll_mask == mask) { 178d811d61fSMark Cave-Ayland return; 179d811d61fSMark Cave-Ayland } 180d811d61fSMark Cave-Ayland 181d811d61fSMark Cave-Ayland s->autopoll_mask = mask; 182d811d61fSMark Cave-Ayland if (mask) { 183d811d61fSMark Cave-Ayland timer_mod(s->adb_poll_timer, 184d811d61fSMark Cave-Ayland qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 30); 185d811d61fSMark Cave-Ayland } else { 186d811d61fSMark Cave-Ayland timer_del(s->adb_poll_timer); 187d811d61fSMark Cave-Ayland } 188d811d61fSMark Cave-Ayland } 189d811d61fSMark Cave-Ayland 190d811d61fSMark Cave-Ayland static void pmu_cmd_adb(PMUState *s, 191d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 192d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 193d811d61fSMark Cave-Ayland { 194d811d61fSMark Cave-Ayland int len, adblen; 195d811d61fSMark Cave-Ayland uint8_t adb_cmd[255]; 196d811d61fSMark Cave-Ayland 197d811d61fSMark Cave-Ayland if (in_len < 2) { 198d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 199d811d61fSMark Cave-Ayland "PMU: ADB PACKET, invalid len: %d want at least 2\n", 200d811d61fSMark Cave-Ayland in_len); 201d811d61fSMark Cave-Ayland return; 202d811d61fSMark Cave-Ayland } 203d811d61fSMark Cave-Ayland 204d811d61fSMark Cave-Ayland *out_len = 0; 205d811d61fSMark Cave-Ayland 206d811d61fSMark Cave-Ayland if (!s->has_adb) { 207d811d61fSMark Cave-Ayland trace_pmu_cmd_adb_nobus(); 208d811d61fSMark Cave-Ayland return; 209d811d61fSMark Cave-Ayland } 210d811d61fSMark Cave-Ayland 211d811d61fSMark Cave-Ayland /* Set autopoll is a special form of the command */ 212d811d61fSMark Cave-Ayland if (in_data[0] == 0 && in_data[1] == 0x86) { 213d811d61fSMark Cave-Ayland uint16_t mask = in_data[2]; 214d811d61fSMark Cave-Ayland mask = (mask << 8) | in_data[3]; 215d811d61fSMark Cave-Ayland if (in_len != 4) { 216d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 217d811d61fSMark Cave-Ayland "PMU: ADB Autopoll requires 4 bytes, got %d\n", 218d811d61fSMark Cave-Ayland in_len); 219d811d61fSMark Cave-Ayland return; 220d811d61fSMark Cave-Ayland } 221d811d61fSMark Cave-Ayland 222d811d61fSMark Cave-Ayland pmu_cmd_set_adb_autopoll(s, mask); 223d811d61fSMark Cave-Ayland return; 224d811d61fSMark Cave-Ayland } 225d811d61fSMark Cave-Ayland 226d811d61fSMark Cave-Ayland trace_pmu_cmd_adb_request(in_len, in_data[0], in_data[1], in_data[2], 227d811d61fSMark Cave-Ayland in_data[3], in_data[4]); 228d811d61fSMark Cave-Ayland 229d811d61fSMark Cave-Ayland *out_len = 0; 230d811d61fSMark Cave-Ayland 231d811d61fSMark Cave-Ayland /* Check ADB len */ 232d811d61fSMark Cave-Ayland adblen = in_data[2]; 233d811d61fSMark Cave-Ayland if (adblen > (in_len - 3)) { 234d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 235d811d61fSMark Cave-Ayland "PMU: ADB len is %d > %d (in_len -3)...erroring\n", 236d811d61fSMark Cave-Ayland adblen, in_len - 3); 237d811d61fSMark Cave-Ayland len = -1; 238d811d61fSMark Cave-Ayland } else if (adblen > 252) { 239d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, "PMU: ADB command too big!\n"); 240d811d61fSMark Cave-Ayland len = -1; 241d811d61fSMark Cave-Ayland } else { 242d811d61fSMark Cave-Ayland /* Format command */ 243d811d61fSMark Cave-Ayland adb_cmd[0] = in_data[0]; 244d811d61fSMark Cave-Ayland memcpy(&adb_cmd[1], &in_data[3], in_len - 3); 245d811d61fSMark Cave-Ayland len = adb_request(&s->adb_bus, s->adb_reply + 2, adb_cmd, in_len - 2); 246d811d61fSMark Cave-Ayland 247d811d61fSMark Cave-Ayland trace_pmu_cmd_adb_reply(len); 248d811d61fSMark Cave-Ayland } 249d811d61fSMark Cave-Ayland 250d811d61fSMark Cave-Ayland if (len > 0) { 251d811d61fSMark Cave-Ayland /* XXX Check this */ 252d811d61fSMark Cave-Ayland s->adb_reply_size = len + 2; 253d811d61fSMark Cave-Ayland s->adb_reply[0] = 0x01; 254d811d61fSMark Cave-Ayland s->adb_reply[1] = len; 255d811d61fSMark Cave-Ayland } else { 256d811d61fSMark Cave-Ayland /* XXX Check this */ 257d811d61fSMark Cave-Ayland s->adb_reply_size = 1; 258d811d61fSMark Cave-Ayland s->adb_reply[0] = 0x00; 259d811d61fSMark Cave-Ayland } 260d811d61fSMark Cave-Ayland 261d811d61fSMark Cave-Ayland s->intbits |= PMU_INT_ADB; 262d811d61fSMark Cave-Ayland pmu_update_extirq(s); 263d811d61fSMark Cave-Ayland } 264d811d61fSMark Cave-Ayland 265d811d61fSMark Cave-Ayland static void pmu_cmd_adb_poll_off(PMUState *s, 266d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 267d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 268d811d61fSMark Cave-Ayland { 269d811d61fSMark Cave-Ayland if (in_len != 0) { 270d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 271d811d61fSMark Cave-Ayland "PMU: ADB POLL OFF command, invalid len: %d want: 0\n", 272d811d61fSMark Cave-Ayland in_len); 273d811d61fSMark Cave-Ayland return; 274d811d61fSMark Cave-Ayland } 275d811d61fSMark Cave-Ayland 276d811d61fSMark Cave-Ayland if (s->has_adb && s->autopoll_mask) { 277d811d61fSMark Cave-Ayland timer_del(s->adb_poll_timer); 278d811d61fSMark Cave-Ayland s->autopoll_mask = false; 279d811d61fSMark Cave-Ayland } 280d811d61fSMark Cave-Ayland } 281d811d61fSMark Cave-Ayland 282d811d61fSMark Cave-Ayland static void pmu_cmd_shutdown(PMUState *s, 283d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 284d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 285d811d61fSMark Cave-Ayland { 286d811d61fSMark Cave-Ayland if (in_len != 4) { 287d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 288d811d61fSMark Cave-Ayland "PMU: SHUTDOWN command, invalid len: %d want: 4\n", 289d811d61fSMark Cave-Ayland in_len); 290d811d61fSMark Cave-Ayland return; 291d811d61fSMark Cave-Ayland } 292d811d61fSMark Cave-Ayland 293d811d61fSMark Cave-Ayland *out_len = 1; 294d811d61fSMark Cave-Ayland out_data[0] = 0; 295d811d61fSMark Cave-Ayland 296d811d61fSMark Cave-Ayland if (in_data[0] != 'M' || in_data[1] != 'A' || in_data[2] != 'T' || 297d811d61fSMark Cave-Ayland in_data[3] != 'T') { 298d811d61fSMark Cave-Ayland 299d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 300d811d61fSMark Cave-Ayland "PMU: SHUTDOWN command, Bad MATT signature\n"); 301d811d61fSMark Cave-Ayland return; 302d811d61fSMark Cave-Ayland } 303d811d61fSMark Cave-Ayland 304d811d61fSMark Cave-Ayland qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); 305d811d61fSMark Cave-Ayland } 306d811d61fSMark Cave-Ayland 307d811d61fSMark Cave-Ayland static void pmu_cmd_reset(PMUState *s, 308d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 309d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 310d811d61fSMark Cave-Ayland { 311d811d61fSMark Cave-Ayland if (in_len != 0) { 312d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 313d811d61fSMark Cave-Ayland "PMU: RESET command, invalid len: %d want: 0\n", 314d811d61fSMark Cave-Ayland in_len); 315d811d61fSMark Cave-Ayland return; 316d811d61fSMark Cave-Ayland } 317d811d61fSMark Cave-Ayland 318d811d61fSMark Cave-Ayland qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 319d811d61fSMark Cave-Ayland } 320d811d61fSMark Cave-Ayland 321d811d61fSMark Cave-Ayland static void pmu_cmd_get_rtc(PMUState *s, 322d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 323d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 324d811d61fSMark Cave-Ayland { 325d811d61fSMark Cave-Ayland uint32_t ti; 326d811d61fSMark Cave-Ayland 327d811d61fSMark Cave-Ayland if (in_len != 0) { 328d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 329d811d61fSMark Cave-Ayland "PMU: GET_RTC command, invalid len: %d want: 0\n", 330d811d61fSMark Cave-Ayland in_len); 331d811d61fSMark Cave-Ayland return; 332d811d61fSMark Cave-Ayland } 333d811d61fSMark Cave-Ayland 334d811d61fSMark Cave-Ayland ti = s->tick_offset + (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) 335d811d61fSMark Cave-Ayland / NANOSECONDS_PER_SECOND); 336d811d61fSMark Cave-Ayland out_data[0] = ti >> 24; 337d811d61fSMark Cave-Ayland out_data[1] = ti >> 16; 338d811d61fSMark Cave-Ayland out_data[2] = ti >> 8; 339d811d61fSMark Cave-Ayland out_data[3] = ti; 340d811d61fSMark Cave-Ayland *out_len = 4; 341d811d61fSMark Cave-Ayland } 342d811d61fSMark Cave-Ayland 343d811d61fSMark Cave-Ayland static void pmu_cmd_set_rtc(PMUState *s, 344d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 345d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 346d811d61fSMark Cave-Ayland { 347d811d61fSMark Cave-Ayland uint32_t ti; 348d811d61fSMark Cave-Ayland 349d811d61fSMark Cave-Ayland if (in_len != 4) { 350d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 351d811d61fSMark Cave-Ayland "PMU: SET_RTC command, invalid len: %d want: 4\n", 352d811d61fSMark Cave-Ayland in_len); 353d811d61fSMark Cave-Ayland return; 354d811d61fSMark Cave-Ayland } 355d811d61fSMark Cave-Ayland 356d811d61fSMark Cave-Ayland ti = (((uint32_t)in_data[0]) << 24) + (((uint32_t)in_data[1]) << 16) 357d811d61fSMark Cave-Ayland + (((uint32_t)in_data[2]) << 8) + in_data[3]; 358d811d61fSMark Cave-Ayland 359d811d61fSMark Cave-Ayland s->tick_offset = ti - (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) 360d811d61fSMark Cave-Ayland / NANOSECONDS_PER_SECOND); 361d811d61fSMark Cave-Ayland } 362d811d61fSMark Cave-Ayland 363d811d61fSMark Cave-Ayland static void pmu_cmd_system_ready(PMUState *s, 364d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 365d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 366d811d61fSMark Cave-Ayland { 367d811d61fSMark Cave-Ayland /* Do nothing */ 368d811d61fSMark Cave-Ayland } 369d811d61fSMark Cave-Ayland 370d811d61fSMark Cave-Ayland static void pmu_cmd_get_version(PMUState *s, 371d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 372d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 373d811d61fSMark Cave-Ayland { 374d811d61fSMark Cave-Ayland *out_len = 1; 375d811d61fSMark Cave-Ayland *out_data = 1; /* ??? Check what Apple does */ 376d811d61fSMark Cave-Ayland } 377d811d61fSMark Cave-Ayland 378d811d61fSMark Cave-Ayland static void pmu_cmd_power_events(PMUState *s, 379d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 380d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 381d811d61fSMark Cave-Ayland { 382d811d61fSMark Cave-Ayland if (in_len < 1) { 383d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 384d811d61fSMark Cave-Ayland "PMU: POWER EVENTS command, invalid len %d, want at least 1\n", 385d811d61fSMark Cave-Ayland in_len); 386d811d61fSMark Cave-Ayland return; 387d811d61fSMark Cave-Ayland } 388d811d61fSMark Cave-Ayland 389d811d61fSMark Cave-Ayland switch (in_data[0]) { 390d811d61fSMark Cave-Ayland /* Dummies for now */ 391d811d61fSMark Cave-Ayland case PMU_PWR_GET_POWERUP_EVENTS: 392d811d61fSMark Cave-Ayland *out_len = 2; 393d811d61fSMark Cave-Ayland out_data[0] = 0; 394d811d61fSMark Cave-Ayland out_data[1] = 0; 395d811d61fSMark Cave-Ayland break; 396d811d61fSMark Cave-Ayland case PMU_PWR_SET_POWERUP_EVENTS: 397d811d61fSMark Cave-Ayland case PMU_PWR_CLR_POWERUP_EVENTS: 398d811d61fSMark Cave-Ayland break; 399d811d61fSMark Cave-Ayland case PMU_PWR_GET_WAKEUP_EVENTS: 400d811d61fSMark Cave-Ayland *out_len = 2; 401d811d61fSMark Cave-Ayland out_data[0] = 0; 402d811d61fSMark Cave-Ayland out_data[1] = 0; 403d811d61fSMark Cave-Ayland break; 404d811d61fSMark Cave-Ayland case PMU_PWR_SET_WAKEUP_EVENTS: 405d811d61fSMark Cave-Ayland case PMU_PWR_CLR_WAKEUP_EVENTS: 406d811d61fSMark Cave-Ayland break; 407d811d61fSMark Cave-Ayland default: 408d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 409d811d61fSMark Cave-Ayland "PMU: POWER EVENTS unknown subcommand 0x%02x\n", 410d811d61fSMark Cave-Ayland in_data[0]); 411d811d61fSMark Cave-Ayland } 412d811d61fSMark Cave-Ayland } 413d811d61fSMark Cave-Ayland 414d811d61fSMark Cave-Ayland static void pmu_cmd_get_cover(PMUState *s, 415d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 416d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 417d811d61fSMark Cave-Ayland { 418d811d61fSMark Cave-Ayland /* Not 100% sure here, will have to check what a real Mac 419d811d61fSMark Cave-Ayland * returns other than byte 0 bit 0 is LID closed on laptops 420d811d61fSMark Cave-Ayland */ 421d811d61fSMark Cave-Ayland *out_len = 1; 422d811d61fSMark Cave-Ayland *out_data = 0x00; 423d811d61fSMark Cave-Ayland } 424d811d61fSMark Cave-Ayland 425d811d61fSMark Cave-Ayland static void pmu_cmd_download_status(PMUState *s, 426d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 427d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 428d811d61fSMark Cave-Ayland { 429d811d61fSMark Cave-Ayland /* This has to do with PMU firmware updates as far as I can tell. 430d811d61fSMark Cave-Ayland * 431d811d61fSMark Cave-Ayland * We return 0x62 which is what OpenPMU expects 432d811d61fSMark Cave-Ayland */ 433d811d61fSMark Cave-Ayland *out_len = 1; 434d811d61fSMark Cave-Ayland *out_data = 0x62; 435d811d61fSMark Cave-Ayland } 436d811d61fSMark Cave-Ayland 437d811d61fSMark Cave-Ayland static void pmu_cmd_read_pmu_ram(PMUState *s, 438d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len, 439d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len) 440d811d61fSMark Cave-Ayland { 441d811d61fSMark Cave-Ayland if (in_len < 3) { 442d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 443d811d61fSMark Cave-Ayland "PMU: READ_PMU_RAM command, invalid len %d, expected 3\n", 444d811d61fSMark Cave-Ayland in_len); 445d811d61fSMark Cave-Ayland return; 446d811d61fSMark Cave-Ayland } 447d811d61fSMark Cave-Ayland 448d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, 449d811d61fSMark Cave-Ayland "PMU: Unsupported READ_PMU_RAM, args: %02x %02x %02x\n", 450d811d61fSMark Cave-Ayland in_data[0], in_data[1], in_data[2]); 451d811d61fSMark Cave-Ayland 452d811d61fSMark Cave-Ayland *out_len = 0; 453d811d61fSMark Cave-Ayland } 454d811d61fSMark Cave-Ayland 455d811d61fSMark Cave-Ayland /* description of commands */ 456d811d61fSMark Cave-Ayland typedef struct PMUCmdHandler { 457d811d61fSMark Cave-Ayland uint8_t command; 458d811d61fSMark Cave-Ayland const char *name; 459d811d61fSMark Cave-Ayland void (*handler)(PMUState *s, 460d811d61fSMark Cave-Ayland const uint8_t *in_args, uint8_t in_len, 461d811d61fSMark Cave-Ayland uint8_t *out_args, uint8_t *out_len); 462d811d61fSMark Cave-Ayland } PMUCmdHandler; 463d811d61fSMark Cave-Ayland 464d811d61fSMark Cave-Ayland static const PMUCmdHandler PMUCmdHandlers[] = { 465d811d61fSMark Cave-Ayland { PMU_INT_ACK, "INT ACK", pmu_cmd_int_ack }, 466d811d61fSMark Cave-Ayland { PMU_SET_INTR_MASK, "SET INT MASK", pmu_cmd_set_int_mask }, 467d811d61fSMark Cave-Ayland { PMU_ADB_CMD, "ADB COMMAND", pmu_cmd_adb }, 468d811d61fSMark Cave-Ayland { PMU_ADB_POLL_OFF, "ADB POLL OFF", pmu_cmd_adb_poll_off }, 469d811d61fSMark Cave-Ayland { PMU_RESET, "REBOOT", pmu_cmd_reset }, 470d811d61fSMark Cave-Ayland { PMU_SHUTDOWN, "SHUTDOWN", pmu_cmd_shutdown }, 471d811d61fSMark Cave-Ayland { PMU_READ_RTC, "GET RTC", pmu_cmd_get_rtc }, 472d811d61fSMark Cave-Ayland { PMU_SET_RTC, "SET RTC", pmu_cmd_set_rtc }, 473d811d61fSMark Cave-Ayland { PMU_SYSTEM_READY, "SYSTEM READY", pmu_cmd_system_ready }, 474d811d61fSMark Cave-Ayland { PMU_GET_VERSION, "GET VERSION", pmu_cmd_get_version }, 475d811d61fSMark Cave-Ayland { PMU_POWER_EVENTS, "POWER EVENTS", pmu_cmd_power_events }, 476d811d61fSMark Cave-Ayland { PMU_GET_COVER, "GET_COVER", pmu_cmd_get_cover }, 477d811d61fSMark Cave-Ayland { PMU_DOWNLOAD_STATUS, "DOWNLOAD STATUS", pmu_cmd_download_status }, 478d811d61fSMark Cave-Ayland { PMU_READ_PMU_RAM, "READ PMGR RAM", pmu_cmd_read_pmu_ram }, 479d811d61fSMark Cave-Ayland }; 480d811d61fSMark Cave-Ayland 481d811d61fSMark Cave-Ayland static void pmu_dispatch_cmd(PMUState *s) 482d811d61fSMark Cave-Ayland { 483d811d61fSMark Cave-Ayland unsigned int i; 484d811d61fSMark Cave-Ayland 485d811d61fSMark Cave-Ayland /* No response by default */ 486d811d61fSMark Cave-Ayland s->cmd_rsp_sz = 0; 487d811d61fSMark Cave-Ayland 488d811d61fSMark Cave-Ayland for (i = 0; i < ARRAY_SIZE(PMUCmdHandlers); i++) { 489d811d61fSMark Cave-Ayland const PMUCmdHandler *desc = &PMUCmdHandlers[i]; 490d811d61fSMark Cave-Ayland 491d811d61fSMark Cave-Ayland if (desc->command != s->cmd) { 492d811d61fSMark Cave-Ayland continue; 493d811d61fSMark Cave-Ayland } 494d811d61fSMark Cave-Ayland 495d811d61fSMark Cave-Ayland trace_pmu_dispatch_cmd(desc->name); 496d811d61fSMark Cave-Ayland desc->handler(s, s->cmd_buf, s->cmd_buf_pos, 497d811d61fSMark Cave-Ayland s->cmd_rsp, &s->cmd_rsp_sz); 498d811d61fSMark Cave-Ayland 499d811d61fSMark Cave-Ayland if (s->rsplen != -1 && s->rsplen != s->cmd_rsp_sz) { 500d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_string("QEMU internal cmd resp mismatch!"); 501d811d61fSMark Cave-Ayland } else { 502d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_resp_size(s->cmd_rsp_sz); 503d811d61fSMark Cave-Ayland } 504d811d61fSMark Cave-Ayland 505d811d61fSMark Cave-Ayland return; 506d811d61fSMark Cave-Ayland } 507d811d61fSMark Cave-Ayland 508d811d61fSMark Cave-Ayland trace_pmu_dispatch_unknown_cmd(s->cmd); 509d811d61fSMark Cave-Ayland 510d811d61fSMark Cave-Ayland /* Manufacture fake response with 0's */ 511d811d61fSMark Cave-Ayland if (s->rsplen == -1) { 512d811d61fSMark Cave-Ayland s->cmd_rsp_sz = 0; 513d811d61fSMark Cave-Ayland } else { 514d811d61fSMark Cave-Ayland s->cmd_rsp_sz = s->rsplen; 515d811d61fSMark Cave-Ayland memset(s->cmd_rsp, 0, s->rsplen); 516d811d61fSMark Cave-Ayland } 517d811d61fSMark Cave-Ayland } 518d811d61fSMark Cave-Ayland 519d811d61fSMark Cave-Ayland static void pmu_update(PMUState *s) 520d811d61fSMark Cave-Ayland { 521d811d61fSMark Cave-Ayland MOS6522PMUState *mps = &s->mos6522_pmu; 522d811d61fSMark Cave-Ayland MOS6522State *ms = MOS6522(mps); 523d811d61fSMark Cave-Ayland 524d811d61fSMark Cave-Ayland /* Only react to changes in reg B */ 525d811d61fSMark Cave-Ayland if (ms->b == s->last_b) { 526d811d61fSMark Cave-Ayland return; 527d811d61fSMark Cave-Ayland } 528d811d61fSMark Cave-Ayland s->last_b = ms->b; 529d811d61fSMark Cave-Ayland 530d811d61fSMark Cave-Ayland /* Check the TREQ / TACK state */ 531d811d61fSMark Cave-Ayland switch (ms->b & (TREQ | TACK)) { 532d811d61fSMark Cave-Ayland case TREQ: 533d811d61fSMark Cave-Ayland /* This is an ack release, handle it and bail out */ 534d811d61fSMark Cave-Ayland ms->b |= TACK; 535d811d61fSMark Cave-Ayland s->last_b = ms->b; 536d811d61fSMark Cave-Ayland 537d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_string("handshake: TREQ high, setting TACK"); 538d811d61fSMark Cave-Ayland return; 539d811d61fSMark Cave-Ayland case TACK: 540d811d61fSMark Cave-Ayland /* This is a valid request, handle below */ 541d811d61fSMark Cave-Ayland break; 542d811d61fSMark Cave-Ayland case TREQ | TACK: 543d811d61fSMark Cave-Ayland /* This is an idle state */ 544d811d61fSMark Cave-Ayland return; 545d811d61fSMark Cave-Ayland default: 546d811d61fSMark Cave-Ayland /* Invalid state, log and ignore */ 547d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_error(ms->b); 548d811d61fSMark Cave-Ayland return; 549d811d61fSMark Cave-Ayland } 550d811d61fSMark Cave-Ayland 551d811d61fSMark Cave-Ayland /* If we wanted to handle commands asynchronously, this is where 552d811d61fSMark Cave-Ayland * we would delay the clearing of TACK until we are ready to send 553d811d61fSMark Cave-Ayland * the response 554d811d61fSMark Cave-Ayland */ 555d811d61fSMark Cave-Ayland 556d811d61fSMark Cave-Ayland /* We have a request, handshake TACK so we don't stay in 557d811d61fSMark Cave-Ayland * an invalid state. If we were concurrent with the OS we 558d811d61fSMark Cave-Ayland * should only do this after we grabbed the SR but that isn't 559d811d61fSMark Cave-Ayland * a problem here. 560d811d61fSMark Cave-Ayland */ 561d811d61fSMark Cave-Ayland 562d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_clear_treq(s->cmd_state); 563d811d61fSMark Cave-Ayland 564d811d61fSMark Cave-Ayland ms->b &= ~TACK; 565d811d61fSMark Cave-Ayland s->last_b = ms->b; 566d811d61fSMark Cave-Ayland 567d811d61fSMark Cave-Ayland /* Act according to state */ 568d811d61fSMark Cave-Ayland switch (s->cmd_state) { 569d811d61fSMark Cave-Ayland case pmu_state_idle: 570d811d61fSMark Cave-Ayland if (!(ms->acr & SR_OUT)) { 571d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_string("protocol error! " 572d811d61fSMark Cave-Ayland "state idle, ACR reading"); 573d811d61fSMark Cave-Ayland break; 574d811d61fSMark Cave-Ayland } 575d811d61fSMark Cave-Ayland 576d811d61fSMark Cave-Ayland s->cmd = ms->sr; 577d811d61fSMark Cave-Ayland via_set_sr_int(s); 578d811d61fSMark Cave-Ayland s->cmdlen = pmu_data_len[s->cmd][0]; 579d811d61fSMark Cave-Ayland s->rsplen = pmu_data_len[s->cmd][1]; 580d811d61fSMark Cave-Ayland s->cmd_buf_pos = 0; 581d811d61fSMark Cave-Ayland s->cmd_rsp_pos = 0; 582d811d61fSMark Cave-Ayland s->cmd_state = pmu_state_cmd; 583d811d61fSMark Cave-Ayland 584d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_cmd(s->cmd, s->cmdlen, s->rsplen); 585d811d61fSMark Cave-Ayland break; 586d811d61fSMark Cave-Ayland 587d811d61fSMark Cave-Ayland case pmu_state_cmd: 588d811d61fSMark Cave-Ayland if (!(ms->acr & SR_OUT)) { 589d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_string("protocol error! " 590d811d61fSMark Cave-Ayland "state cmd, ACR reading"); 591d811d61fSMark Cave-Ayland break; 592d811d61fSMark Cave-Ayland } 593d811d61fSMark Cave-Ayland 594d811d61fSMark Cave-Ayland if (s->cmdlen == -1) { 595d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_cmdlen(ms->sr); 596d811d61fSMark Cave-Ayland 597d811d61fSMark Cave-Ayland s->cmdlen = ms->sr; 598d811d61fSMark Cave-Ayland if (s->cmdlen > sizeof(s->cmd_buf)) { 599d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_cmd_toobig(s->cmdlen); 600d811d61fSMark Cave-Ayland } 601d811d61fSMark Cave-Ayland } else if (s->cmd_buf_pos < sizeof(s->cmd_buf)) { 602d811d61fSMark Cave-Ayland s->cmd_buf[s->cmd_buf_pos++] = ms->sr; 603d811d61fSMark Cave-Ayland } 604d811d61fSMark Cave-Ayland 605d811d61fSMark Cave-Ayland via_set_sr_int(s); 606d811d61fSMark Cave-Ayland break; 607d811d61fSMark Cave-Ayland 608d811d61fSMark Cave-Ayland case pmu_state_rsp: 609d811d61fSMark Cave-Ayland if (ms->acr & SR_OUT) { 610d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_string("protocol error! " 611d811d61fSMark Cave-Ayland "state resp, ACR writing"); 612d811d61fSMark Cave-Ayland break; 613d811d61fSMark Cave-Ayland } 614d811d61fSMark Cave-Ayland 615d811d61fSMark Cave-Ayland if (s->rsplen == -1) { 616d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_cmd_send_resp_size(s->cmd_rsp_sz); 617d811d61fSMark Cave-Ayland 618d811d61fSMark Cave-Ayland ms->sr = s->cmd_rsp_sz; 619d811d61fSMark Cave-Ayland s->rsplen = s->cmd_rsp_sz; 620d811d61fSMark Cave-Ayland } else if (s->cmd_rsp_pos < s->cmd_rsp_sz) { 621d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_cmd_send_resp(s->cmd_rsp_pos, s->rsplen); 622d811d61fSMark Cave-Ayland 623d811d61fSMark Cave-Ayland ms->sr = s->cmd_rsp[s->cmd_rsp_pos++]; 624d811d61fSMark Cave-Ayland } 625d811d61fSMark Cave-Ayland 626d811d61fSMark Cave-Ayland via_set_sr_int(s); 627d811d61fSMark Cave-Ayland break; 628d811d61fSMark Cave-Ayland } 629d811d61fSMark Cave-Ayland 630d811d61fSMark Cave-Ayland /* Check for state completion */ 631d811d61fSMark Cave-Ayland if (s->cmd_state == pmu_state_cmd && s->cmdlen == s->cmd_buf_pos) { 632d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_string("Command reception complete, " 633d811d61fSMark Cave-Ayland "dispatching..."); 634d811d61fSMark Cave-Ayland 635d811d61fSMark Cave-Ayland pmu_dispatch_cmd(s); 636d811d61fSMark Cave-Ayland s->cmd_state = pmu_state_rsp; 637d811d61fSMark Cave-Ayland } 638d811d61fSMark Cave-Ayland 639d811d61fSMark Cave-Ayland if (s->cmd_state == pmu_state_rsp && s->rsplen == s->cmd_rsp_pos) { 640d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_cmd_resp_complete(ms->ier); 641d811d61fSMark Cave-Ayland 642d811d61fSMark Cave-Ayland s->cmd_state = pmu_state_idle; 643d811d61fSMark Cave-Ayland } 644d811d61fSMark Cave-Ayland } 645d811d61fSMark Cave-Ayland 646d811d61fSMark Cave-Ayland static uint64_t mos6522_pmu_read(void *opaque, hwaddr addr, unsigned size) 647d811d61fSMark Cave-Ayland { 648d811d61fSMark Cave-Ayland PMUState *s = opaque; 649d811d61fSMark Cave-Ayland MOS6522PMUState *mps = &s->mos6522_pmu; 650d811d61fSMark Cave-Ayland MOS6522State *ms = MOS6522(mps); 651d811d61fSMark Cave-Ayland 652d811d61fSMark Cave-Ayland addr = (addr >> 9) & 0xf; 653d811d61fSMark Cave-Ayland return mos6522_read(ms, addr, size); 654d811d61fSMark Cave-Ayland } 655d811d61fSMark Cave-Ayland 656d811d61fSMark Cave-Ayland static void mos6522_pmu_write(void *opaque, hwaddr addr, uint64_t val, 657d811d61fSMark Cave-Ayland unsigned size) 658d811d61fSMark Cave-Ayland { 659d811d61fSMark Cave-Ayland PMUState *s = opaque; 660d811d61fSMark Cave-Ayland MOS6522PMUState *mps = &s->mos6522_pmu; 661d811d61fSMark Cave-Ayland MOS6522State *ms = MOS6522(mps); 662d811d61fSMark Cave-Ayland 663d811d61fSMark Cave-Ayland addr = (addr >> 9) & 0xf; 664d811d61fSMark Cave-Ayland mos6522_write(ms, addr, val, size); 665d811d61fSMark Cave-Ayland } 666d811d61fSMark Cave-Ayland 667d811d61fSMark Cave-Ayland static const MemoryRegionOps mos6522_pmu_ops = { 668d811d61fSMark Cave-Ayland .read = mos6522_pmu_read, 669d811d61fSMark Cave-Ayland .write = mos6522_pmu_write, 670d811d61fSMark Cave-Ayland .endianness = DEVICE_BIG_ENDIAN, 671d811d61fSMark Cave-Ayland .impl = { 672d811d61fSMark Cave-Ayland .min_access_size = 1, 673d811d61fSMark Cave-Ayland .max_access_size = 1, 674d811d61fSMark Cave-Ayland }, 675d811d61fSMark Cave-Ayland }; 676d811d61fSMark Cave-Ayland 677d811d61fSMark Cave-Ayland static bool pmu_adb_state_needed(void *opaque) 678d811d61fSMark Cave-Ayland { 679d811d61fSMark Cave-Ayland PMUState *s = opaque; 680d811d61fSMark Cave-Ayland 681d811d61fSMark Cave-Ayland return s->has_adb; 682d811d61fSMark Cave-Ayland } 683d811d61fSMark Cave-Ayland 684d811d61fSMark Cave-Ayland static const VMStateDescription vmstate_pmu_adb = { 685d811d61fSMark Cave-Ayland .name = "pmu/adb", 686d811d61fSMark Cave-Ayland .version_id = 0, 687d811d61fSMark Cave-Ayland .minimum_version_id = 0, 688d811d61fSMark Cave-Ayland .needed = pmu_adb_state_needed, 689d811d61fSMark Cave-Ayland .fields = (VMStateField[]) { 690d811d61fSMark Cave-Ayland VMSTATE_UINT16(adb_poll_mask, PMUState), 691d811d61fSMark Cave-Ayland VMSTATE_TIMER_PTR(adb_poll_timer, PMUState), 692d811d61fSMark Cave-Ayland VMSTATE_UINT8(adb_reply_size, PMUState), 693d811d61fSMark Cave-Ayland VMSTATE_BUFFER(adb_reply, PMUState), 6940c2adc17SDr. David Alan Gilbert VMSTATE_END_OF_LIST() 695d811d61fSMark Cave-Ayland } 696d811d61fSMark Cave-Ayland }; 697d811d61fSMark Cave-Ayland 698d811d61fSMark Cave-Ayland static const VMStateDescription vmstate_pmu = { 699d811d61fSMark Cave-Ayland .name = "pmu", 700d811d61fSMark Cave-Ayland .version_id = 0, 701d811d61fSMark Cave-Ayland .minimum_version_id = 0, 702d811d61fSMark Cave-Ayland .fields = (VMStateField[]) { 703d811d61fSMark Cave-Ayland VMSTATE_STRUCT(mos6522_pmu.parent_obj, PMUState, 0, vmstate_mos6522, 704d811d61fSMark Cave-Ayland MOS6522State), 705d811d61fSMark Cave-Ayland VMSTATE_UINT8(last_b, PMUState), 706d811d61fSMark Cave-Ayland VMSTATE_UINT8(cmd, PMUState), 707d811d61fSMark Cave-Ayland VMSTATE_UINT32(cmdlen, PMUState), 708d811d61fSMark Cave-Ayland VMSTATE_UINT32(rsplen, PMUState), 709d811d61fSMark Cave-Ayland VMSTATE_UINT8(cmd_buf_pos, PMUState), 710d811d61fSMark Cave-Ayland VMSTATE_BUFFER(cmd_buf, PMUState), 711d811d61fSMark Cave-Ayland VMSTATE_UINT8(cmd_rsp_pos, PMUState), 712d811d61fSMark Cave-Ayland VMSTATE_UINT8(cmd_rsp_sz, PMUState), 713d811d61fSMark Cave-Ayland VMSTATE_BUFFER(cmd_rsp, PMUState), 714d811d61fSMark Cave-Ayland VMSTATE_UINT8(intbits, PMUState), 715d811d61fSMark Cave-Ayland VMSTATE_UINT8(intmask, PMUState), 716d811d61fSMark Cave-Ayland VMSTATE_UINT8(autopoll_rate_ms, PMUState), 717d811d61fSMark Cave-Ayland VMSTATE_UINT8(autopoll_mask, PMUState), 718d811d61fSMark Cave-Ayland VMSTATE_UINT32(tick_offset, PMUState), 719d811d61fSMark Cave-Ayland VMSTATE_TIMER_PTR(one_sec_timer, PMUState), 720d811d61fSMark Cave-Ayland VMSTATE_INT64(one_sec_target, PMUState), 721d811d61fSMark Cave-Ayland VMSTATE_END_OF_LIST() 722d811d61fSMark Cave-Ayland }, 723d811d61fSMark Cave-Ayland .subsections = (const VMStateDescription * []) { 724d811d61fSMark Cave-Ayland &vmstate_pmu_adb, 725d811d61fSMark Cave-Ayland } 726d811d61fSMark Cave-Ayland }; 727d811d61fSMark Cave-Ayland 728d811d61fSMark Cave-Ayland static void pmu_reset(DeviceState *dev) 729d811d61fSMark Cave-Ayland { 730d811d61fSMark Cave-Ayland PMUState *s = VIA_PMU(dev); 731d811d61fSMark Cave-Ayland 732d811d61fSMark Cave-Ayland /* OpenBIOS needs to do this? MacOS 9 needs it */ 733d811d61fSMark Cave-Ayland s->intmask = PMU_INT_ADB | PMU_INT_TICK; 734d811d61fSMark Cave-Ayland s->intbits = 0; 735d811d61fSMark Cave-Ayland 736d811d61fSMark Cave-Ayland s->cmd_state = pmu_state_idle; 737d811d61fSMark Cave-Ayland s->autopoll_mask = 0; 738d811d61fSMark Cave-Ayland } 739d811d61fSMark Cave-Ayland 740d811d61fSMark Cave-Ayland static void pmu_realize(DeviceState *dev, Error **errp) 741d811d61fSMark Cave-Ayland { 742d811d61fSMark Cave-Ayland PMUState *s = VIA_PMU(dev); 743*3d81f594SMarkus Armbruster Error *err = NULL; 744d811d61fSMark Cave-Ayland SysBusDevice *sbd; 745d811d61fSMark Cave-Ayland struct tm tm; 746d811d61fSMark Cave-Ayland 747*3d81f594SMarkus Armbruster object_property_set_bool(OBJECT(&s->mos6522_pmu), true, "realized", 748*3d81f594SMarkus Armbruster &err); 749*3d81f594SMarkus Armbruster if (err) { 750*3d81f594SMarkus Armbruster error_propagate(errp, err); 751*3d81f594SMarkus Armbruster return; 752*3d81f594SMarkus Armbruster } 753*3d81f594SMarkus Armbruster 754d811d61fSMark Cave-Ayland /* Pass IRQ from 6522 */ 755d811d61fSMark Cave-Ayland sbd = SYS_BUS_DEVICE(s); 756*3d81f594SMarkus Armbruster sysbus_pass_irq(sbd, SYS_BUS_DEVICE(&s->mos6522_pmu)); 757d811d61fSMark Cave-Ayland 758d811d61fSMark Cave-Ayland qemu_get_timedate(&tm, 0); 759d811d61fSMark Cave-Ayland s->tick_offset = (uint32_t)mktimegm(&tm) + RTC_OFFSET; 760d811d61fSMark Cave-Ayland s->one_sec_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL, pmu_one_sec_timer, s); 761d811d61fSMark Cave-Ayland s->one_sec_target = qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 1000; 762d811d61fSMark Cave-Ayland timer_mod(s->one_sec_timer, s->one_sec_target); 763d811d61fSMark Cave-Ayland 764d811d61fSMark Cave-Ayland if (s->has_adb) { 765d811d61fSMark Cave-Ayland qbus_create_inplace(&s->adb_bus, sizeof(s->adb_bus), TYPE_ADB_BUS, 7668e5c952bSPhilippe Mathieu-Daudé dev, "adb.0"); 767d811d61fSMark Cave-Ayland s->adb_poll_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL, pmu_adb_poll, s); 768d811d61fSMark Cave-Ayland s->adb_poll_mask = 0xffff; 769d811d61fSMark Cave-Ayland s->autopoll_rate_ms = 20; 770d811d61fSMark Cave-Ayland } 771d811d61fSMark Cave-Ayland } 772d811d61fSMark Cave-Ayland 773d811d61fSMark Cave-Ayland static void pmu_init(Object *obj) 774d811d61fSMark Cave-Ayland { 775d811d61fSMark Cave-Ayland SysBusDevice *d = SYS_BUS_DEVICE(obj); 776d811d61fSMark Cave-Ayland PMUState *s = VIA_PMU(obj); 777d811d61fSMark Cave-Ayland 778d811d61fSMark Cave-Ayland object_property_add_link(obj, "gpio", TYPE_MACIO_GPIO, 779d811d61fSMark Cave-Ayland (Object **) &s->gpio, 780d811d61fSMark Cave-Ayland qdev_prop_allow_set_link_before_realize, 781d2623129SMarkus Armbruster 0); 782d811d61fSMark Cave-Ayland 7831069a3c6SThomas Huth sysbus_init_child_obj(obj, "mos6522-pmu", &s->mos6522_pmu, 7841069a3c6SThomas Huth sizeof(s->mos6522_pmu), TYPE_MOS6522_PMU); 785d811d61fSMark Cave-Ayland 786d811d61fSMark Cave-Ayland memory_region_init_io(&s->mem, obj, &mos6522_pmu_ops, s, "via-pmu", 787d811d61fSMark Cave-Ayland 0x2000); 788d811d61fSMark Cave-Ayland sysbus_init_mmio(d, &s->mem); 789d811d61fSMark Cave-Ayland } 790d811d61fSMark Cave-Ayland 791d811d61fSMark Cave-Ayland static Property pmu_properties[] = { 792d811d61fSMark Cave-Ayland DEFINE_PROP_BOOL("has-adb", PMUState, has_adb, true), 793d811d61fSMark Cave-Ayland DEFINE_PROP_END_OF_LIST() 794d811d61fSMark Cave-Ayland }; 795d811d61fSMark Cave-Ayland 796d811d61fSMark Cave-Ayland static void pmu_class_init(ObjectClass *oc, void *data) 797d811d61fSMark Cave-Ayland { 798d811d61fSMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(oc); 799d811d61fSMark Cave-Ayland 800d811d61fSMark Cave-Ayland dc->realize = pmu_realize; 801d811d61fSMark Cave-Ayland dc->reset = pmu_reset; 802d811d61fSMark Cave-Ayland dc->vmsd = &vmstate_pmu; 8034f67d30bSMarc-André Lureau device_class_set_props(dc, pmu_properties); 804d811d61fSMark Cave-Ayland set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); 805d811d61fSMark Cave-Ayland } 806d811d61fSMark Cave-Ayland 807d811d61fSMark Cave-Ayland static const TypeInfo pmu_type_info = { 808d811d61fSMark Cave-Ayland .name = TYPE_VIA_PMU, 809d811d61fSMark Cave-Ayland .parent = TYPE_SYS_BUS_DEVICE, 810d811d61fSMark Cave-Ayland .instance_size = sizeof(PMUState), 811d811d61fSMark Cave-Ayland .instance_init = pmu_init, 812d811d61fSMark Cave-Ayland .class_init = pmu_class_init, 813d811d61fSMark Cave-Ayland }; 814d811d61fSMark Cave-Ayland 815d811d61fSMark Cave-Ayland static void mos6522_pmu_portB_write(MOS6522State *s) 816d811d61fSMark Cave-Ayland { 817d811d61fSMark Cave-Ayland MOS6522PMUState *mps = container_of(s, MOS6522PMUState, parent_obj); 818d811d61fSMark Cave-Ayland PMUState *ps = container_of(mps, PMUState, mos6522_pmu); 819d811d61fSMark Cave-Ayland 820d811d61fSMark Cave-Ayland if ((s->pcr & 0xe0) == 0x20 || (s->pcr & 0xe0) == 0x60) { 821d811d61fSMark Cave-Ayland s->ifr &= ~CB2_INT; 822d811d61fSMark Cave-Ayland } 823d811d61fSMark Cave-Ayland s->ifr &= ~CB1_INT; 824d811d61fSMark Cave-Ayland 825d811d61fSMark Cave-Ayland via_update_irq(ps); 826d811d61fSMark Cave-Ayland pmu_update(ps); 827d811d61fSMark Cave-Ayland } 828d811d61fSMark Cave-Ayland 829d811d61fSMark Cave-Ayland static void mos6522_pmu_portA_write(MOS6522State *s) 830d811d61fSMark Cave-Ayland { 831d811d61fSMark Cave-Ayland MOS6522PMUState *mps = container_of(s, MOS6522PMUState, parent_obj); 832d811d61fSMark Cave-Ayland PMUState *ps = container_of(mps, PMUState, mos6522_pmu); 833d811d61fSMark Cave-Ayland 834d811d61fSMark Cave-Ayland if ((s->pcr & 0x0e) == 0x02 || (s->pcr & 0x0e) == 0x06) { 835d811d61fSMark Cave-Ayland s->ifr &= ~CA2_INT; 836d811d61fSMark Cave-Ayland } 837d811d61fSMark Cave-Ayland s->ifr &= ~CA1_INT; 838d811d61fSMark Cave-Ayland 839d811d61fSMark Cave-Ayland via_update_irq(ps); 840d811d61fSMark Cave-Ayland } 841d811d61fSMark Cave-Ayland 842d811d61fSMark Cave-Ayland static void mos6522_pmu_reset(DeviceState *dev) 843d811d61fSMark Cave-Ayland { 844d811d61fSMark Cave-Ayland MOS6522State *ms = MOS6522(dev); 845d811d61fSMark Cave-Ayland MOS6522PMUState *mps = container_of(ms, MOS6522PMUState, parent_obj); 846d811d61fSMark Cave-Ayland PMUState *s = container_of(mps, PMUState, mos6522_pmu); 847d811d61fSMark Cave-Ayland MOS6522DeviceClass *mdc = MOS6522_DEVICE_GET_CLASS(ms); 848d811d61fSMark Cave-Ayland 849d811d61fSMark Cave-Ayland mdc->parent_reset(dev); 850d811d61fSMark Cave-Ayland 851d811d61fSMark Cave-Ayland ms->timers[0].frequency = VIA_TIMER_FREQ; 852d811d61fSMark Cave-Ayland ms->timers[1].frequency = (SCALE_US * 6000) / 4700; 853d811d61fSMark Cave-Ayland 854d811d61fSMark Cave-Ayland s->last_b = ms->b = TACK | TREQ; 855d811d61fSMark Cave-Ayland } 856d811d61fSMark Cave-Ayland 857d811d61fSMark Cave-Ayland static void mos6522_pmu_class_init(ObjectClass *oc, void *data) 858d811d61fSMark Cave-Ayland { 859d811d61fSMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(oc); 860d811d61fSMark Cave-Ayland MOS6522DeviceClass *mdc = MOS6522_DEVICE_CLASS(oc); 861d811d61fSMark Cave-Ayland 862d811d61fSMark Cave-Ayland dc->reset = mos6522_pmu_reset; 863d811d61fSMark Cave-Ayland mdc->portB_write = mos6522_pmu_portB_write; 864d811d61fSMark Cave-Ayland mdc->portA_write = mos6522_pmu_portA_write; 865d811d61fSMark Cave-Ayland } 866d811d61fSMark Cave-Ayland 867d811d61fSMark Cave-Ayland static const TypeInfo mos6522_pmu_type_info = { 868d811d61fSMark Cave-Ayland .name = TYPE_MOS6522_PMU, 869d811d61fSMark Cave-Ayland .parent = TYPE_MOS6522, 870d811d61fSMark Cave-Ayland .instance_size = sizeof(MOS6522PMUState), 871d811d61fSMark Cave-Ayland .class_init = mos6522_pmu_class_init, 872d811d61fSMark Cave-Ayland }; 873d811d61fSMark Cave-Ayland 874d811d61fSMark Cave-Ayland static void pmu_register_types(void) 875d811d61fSMark Cave-Ayland { 876d811d61fSMark Cave-Ayland type_register_static(&pmu_type_info); 877d811d61fSMark Cave-Ayland type_register_static(&mos6522_pmu_type_info); 878d811d61fSMark Cave-Ayland } 879d811d61fSMark Cave-Ayland 880d811d61fSMark Cave-Ayland type_init(pmu_register_types) 881