xref: /qemu/hw/misc/macio/mac_dbdma.c (revision 0d75590d919454be322f21d55494b8937651fc86)
13cbee15bSj_mayer /*
23cbee15bSj_mayer  * PowerMac descriptor-based DMA emulation
33cbee15bSj_mayer  *
43cbee15bSj_mayer  * Copyright (c) 2005-2007 Fabrice Bellard
53cbee15bSj_mayer  * Copyright (c) 2007 Jocelyn Mayer
628ce5ce6Saurel32  * Copyright (c) 2009 Laurent Vivier
728ce5ce6Saurel32  *
828ce5ce6Saurel32  * some parts from linux-2.6.28, arch/powerpc/include/asm/dbdma.h
928ce5ce6Saurel32  *
1028ce5ce6Saurel32  *   Definitions for using the Apple Descriptor-Based DMA controller
1128ce5ce6Saurel32  *   in Power Macintosh computers.
1228ce5ce6Saurel32  *
1328ce5ce6Saurel32  *   Copyright (C) 1996 Paul Mackerras.
1428ce5ce6Saurel32  *
1528ce5ce6Saurel32  * some parts from mol 0.9.71
1628ce5ce6Saurel32  *
1728ce5ce6Saurel32  *   Descriptor based DMA emulation
1828ce5ce6Saurel32  *
1928ce5ce6Saurel32  *   Copyright (C) 1998-2004 Samuel Rydh (samuel@ibrium.se)
203cbee15bSj_mayer  *
213cbee15bSj_mayer  * Permission is hereby granted, free of charge, to any person obtaining a copy
223cbee15bSj_mayer  * of this software and associated documentation files (the "Software"), to deal
233cbee15bSj_mayer  * in the Software without restriction, including without limitation the rights
243cbee15bSj_mayer  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
253cbee15bSj_mayer  * copies of the Software, and to permit persons to whom the Software is
263cbee15bSj_mayer  * furnished to do so, subject to the following conditions:
273cbee15bSj_mayer  *
283cbee15bSj_mayer  * The above copyright notice and this permission notice shall be included in
293cbee15bSj_mayer  * all copies or substantial portions of the Software.
303cbee15bSj_mayer  *
313cbee15bSj_mayer  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
323cbee15bSj_mayer  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
333cbee15bSj_mayer  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
343cbee15bSj_mayer  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
353cbee15bSj_mayer  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
363cbee15bSj_mayer  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
373cbee15bSj_mayer  * THE SOFTWARE.
383cbee15bSj_mayer  */
39*0d75590dSPeter Maydell #include "qemu/osdep.h"
4083c9f4caSPaolo Bonzini #include "hw/hw.h"
410d09e41aSPaolo Bonzini #include "hw/isa/isa.h"
420d09e41aSPaolo Bonzini #include "hw/ppc/mac_dbdma.h"
431de7afc9SPaolo Bonzini #include "qemu/main-loop.h"
443cbee15bSj_mayer 
45ea026b2fSblueswir1 /* debug DBDMA */
46ea026b2fSblueswir1 //#define DEBUG_DBDMA
47ea026b2fSblueswir1 
48ea026b2fSblueswir1 #ifdef DEBUG_DBDMA
49001faf32SBlue Swirl #define DBDMA_DPRINTF(fmt, ...)                                 \
50001faf32SBlue Swirl     do { printf("DBDMA: " fmt , ## __VA_ARGS__); } while (0)
51ea026b2fSblueswir1 #else
52001faf32SBlue Swirl #define DBDMA_DPRINTF(fmt, ...)
53ea026b2fSblueswir1 #endif
54ea026b2fSblueswir1 
5528ce5ce6Saurel32 /*
5628ce5ce6Saurel32  */
573cbee15bSj_mayer 
58d2f0ce21SAlexander Graf static DBDMAState *dbdma_from_ch(DBDMA_channel *ch)
59d2f0ce21SAlexander Graf {
60d2f0ce21SAlexander Graf     return container_of(ch, DBDMAState, channels[ch->channel]);
61d2f0ce21SAlexander Graf }
62d2f0ce21SAlexander Graf 
6328ce5ce6Saurel32 #ifdef DEBUG_DBDMA
6428ce5ce6Saurel32 static void dump_dbdma_cmd(dbdma_cmd *cmd)
653cbee15bSj_mayer {
6628ce5ce6Saurel32     printf("dbdma_cmd %p\n", cmd);
6728ce5ce6Saurel32     printf("    req_count 0x%04x\n", le16_to_cpu(cmd->req_count));
6828ce5ce6Saurel32     printf("    command 0x%04x\n", le16_to_cpu(cmd->command));
6928ce5ce6Saurel32     printf("    phy_addr 0x%08x\n", le32_to_cpu(cmd->phy_addr));
7028ce5ce6Saurel32     printf("    cmd_dep 0x%08x\n", le32_to_cpu(cmd->cmd_dep));
7128ce5ce6Saurel32     printf("    res_count 0x%04x\n", le16_to_cpu(cmd->res_count));
7228ce5ce6Saurel32     printf("    xfer_status 0x%04x\n", le16_to_cpu(cmd->xfer_status));
7328ce5ce6Saurel32 }
7428ce5ce6Saurel32 #else
7528ce5ce6Saurel32 static void dump_dbdma_cmd(dbdma_cmd *cmd)
7628ce5ce6Saurel32 {
7728ce5ce6Saurel32 }
7828ce5ce6Saurel32 #endif
7928ce5ce6Saurel32 static void dbdma_cmdptr_load(DBDMA_channel *ch)
8028ce5ce6Saurel32 {
8128ce5ce6Saurel32     DBDMA_DPRINTF("dbdma_cmdptr_load 0x%08x\n",
82ad674e53SAurelien Jarno                   ch->regs[DBDMA_CMDPTR_LO]);
83ad674e53SAurelien Jarno     cpu_physical_memory_read(ch->regs[DBDMA_CMDPTR_LO],
84e1fe50dcSStefan Weil                              &ch->current, sizeof(dbdma_cmd));
853cbee15bSj_mayer }
863cbee15bSj_mayer 
8728ce5ce6Saurel32 static void dbdma_cmdptr_save(DBDMA_channel *ch)
883cbee15bSj_mayer {
8928ce5ce6Saurel32     DBDMA_DPRINTF("dbdma_cmdptr_save 0x%08x\n",
90ad674e53SAurelien Jarno                   ch->regs[DBDMA_CMDPTR_LO]);
9128ce5ce6Saurel32     DBDMA_DPRINTF("xfer_status 0x%08x res_count 0x%04x\n",
9228ce5ce6Saurel32                   le16_to_cpu(ch->current.xfer_status),
9328ce5ce6Saurel32                   le16_to_cpu(ch->current.res_count));
94ad674e53SAurelien Jarno     cpu_physical_memory_write(ch->regs[DBDMA_CMDPTR_LO],
95e1fe50dcSStefan Weil                               &ch->current, sizeof(dbdma_cmd));
9628ce5ce6Saurel32 }
9728ce5ce6Saurel32 
9828ce5ce6Saurel32 static void kill_channel(DBDMA_channel *ch)
9928ce5ce6Saurel32 {
10028ce5ce6Saurel32     DBDMA_DPRINTF("kill_channel\n");
10128ce5ce6Saurel32 
102ad674e53SAurelien Jarno     ch->regs[DBDMA_STATUS] |= DEAD;
103ad674e53SAurelien Jarno     ch->regs[DBDMA_STATUS] &= ~ACTIVE;
10428ce5ce6Saurel32 
10528ce5ce6Saurel32     qemu_irq_raise(ch->irq);
10628ce5ce6Saurel32 }
10728ce5ce6Saurel32 
10828ce5ce6Saurel32 static void conditional_interrupt(DBDMA_channel *ch)
10928ce5ce6Saurel32 {
11028ce5ce6Saurel32     dbdma_cmd *current = &ch->current;
11128ce5ce6Saurel32     uint16_t intr;
11228ce5ce6Saurel32     uint16_t sel_mask, sel_value;
11328ce5ce6Saurel32     uint32_t status;
11428ce5ce6Saurel32     int cond;
11528ce5ce6Saurel32 
11633ce36bbSAlexander Graf     DBDMA_DPRINTF("%s\n", __func__);
11728ce5ce6Saurel32 
118b42ec42dSaurel32     intr = le16_to_cpu(current->command) & INTR_MASK;
11928ce5ce6Saurel32 
12028ce5ce6Saurel32     switch(intr) {
12128ce5ce6Saurel32     case INTR_NEVER:  /* don't interrupt */
12228ce5ce6Saurel32         return;
12328ce5ce6Saurel32     case INTR_ALWAYS: /* always interrupt */
12428ce5ce6Saurel32         qemu_irq_raise(ch->irq);
12533ce36bbSAlexander Graf         DBDMA_DPRINTF("%s: raise\n", __func__);
12628ce5ce6Saurel32         return;
12728ce5ce6Saurel32     }
12828ce5ce6Saurel32 
129ad674e53SAurelien Jarno     status = ch->regs[DBDMA_STATUS] & DEVSTAT;
13028ce5ce6Saurel32 
131ad674e53SAurelien Jarno     sel_mask = (ch->regs[DBDMA_INTR_SEL] >> 16) & 0x0f;
132ad674e53SAurelien Jarno     sel_value = ch->regs[DBDMA_INTR_SEL] & 0x0f;
13328ce5ce6Saurel32 
13428ce5ce6Saurel32     cond = (status & sel_mask) == (sel_value & sel_mask);
13528ce5ce6Saurel32 
13628ce5ce6Saurel32     switch(intr) {
13728ce5ce6Saurel32     case INTR_IFSET:  /* intr if condition bit is 1 */
13833ce36bbSAlexander Graf         if (cond) {
13928ce5ce6Saurel32             qemu_irq_raise(ch->irq);
14033ce36bbSAlexander Graf             DBDMA_DPRINTF("%s: raise\n", __func__);
14133ce36bbSAlexander Graf         }
14228ce5ce6Saurel32         return;
14328ce5ce6Saurel32     case INTR_IFCLR:  /* intr if condition bit is 0 */
14433ce36bbSAlexander Graf         if (!cond) {
14528ce5ce6Saurel32             qemu_irq_raise(ch->irq);
14633ce36bbSAlexander Graf             DBDMA_DPRINTF("%s: raise\n", __func__);
14733ce36bbSAlexander Graf         }
14828ce5ce6Saurel32         return;
14928ce5ce6Saurel32     }
15028ce5ce6Saurel32 }
15128ce5ce6Saurel32 
15228ce5ce6Saurel32 static int conditional_wait(DBDMA_channel *ch)
15328ce5ce6Saurel32 {
15428ce5ce6Saurel32     dbdma_cmd *current = &ch->current;
15528ce5ce6Saurel32     uint16_t wait;
15628ce5ce6Saurel32     uint16_t sel_mask, sel_value;
15728ce5ce6Saurel32     uint32_t status;
15828ce5ce6Saurel32     int cond;
15928ce5ce6Saurel32 
16028ce5ce6Saurel32     DBDMA_DPRINTF("conditional_wait\n");
16128ce5ce6Saurel32 
162b42ec42dSaurel32     wait = le16_to_cpu(current->command) & WAIT_MASK;
16328ce5ce6Saurel32 
16428ce5ce6Saurel32     switch(wait) {
16528ce5ce6Saurel32     case WAIT_NEVER:  /* don't wait */
16628ce5ce6Saurel32         return 0;
16728ce5ce6Saurel32     case WAIT_ALWAYS: /* always wait */
16828ce5ce6Saurel32         return 1;
16928ce5ce6Saurel32     }
17028ce5ce6Saurel32 
171ad674e53SAurelien Jarno     status = ch->regs[DBDMA_STATUS] & DEVSTAT;
17228ce5ce6Saurel32 
173ad674e53SAurelien Jarno     sel_mask = (ch->regs[DBDMA_WAIT_SEL] >> 16) & 0x0f;
174ad674e53SAurelien Jarno     sel_value = ch->regs[DBDMA_WAIT_SEL] & 0x0f;
17528ce5ce6Saurel32 
17628ce5ce6Saurel32     cond = (status & sel_mask) == (sel_value & sel_mask);
17728ce5ce6Saurel32 
17828ce5ce6Saurel32     switch(wait) {
17928ce5ce6Saurel32     case WAIT_IFSET:  /* wait if condition bit is 1 */
18028ce5ce6Saurel32         if (cond)
18128ce5ce6Saurel32             return 1;
18228ce5ce6Saurel32         return 0;
18328ce5ce6Saurel32     case WAIT_IFCLR:  /* wait if condition bit is 0 */
18428ce5ce6Saurel32         if (!cond)
18528ce5ce6Saurel32             return 1;
18628ce5ce6Saurel32         return 0;
18728ce5ce6Saurel32     }
18828ce5ce6Saurel32     return 0;
18928ce5ce6Saurel32 }
19028ce5ce6Saurel32 
19128ce5ce6Saurel32 static void next(DBDMA_channel *ch)
19228ce5ce6Saurel32 {
19328ce5ce6Saurel32     uint32_t cp;
19428ce5ce6Saurel32 
195ad674e53SAurelien Jarno     ch->regs[DBDMA_STATUS] &= ~BT;
19628ce5ce6Saurel32 
197ad674e53SAurelien Jarno     cp = ch->regs[DBDMA_CMDPTR_LO];
198ad674e53SAurelien Jarno     ch->regs[DBDMA_CMDPTR_LO] = cp + sizeof(dbdma_cmd);
19928ce5ce6Saurel32     dbdma_cmdptr_load(ch);
20028ce5ce6Saurel32 }
20128ce5ce6Saurel32 
20228ce5ce6Saurel32 static void branch(DBDMA_channel *ch)
20328ce5ce6Saurel32 {
20428ce5ce6Saurel32     dbdma_cmd *current = &ch->current;
20528ce5ce6Saurel32 
20628ce5ce6Saurel32     ch->regs[DBDMA_CMDPTR_LO] = current->cmd_dep;
207ad674e53SAurelien Jarno     ch->regs[DBDMA_STATUS] |= BT;
20828ce5ce6Saurel32     dbdma_cmdptr_load(ch);
20928ce5ce6Saurel32 }
21028ce5ce6Saurel32 
21128ce5ce6Saurel32 static void conditional_branch(DBDMA_channel *ch)
21228ce5ce6Saurel32 {
21328ce5ce6Saurel32     dbdma_cmd *current = &ch->current;
21428ce5ce6Saurel32     uint16_t br;
21528ce5ce6Saurel32     uint16_t sel_mask, sel_value;
21628ce5ce6Saurel32     uint32_t status;
21728ce5ce6Saurel32     int cond;
21828ce5ce6Saurel32 
21928ce5ce6Saurel32     DBDMA_DPRINTF("conditional_branch\n");
22028ce5ce6Saurel32 
22128ce5ce6Saurel32     /* check if we must branch */
22228ce5ce6Saurel32 
223b42ec42dSaurel32     br = le16_to_cpu(current->command) & BR_MASK;
22428ce5ce6Saurel32 
22528ce5ce6Saurel32     switch(br) {
22628ce5ce6Saurel32     case BR_NEVER:  /* don't branch */
22728ce5ce6Saurel32         next(ch);
22828ce5ce6Saurel32         return;
22928ce5ce6Saurel32     case BR_ALWAYS: /* always branch */
23028ce5ce6Saurel32         branch(ch);
23128ce5ce6Saurel32         return;
23228ce5ce6Saurel32     }
23328ce5ce6Saurel32 
234ad674e53SAurelien Jarno     status = ch->regs[DBDMA_STATUS] & DEVSTAT;
23528ce5ce6Saurel32 
236ad674e53SAurelien Jarno     sel_mask = (ch->regs[DBDMA_BRANCH_SEL] >> 16) & 0x0f;
237ad674e53SAurelien Jarno     sel_value = ch->regs[DBDMA_BRANCH_SEL] & 0x0f;
23828ce5ce6Saurel32 
23928ce5ce6Saurel32     cond = (status & sel_mask) == (sel_value & sel_mask);
24028ce5ce6Saurel32 
24128ce5ce6Saurel32     switch(br) {
24228ce5ce6Saurel32     case BR_IFSET:  /* branch if condition bit is 1 */
24328ce5ce6Saurel32         if (cond)
24428ce5ce6Saurel32             branch(ch);
24528ce5ce6Saurel32         else
24628ce5ce6Saurel32             next(ch);
24728ce5ce6Saurel32         return;
24828ce5ce6Saurel32     case BR_IFCLR:  /* branch if condition bit is 0 */
24928ce5ce6Saurel32         if (!cond)
25028ce5ce6Saurel32             branch(ch);
25128ce5ce6Saurel32         else
25228ce5ce6Saurel32             next(ch);
25328ce5ce6Saurel32         return;
25428ce5ce6Saurel32     }
25528ce5ce6Saurel32 }
25628ce5ce6Saurel32 
257b42ec42dSaurel32 static void channel_run(DBDMA_channel *ch);
258b42ec42dSaurel32 
259b42ec42dSaurel32 static void dbdma_end(DBDMA_io *io)
26028ce5ce6Saurel32 {
26128ce5ce6Saurel32     DBDMA_channel *ch = io->channel;
26228ce5ce6Saurel32     dbdma_cmd *current = &ch->current;
26328ce5ce6Saurel32 
26433ce36bbSAlexander Graf     DBDMA_DPRINTF("%s\n", __func__);
26533ce36bbSAlexander Graf 
266b42ec42dSaurel32     if (conditional_wait(ch))
267b42ec42dSaurel32         goto wait;
26828ce5ce6Saurel32 
269ad674e53SAurelien Jarno     current->xfer_status = cpu_to_le16(ch->regs[DBDMA_STATUS]);
270ad674e53SAurelien Jarno     current->res_count = cpu_to_le16(io->len);
271b42ec42dSaurel32     dbdma_cmdptr_save(ch);
272862c9280Saurel32     if (io->is_last)
273ad674e53SAurelien Jarno         ch->regs[DBDMA_STATUS] &= ~FLUSH;
27428ce5ce6Saurel32 
275b42ec42dSaurel32     conditional_interrupt(ch);
276b42ec42dSaurel32     conditional_branch(ch);
277b42ec42dSaurel32 
278b42ec42dSaurel32 wait:
27903ee3b1eSAlexander Graf     /* Indicate that we're ready for a new DMA round */
28003ee3b1eSAlexander Graf     ch->io.processing = false;
28103ee3b1eSAlexander Graf 
282ad674e53SAurelien Jarno     if ((ch->regs[DBDMA_STATUS] & RUN) &&
283ad674e53SAurelien Jarno         (ch->regs[DBDMA_STATUS] & ACTIVE))
284b42ec42dSaurel32         channel_run(ch);
28528ce5ce6Saurel32 }
28628ce5ce6Saurel32 
287b42ec42dSaurel32 static void start_output(DBDMA_channel *ch, int key, uint32_t addr,
28828ce5ce6Saurel32                         uint16_t req_count, int is_last)
28928ce5ce6Saurel32 {
29028ce5ce6Saurel32     DBDMA_DPRINTF("start_output\n");
29128ce5ce6Saurel32 
29228ce5ce6Saurel32     /* KEY_REGS, KEY_DEVICE and KEY_STREAM
29328ce5ce6Saurel32      * are not implemented in the mac-io chip
29428ce5ce6Saurel32      */
29528ce5ce6Saurel32 
29628ce5ce6Saurel32     DBDMA_DPRINTF("addr 0x%x key 0x%x\n", addr, key);
29728ce5ce6Saurel32     if (!addr || key > KEY_STREAM3) {
29828ce5ce6Saurel32         kill_channel(ch);
299b42ec42dSaurel32         return;
30028ce5ce6Saurel32     }
30128ce5ce6Saurel32 
302b42ec42dSaurel32     ch->io.addr = addr;
30328ce5ce6Saurel32     ch->io.len = req_count;
30428ce5ce6Saurel32     ch->io.is_last = is_last;
305b42ec42dSaurel32     ch->io.dma_end = dbdma_end;
306b42ec42dSaurel32     ch->io.is_dma_out = 1;
30703ee3b1eSAlexander Graf     ch->io.processing = true;
308a9ceb76dSAlexander Graf     if (ch->rw) {
309b42ec42dSaurel32         ch->rw(&ch->io);
31028ce5ce6Saurel32     }
311a9ceb76dSAlexander Graf }
31228ce5ce6Saurel32 
313b42ec42dSaurel32 static void start_input(DBDMA_channel *ch, int key, uint32_t addr,
31428ce5ce6Saurel32                        uint16_t req_count, int is_last)
31528ce5ce6Saurel32 {
31628ce5ce6Saurel32     DBDMA_DPRINTF("start_input\n");
31728ce5ce6Saurel32 
31828ce5ce6Saurel32     /* KEY_REGS, KEY_DEVICE and KEY_STREAM
31928ce5ce6Saurel32      * are not implemented in the mac-io chip
32028ce5ce6Saurel32      */
32128ce5ce6Saurel32 
32233ce36bbSAlexander Graf     DBDMA_DPRINTF("addr 0x%x key 0x%x\n", addr, key);
32328ce5ce6Saurel32     if (!addr || key > KEY_STREAM3) {
32428ce5ce6Saurel32         kill_channel(ch);
325b42ec42dSaurel32         return;
32628ce5ce6Saurel32     }
32728ce5ce6Saurel32 
328b42ec42dSaurel32     ch->io.addr = addr;
32928ce5ce6Saurel32     ch->io.len = req_count;
33028ce5ce6Saurel32     ch->io.is_last = is_last;
331b42ec42dSaurel32     ch->io.dma_end = dbdma_end;
332b42ec42dSaurel32     ch->io.is_dma_out = 0;
33303ee3b1eSAlexander Graf     ch->io.processing = true;
334a9ceb76dSAlexander Graf     if (ch->rw) {
335b42ec42dSaurel32         ch->rw(&ch->io);
33628ce5ce6Saurel32     }
337a9ceb76dSAlexander Graf }
33828ce5ce6Saurel32 
339b42ec42dSaurel32 static void load_word(DBDMA_channel *ch, int key, uint32_t addr,
34028ce5ce6Saurel32                      uint16_t len)
34128ce5ce6Saurel32 {
34228ce5ce6Saurel32     dbdma_cmd *current = &ch->current;
34328ce5ce6Saurel32     uint32_t val;
34428ce5ce6Saurel32 
34528ce5ce6Saurel32     DBDMA_DPRINTF("load_word\n");
34628ce5ce6Saurel32 
34728ce5ce6Saurel32     /* only implements KEY_SYSTEM */
34828ce5ce6Saurel32 
34928ce5ce6Saurel32     if (key != KEY_SYSTEM) {
35028ce5ce6Saurel32         printf("DBDMA: LOAD_WORD, unimplemented key %x\n", key);
35128ce5ce6Saurel32         kill_channel(ch);
352b42ec42dSaurel32         return;
35328ce5ce6Saurel32     }
35428ce5ce6Saurel32 
355e1fe50dcSStefan Weil     cpu_physical_memory_read(addr, &val, len);
35628ce5ce6Saurel32 
35728ce5ce6Saurel32     if (len == 2)
35828ce5ce6Saurel32         val = (val << 16) | (current->cmd_dep & 0x0000ffff);
35928ce5ce6Saurel32     else if (len == 1)
36028ce5ce6Saurel32         val = (val << 24) | (current->cmd_dep & 0x00ffffff);
36128ce5ce6Saurel32 
36228ce5ce6Saurel32     current->cmd_dep = val;
36328ce5ce6Saurel32 
36428ce5ce6Saurel32     if (conditional_wait(ch))
365b42ec42dSaurel32         goto wait;
36628ce5ce6Saurel32 
367ad674e53SAurelien Jarno     current->xfer_status = cpu_to_le16(ch->regs[DBDMA_STATUS]);
36828ce5ce6Saurel32     dbdma_cmdptr_save(ch);
369ad674e53SAurelien Jarno     ch->regs[DBDMA_STATUS] &= ~FLUSH;
37028ce5ce6Saurel32 
37128ce5ce6Saurel32     conditional_interrupt(ch);
37228ce5ce6Saurel32     next(ch);
37328ce5ce6Saurel32 
374b42ec42dSaurel32 wait:
375d2f0ce21SAlexander Graf     DBDMA_kick(dbdma_from_ch(ch));
37628ce5ce6Saurel32 }
37728ce5ce6Saurel32 
378b42ec42dSaurel32 static void store_word(DBDMA_channel *ch, int key, uint32_t addr,
37928ce5ce6Saurel32                       uint16_t len)
38028ce5ce6Saurel32 {
38128ce5ce6Saurel32     dbdma_cmd *current = &ch->current;
38228ce5ce6Saurel32     uint32_t val;
38328ce5ce6Saurel32 
38428ce5ce6Saurel32     DBDMA_DPRINTF("store_word\n");
38528ce5ce6Saurel32 
38628ce5ce6Saurel32     /* only implements KEY_SYSTEM */
38728ce5ce6Saurel32 
38828ce5ce6Saurel32     if (key != KEY_SYSTEM) {
38928ce5ce6Saurel32         printf("DBDMA: STORE_WORD, unimplemented key %x\n", key);
39028ce5ce6Saurel32         kill_channel(ch);
391b42ec42dSaurel32         return;
39228ce5ce6Saurel32     }
39328ce5ce6Saurel32 
39428ce5ce6Saurel32     val = current->cmd_dep;
39528ce5ce6Saurel32     if (len == 2)
39628ce5ce6Saurel32         val >>= 16;
39728ce5ce6Saurel32     else if (len == 1)
39828ce5ce6Saurel32         val >>= 24;
39928ce5ce6Saurel32 
400e1fe50dcSStefan Weil     cpu_physical_memory_write(addr, &val, len);
40128ce5ce6Saurel32 
40228ce5ce6Saurel32     if (conditional_wait(ch))
403b42ec42dSaurel32         goto wait;
40428ce5ce6Saurel32 
405ad674e53SAurelien Jarno     current->xfer_status = cpu_to_le16(ch->regs[DBDMA_STATUS]);
40628ce5ce6Saurel32     dbdma_cmdptr_save(ch);
407ad674e53SAurelien Jarno     ch->regs[DBDMA_STATUS] &= ~FLUSH;
40828ce5ce6Saurel32 
40928ce5ce6Saurel32     conditional_interrupt(ch);
41028ce5ce6Saurel32     next(ch);
41128ce5ce6Saurel32 
412b42ec42dSaurel32 wait:
413d2f0ce21SAlexander Graf     DBDMA_kick(dbdma_from_ch(ch));
41428ce5ce6Saurel32 }
41528ce5ce6Saurel32 
416b42ec42dSaurel32 static void nop(DBDMA_channel *ch)
41728ce5ce6Saurel32 {
41828ce5ce6Saurel32     dbdma_cmd *current = &ch->current;
41928ce5ce6Saurel32 
42028ce5ce6Saurel32     if (conditional_wait(ch))
421b42ec42dSaurel32         goto wait;
42228ce5ce6Saurel32 
423ad674e53SAurelien Jarno     current->xfer_status = cpu_to_le16(ch->regs[DBDMA_STATUS]);
42428ce5ce6Saurel32     dbdma_cmdptr_save(ch);
42528ce5ce6Saurel32 
42628ce5ce6Saurel32     conditional_interrupt(ch);
42728ce5ce6Saurel32     conditional_branch(ch);
42828ce5ce6Saurel32 
429b42ec42dSaurel32 wait:
430d2f0ce21SAlexander Graf     DBDMA_kick(dbdma_from_ch(ch));
43128ce5ce6Saurel32 }
43228ce5ce6Saurel32 
433b42ec42dSaurel32 static void stop(DBDMA_channel *ch)
43428ce5ce6Saurel32 {
435ad674e53SAurelien Jarno     ch->regs[DBDMA_STATUS] &= ~(ACTIVE|DEAD|FLUSH);
43628ce5ce6Saurel32 
43728ce5ce6Saurel32     /* the stop command does not increment command pointer */
43828ce5ce6Saurel32 }
43928ce5ce6Saurel32 
440b42ec42dSaurel32 static void channel_run(DBDMA_channel *ch)
44128ce5ce6Saurel32 {
44228ce5ce6Saurel32     dbdma_cmd *current = &ch->current;
44328ce5ce6Saurel32     uint16_t cmd, key;
44428ce5ce6Saurel32     uint16_t req_count;
44528ce5ce6Saurel32     uint32_t phy_addr;
44628ce5ce6Saurel32 
44728ce5ce6Saurel32     DBDMA_DPRINTF("channel_run\n");
44828ce5ce6Saurel32     dump_dbdma_cmd(current);
44928ce5ce6Saurel32 
45028ce5ce6Saurel32     /* clear WAKE flag at command fetch */
45128ce5ce6Saurel32 
452ad674e53SAurelien Jarno     ch->regs[DBDMA_STATUS] &= ~WAKE;
45328ce5ce6Saurel32 
45428ce5ce6Saurel32     cmd = le16_to_cpu(current->command) & COMMAND_MASK;
45528ce5ce6Saurel32 
45628ce5ce6Saurel32     switch (cmd) {
45728ce5ce6Saurel32     case DBDMA_NOP:
458b42ec42dSaurel32         nop(ch);
459b42ec42dSaurel32         return;
46028ce5ce6Saurel32 
46128ce5ce6Saurel32     case DBDMA_STOP:
462b42ec42dSaurel32         stop(ch);
463b42ec42dSaurel32         return;
46428ce5ce6Saurel32     }
46528ce5ce6Saurel32 
46628ce5ce6Saurel32     key = le16_to_cpu(current->command) & 0x0700;
46728ce5ce6Saurel32     req_count = le16_to_cpu(current->req_count);
46828ce5ce6Saurel32     phy_addr = le32_to_cpu(current->phy_addr);
46928ce5ce6Saurel32 
47028ce5ce6Saurel32     if (key == KEY_STREAM4) {
47128ce5ce6Saurel32         printf("command %x, invalid key 4\n", cmd);
47228ce5ce6Saurel32         kill_channel(ch);
473b42ec42dSaurel32         return;
47428ce5ce6Saurel32     }
47528ce5ce6Saurel32 
47628ce5ce6Saurel32     switch (cmd) {
47728ce5ce6Saurel32     case OUTPUT_MORE:
478b42ec42dSaurel32         start_output(ch, key, phy_addr, req_count, 0);
479b42ec42dSaurel32         return;
48028ce5ce6Saurel32 
48128ce5ce6Saurel32     case OUTPUT_LAST:
482b42ec42dSaurel32         start_output(ch, key, phy_addr, req_count, 1);
483b42ec42dSaurel32         return;
48428ce5ce6Saurel32 
48528ce5ce6Saurel32     case INPUT_MORE:
486b42ec42dSaurel32         start_input(ch, key, phy_addr, req_count, 0);
487b42ec42dSaurel32         return;
48828ce5ce6Saurel32 
48928ce5ce6Saurel32     case INPUT_LAST:
490b42ec42dSaurel32         start_input(ch, key, phy_addr, req_count, 1);
491b42ec42dSaurel32         return;
49228ce5ce6Saurel32     }
49328ce5ce6Saurel32 
49428ce5ce6Saurel32     if (key < KEY_REGS) {
49528ce5ce6Saurel32         printf("command %x, invalid key %x\n", cmd, key);
49628ce5ce6Saurel32         key = KEY_SYSTEM;
49728ce5ce6Saurel32     }
49828ce5ce6Saurel32 
49928ce5ce6Saurel32     /* for LOAD_WORD and STORE_WORD, req_count is on 3 bits
50028ce5ce6Saurel32      * and BRANCH is invalid
50128ce5ce6Saurel32      */
50228ce5ce6Saurel32 
50328ce5ce6Saurel32     req_count = req_count & 0x0007;
50428ce5ce6Saurel32     if (req_count & 0x4) {
50528ce5ce6Saurel32         req_count = 4;
50628ce5ce6Saurel32         phy_addr &= ~3;
50728ce5ce6Saurel32     } else if (req_count & 0x2) {
50828ce5ce6Saurel32         req_count = 2;
50928ce5ce6Saurel32         phy_addr &= ~1;
51028ce5ce6Saurel32     } else
51128ce5ce6Saurel32         req_count = 1;
51228ce5ce6Saurel32 
51328ce5ce6Saurel32     switch (cmd) {
51428ce5ce6Saurel32     case LOAD_WORD:
515b42ec42dSaurel32         load_word(ch, key, phy_addr, req_count);
516b42ec42dSaurel32         return;
51728ce5ce6Saurel32 
51828ce5ce6Saurel32     case STORE_WORD:
519b42ec42dSaurel32         store_word(ch, key, phy_addr, req_count);
520b42ec42dSaurel32         return;
52128ce5ce6Saurel32     }
52228ce5ce6Saurel32 }
52328ce5ce6Saurel32 
524c20df14bSJuan Quintela static void DBDMA_run(DBDMAState *s)
52528ce5ce6Saurel32 {
52628ce5ce6Saurel32     int channel;
52728ce5ce6Saurel32 
528c20df14bSJuan Quintela     for (channel = 0; channel < DBDMA_CHANNELS; channel++) {
529c20df14bSJuan Quintela         DBDMA_channel *ch = &s->channels[channel];
530ad674e53SAurelien Jarno         uint32_t status = ch->regs[DBDMA_STATUS];
53103ee3b1eSAlexander Graf         if (!ch->io.processing && (status & RUN) && (status & ACTIVE)) {
532b42ec42dSaurel32             channel_run(ch);
53328ce5ce6Saurel32         }
53428ce5ce6Saurel32     }
535c20df14bSJuan Quintela }
53628ce5ce6Saurel32 
53728ce5ce6Saurel32 static void DBDMA_run_bh(void *opaque)
53828ce5ce6Saurel32 {
539c20df14bSJuan Quintela     DBDMAState *s = opaque;
54028ce5ce6Saurel32 
54128ce5ce6Saurel32     DBDMA_DPRINTF("DBDMA_run_bh\n");
54228ce5ce6Saurel32 
543c20df14bSJuan Quintela     DBDMA_run(s);
54428ce5ce6Saurel32 }
54528ce5ce6Saurel32 
546d1e562deSAlexander Graf void DBDMA_kick(DBDMAState *dbdma)
547d1e562deSAlexander Graf {
548d2f0ce21SAlexander Graf     qemu_bh_schedule(dbdma->bh);
549d1e562deSAlexander Graf }
550d1e562deSAlexander Graf 
55128ce5ce6Saurel32 void DBDMA_register_channel(void *dbdma, int nchan, qemu_irq irq,
552862c9280Saurel32                             DBDMA_rw rw, DBDMA_flush flush,
55328ce5ce6Saurel32                             void *opaque)
55428ce5ce6Saurel32 {
555c20df14bSJuan Quintela     DBDMAState *s = dbdma;
556c20df14bSJuan Quintela     DBDMA_channel *ch = &s->channels[nchan];
55728ce5ce6Saurel32 
55828ce5ce6Saurel32     DBDMA_DPRINTF("DBDMA_register_channel 0x%x\n", nchan);
55928ce5ce6Saurel32 
56028ce5ce6Saurel32     ch->irq = irq;
561b42ec42dSaurel32     ch->rw = rw;
562862c9280Saurel32     ch->flush = flush;
56328ce5ce6Saurel32     ch->io.opaque = opaque;
56428ce5ce6Saurel32     ch->io.channel = ch;
56528ce5ce6Saurel32 }
56628ce5ce6Saurel32 
56728ce5ce6Saurel32 static void
56828ce5ce6Saurel32 dbdma_control_write(DBDMA_channel *ch)
56928ce5ce6Saurel32 {
57028ce5ce6Saurel32     uint16_t mask, value;
57128ce5ce6Saurel32     uint32_t status;
57228ce5ce6Saurel32 
573ad674e53SAurelien Jarno     mask = (ch->regs[DBDMA_CONTROL] >> 16) & 0xffff;
574ad674e53SAurelien Jarno     value = ch->regs[DBDMA_CONTROL] & 0xffff;
57528ce5ce6Saurel32 
57628ce5ce6Saurel32     value &= (RUN | PAUSE | FLUSH | WAKE | DEVSTAT);
57728ce5ce6Saurel32 
578ad674e53SAurelien Jarno     status = ch->regs[DBDMA_STATUS];
57928ce5ce6Saurel32 
58028ce5ce6Saurel32     status = (value & mask) | (status & ~mask);
58128ce5ce6Saurel32 
58228ce5ce6Saurel32     if (status & WAKE)
58328ce5ce6Saurel32         status |= ACTIVE;
58428ce5ce6Saurel32     if (status & RUN) {
58528ce5ce6Saurel32         status |= ACTIVE;
58628ce5ce6Saurel32         status &= ~DEAD;
58728ce5ce6Saurel32     }
58828ce5ce6Saurel32     if (status & PAUSE)
58928ce5ce6Saurel32         status &= ~ACTIVE;
590ad674e53SAurelien Jarno     if ((ch->regs[DBDMA_STATUS] & RUN) && !(status & RUN)) {
59128ce5ce6Saurel32         /* RUN is cleared */
59228ce5ce6Saurel32         status &= ~(ACTIVE|DEAD);
5931cde732dSMark Cave-Ayland     }
5941cde732dSMark Cave-Ayland 
595987422bcSAmadeusz Sławiński     if ((status & FLUSH) && ch->flush) {
596987422bcSAmadeusz Sławiński         ch->flush(&ch->io);
597987422bcSAmadeusz Sławiński         status &= ~FLUSH;
598987422bcSAmadeusz Sławiński     }
59928ce5ce6Saurel32 
60028ce5ce6Saurel32     DBDMA_DPRINTF("    status 0x%08x\n", status);
60128ce5ce6Saurel32 
602ad674e53SAurelien Jarno     ch->regs[DBDMA_STATUS] = status;
60328ce5ce6Saurel32 
604d2f0ce21SAlexander Graf     if (status & ACTIVE) {
605d2f0ce21SAlexander Graf         DBDMA_kick(dbdma_from_ch(ch));
606d2f0ce21SAlexander Graf     }
607d2f0ce21SAlexander Graf }
6083cbee15bSj_mayer 
609a8170e5eSAvi Kivity static void dbdma_write(void *opaque, hwaddr addr,
61023c5e4caSAvi Kivity                         uint64_t value, unsigned size)
6113cbee15bSj_mayer {
61228ce5ce6Saurel32     int channel = addr >> DBDMA_CHANNEL_SHIFT;
613c20df14bSJuan Quintela     DBDMAState *s = opaque;
614c20df14bSJuan Quintela     DBDMA_channel *ch = &s->channels[channel];
61528ce5ce6Saurel32     int reg = (addr - (channel << DBDMA_CHANNEL_SHIFT)) >> 2;
61628ce5ce6Saurel32 
61758c0c311SAlexander Graf     DBDMA_DPRINTF("writel 0x" TARGET_FMT_plx " <= 0x%08"PRIx64"\n",
61858c0c311SAlexander Graf                   addr, value);
61928ce5ce6Saurel32     DBDMA_DPRINTF("channel 0x%x reg 0x%x\n",
62028ce5ce6Saurel32                   (uint32_t)addr >> DBDMA_CHANNEL_SHIFT, reg);
62128ce5ce6Saurel32 
6227eaba824SAlexander Graf     /* cmdptr cannot be modified if channel is ACTIVE */
62328ce5ce6Saurel32 
6247eaba824SAlexander Graf     if (reg == DBDMA_CMDPTR_LO && (ch->regs[DBDMA_STATUS] & ACTIVE)) {
62528ce5ce6Saurel32         return;
6267eaba824SAlexander Graf     }
62728ce5ce6Saurel32 
62828ce5ce6Saurel32     ch->regs[reg] = value;
62928ce5ce6Saurel32 
63028ce5ce6Saurel32     switch(reg) {
63128ce5ce6Saurel32     case DBDMA_CONTROL:
63228ce5ce6Saurel32         dbdma_control_write(ch);
63328ce5ce6Saurel32         break;
63428ce5ce6Saurel32     case DBDMA_CMDPTR_LO:
63528ce5ce6Saurel32         /* 16-byte aligned */
636ad674e53SAurelien Jarno         ch->regs[DBDMA_CMDPTR_LO] &= ~0xf;
63728ce5ce6Saurel32         dbdma_cmdptr_load(ch);
63828ce5ce6Saurel32         break;
63928ce5ce6Saurel32     case DBDMA_STATUS:
64028ce5ce6Saurel32     case DBDMA_INTR_SEL:
64128ce5ce6Saurel32     case DBDMA_BRANCH_SEL:
64228ce5ce6Saurel32     case DBDMA_WAIT_SEL:
64328ce5ce6Saurel32         /* nothing to do */
64428ce5ce6Saurel32         break;
64528ce5ce6Saurel32     case DBDMA_XFER_MODE:
64628ce5ce6Saurel32     case DBDMA_CMDPTR_HI:
64728ce5ce6Saurel32     case DBDMA_DATA2PTR_HI:
64828ce5ce6Saurel32     case DBDMA_DATA2PTR_LO:
64928ce5ce6Saurel32     case DBDMA_ADDRESS_HI:
65028ce5ce6Saurel32     case DBDMA_BRANCH_ADDR_HI:
65128ce5ce6Saurel32     case DBDMA_RES1:
65228ce5ce6Saurel32     case DBDMA_RES2:
65328ce5ce6Saurel32     case DBDMA_RES3:
65428ce5ce6Saurel32     case DBDMA_RES4:
65528ce5ce6Saurel32         /* unused */
65628ce5ce6Saurel32         break;
6573cbee15bSj_mayer     }
6583cbee15bSj_mayer }
6593cbee15bSj_mayer 
660a8170e5eSAvi Kivity static uint64_t dbdma_read(void *opaque, hwaddr addr,
66123c5e4caSAvi Kivity                            unsigned size)
6623cbee15bSj_mayer {
66328ce5ce6Saurel32     uint32_t value;
66428ce5ce6Saurel32     int channel = addr >> DBDMA_CHANNEL_SHIFT;
665c20df14bSJuan Quintela     DBDMAState *s = opaque;
666c20df14bSJuan Quintela     DBDMA_channel *ch = &s->channels[channel];
66728ce5ce6Saurel32     int reg = (addr - (channel << DBDMA_CHANNEL_SHIFT)) >> 2;
668ea026b2fSblueswir1 
66928ce5ce6Saurel32     value = ch->regs[reg];
67028ce5ce6Saurel32 
67128ce5ce6Saurel32     DBDMA_DPRINTF("readl 0x" TARGET_FMT_plx " => 0x%08x\n", addr, value);
67228ce5ce6Saurel32     DBDMA_DPRINTF("channel 0x%x reg 0x%x\n",
67328ce5ce6Saurel32                   (uint32_t)addr >> DBDMA_CHANNEL_SHIFT, reg);
67428ce5ce6Saurel32 
67528ce5ce6Saurel32     switch(reg) {
67628ce5ce6Saurel32     case DBDMA_CONTROL:
67728ce5ce6Saurel32         value = 0;
67828ce5ce6Saurel32         break;
67928ce5ce6Saurel32     case DBDMA_STATUS:
68028ce5ce6Saurel32     case DBDMA_CMDPTR_LO:
68128ce5ce6Saurel32     case DBDMA_INTR_SEL:
68228ce5ce6Saurel32     case DBDMA_BRANCH_SEL:
68328ce5ce6Saurel32     case DBDMA_WAIT_SEL:
68428ce5ce6Saurel32         /* nothing to do */
68528ce5ce6Saurel32         break;
68628ce5ce6Saurel32     case DBDMA_XFER_MODE:
68728ce5ce6Saurel32     case DBDMA_CMDPTR_HI:
68828ce5ce6Saurel32     case DBDMA_DATA2PTR_HI:
68928ce5ce6Saurel32     case DBDMA_DATA2PTR_LO:
69028ce5ce6Saurel32     case DBDMA_ADDRESS_HI:
69128ce5ce6Saurel32     case DBDMA_BRANCH_ADDR_HI:
69228ce5ce6Saurel32         /* unused */
69328ce5ce6Saurel32         value = 0;
69428ce5ce6Saurel32         break;
69528ce5ce6Saurel32     case DBDMA_RES1:
69628ce5ce6Saurel32     case DBDMA_RES2:
69728ce5ce6Saurel32     case DBDMA_RES3:
69828ce5ce6Saurel32     case DBDMA_RES4:
69928ce5ce6Saurel32         /* reserved */
70028ce5ce6Saurel32         break;
70128ce5ce6Saurel32     }
70228ce5ce6Saurel32 
70328ce5ce6Saurel32     return value;
7043cbee15bSj_mayer }
7053cbee15bSj_mayer 
70623c5e4caSAvi Kivity static const MemoryRegionOps dbdma_ops = {
70723c5e4caSAvi Kivity     .read = dbdma_read,
70823c5e4caSAvi Kivity     .write = dbdma_write,
70923c5e4caSAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
71023c5e4caSAvi Kivity     .valid = {
71123c5e4caSAvi Kivity         .min_access_size = 4,
71223c5e4caSAvi Kivity         .max_access_size = 4,
71323c5e4caSAvi Kivity     },
7143cbee15bSj_mayer };
7153cbee15bSj_mayer 
716da26fdc3SJuan Quintela static const VMStateDescription vmstate_dbdma_channel = {
717da26fdc3SJuan Quintela     .name = "dbdma_channel",
718da26fdc3SJuan Quintela     .version_id = 0,
719da26fdc3SJuan Quintela     .minimum_version_id = 0,
720da26fdc3SJuan Quintela     .fields = (VMStateField[]) {
721da26fdc3SJuan Quintela         VMSTATE_UINT32_ARRAY(regs, struct DBDMA_channel, DBDMA_REGS),
722da26fdc3SJuan Quintela         VMSTATE_END_OF_LIST()
7239b64997fSblueswir1     }
724da26fdc3SJuan Quintela };
7259b64997fSblueswir1 
726da26fdc3SJuan Quintela static const VMStateDescription vmstate_dbdma = {
727da26fdc3SJuan Quintela     .name = "dbdma",
728da26fdc3SJuan Quintela     .version_id = 2,
729da26fdc3SJuan Quintela     .minimum_version_id = 2,
730da26fdc3SJuan Quintela     .fields = (VMStateField[]) {
731da26fdc3SJuan Quintela         VMSTATE_STRUCT_ARRAY(channels, DBDMAState, DBDMA_CHANNELS, 1,
732da26fdc3SJuan Quintela                              vmstate_dbdma_channel, DBDMA_channel),
733da26fdc3SJuan Quintela         VMSTATE_END_OF_LIST()
7349b64997fSblueswir1     }
735da26fdc3SJuan Quintela };
7369b64997fSblueswir1 
7376e6b7363Sblueswir1 static void dbdma_reset(void *opaque)
7386e6b7363Sblueswir1 {
739c20df14bSJuan Quintela     DBDMAState *s = opaque;
74028ce5ce6Saurel32     int i;
74128ce5ce6Saurel32 
74228ce5ce6Saurel32     for (i = 0; i < DBDMA_CHANNELS; i++)
743c20df14bSJuan Quintela         memset(s->channels[i].regs, 0, DBDMA_SIZE);
7446e6b7363Sblueswir1 }
7456e6b7363Sblueswir1 
74623c5e4caSAvi Kivity void* DBDMA_init (MemoryRegion **dbdma_mem)
7473cbee15bSj_mayer {
748c20df14bSJuan Quintela     DBDMAState *s;
7493e300fa6SAlexander Graf     int i;
75028ce5ce6Saurel32 
7517267c094SAnthony Liguori     s = g_malloc0(sizeof(DBDMAState));
75228ce5ce6Saurel32 
7533e300fa6SAlexander Graf     for (i = 0; i < DBDMA_CHANNELS; i++) {
7543e300fa6SAlexander Graf         DBDMA_io *io = &s->channels[i].io;
7553e300fa6SAlexander Graf         qemu_iovec_init(&io->iov, 1);
7567f0d763cSHervé Poussineau         s->channels[i].channel = i;
7573e300fa6SAlexander Graf     }
7583e300fa6SAlexander Graf 
7592c9b15caSPaolo Bonzini     memory_region_init_io(&s->mem, NULL, &dbdma_ops, s, "dbdma", 0x1000);
76023c5e4caSAvi Kivity     *dbdma_mem = &s->mem;
761da26fdc3SJuan Quintela     vmstate_register(NULL, -1, &vmstate_dbdma, s);
762a08d4367SJan Kiszka     qemu_register_reset(dbdma_reset, s);
76328ce5ce6Saurel32 
764d2f0ce21SAlexander Graf     s->bh = qemu_bh_new(DBDMA_run_bh, s);
76528ce5ce6Saurel32 
76628ce5ce6Saurel32     return s;
7673cbee15bSj_mayer }
768