1267002cdSbellard /* 23cbee15bSj_mayer * QEMU PowerMac CUDA device support 3267002cdSbellard * 43cbee15bSj_mayer * Copyright (c) 2004-2007 Fabrice Bellard 53cbee15bSj_mayer * Copyright (c) 2007 Jocelyn Mayer 6267002cdSbellard * 7267002cdSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 8267002cdSbellard * of this software and associated documentation files (the "Software"), to deal 9267002cdSbellard * in the Software without restriction, including without limitation the rights 10267002cdSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 11267002cdSbellard * copies of the Software, and to permit persons to whom the Software is 12267002cdSbellard * furnished to do so, subject to the following conditions: 13267002cdSbellard * 14267002cdSbellard * The above copyright notice and this permission notice shall be included in 15267002cdSbellard * all copies or substantial portions of the Software. 16267002cdSbellard * 17267002cdSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 18267002cdSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 19267002cdSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 20267002cdSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 21267002cdSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 22267002cdSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 23267002cdSbellard * THE SOFTWARE. 24267002cdSbellard */ 250d75590dSPeter Maydell #include "qemu/osdep.h" 2683c9f4caSPaolo Bonzini #include "hw/hw.h" 2783c9f4caSPaolo Bonzini #include "hw/ppc/mac.h" 280d09e41aSPaolo Bonzini #include "hw/input/adb.h" 291de7afc9SPaolo Bonzini #include "qemu/timer.h" 309c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 31267002cdSbellard 3261271e5cSbellard /* XXX: implement all timer modes */ 3361271e5cSbellard 34ea026b2fSblueswir1 /* debug CUDA */ 35819e712bSbellard //#define DEBUG_CUDA 36ea026b2fSblueswir1 37ea026b2fSblueswir1 /* debug CUDA packets */ 38819e712bSbellard //#define DEBUG_CUDA_PACKET 39819e712bSbellard 40ea026b2fSblueswir1 #ifdef DEBUG_CUDA 41001faf32SBlue Swirl #define CUDA_DPRINTF(fmt, ...) \ 42001faf32SBlue Swirl do { printf("CUDA: " fmt , ## __VA_ARGS__); } while (0) 43ea026b2fSblueswir1 #else 44001faf32SBlue Swirl #define CUDA_DPRINTF(fmt, ...) 45ea026b2fSblueswir1 #endif 46ea026b2fSblueswir1 47267002cdSbellard /* Bits in B data register: all active low */ 48267002cdSbellard #define TREQ 0x08 /* Transfer request (input) */ 49267002cdSbellard #define TACK 0x10 /* Transfer acknowledge (output) */ 50267002cdSbellard #define TIP 0x20 /* Transfer in progress (output) */ 51267002cdSbellard 52267002cdSbellard /* Bits in ACR */ 53267002cdSbellard #define SR_CTRL 0x1c /* Shift register control bits */ 54267002cdSbellard #define SR_EXT 0x0c /* Shift on external clock */ 55267002cdSbellard #define SR_OUT 0x10 /* Shift out if 1 */ 56267002cdSbellard 57267002cdSbellard /* Bits in IFR and IER */ 58267002cdSbellard #define IER_SET 0x80 /* set bits in IER */ 59267002cdSbellard #define IER_CLR 0 /* clear bits in IER */ 60267002cdSbellard #define SR_INT 0x04 /* Shift register full/empty */ 61d271ae36SMark Cave-Ayland #define SR_DATA_INT 0x08 62d271ae36SMark Cave-Ayland #define SR_CLOCK_INT 0x10 63267002cdSbellard #define T1_INT 0x40 /* Timer 1 interrupt */ 6461271e5cSbellard #define T2_INT 0x20 /* Timer 2 interrupt */ 65267002cdSbellard 66267002cdSbellard /* Bits in ACR */ 67267002cdSbellard #define T1MODE 0xc0 /* Timer 1 mode */ 68267002cdSbellard #define T1MODE_CONT 0x40 /* continuous interrupts */ 69267002cdSbellard 70267002cdSbellard /* commands (1st byte) */ 71267002cdSbellard #define ADB_PACKET 0 72267002cdSbellard #define CUDA_PACKET 1 73267002cdSbellard #define ERROR_PACKET 2 74267002cdSbellard #define TIMER_PACKET 3 75267002cdSbellard #define POWER_PACKET 4 76267002cdSbellard #define MACIIC_PACKET 5 77267002cdSbellard #define PMU_PACKET 6 78267002cdSbellard 79267002cdSbellard 80267002cdSbellard /* CUDA commands (2nd byte) */ 81267002cdSbellard #define CUDA_WARM_START 0x0 82267002cdSbellard #define CUDA_AUTOPOLL 0x1 83267002cdSbellard #define CUDA_GET_6805_ADDR 0x2 84267002cdSbellard #define CUDA_GET_TIME 0x3 85267002cdSbellard #define CUDA_GET_PRAM 0x7 86267002cdSbellard #define CUDA_SET_6805_ADDR 0x8 87267002cdSbellard #define CUDA_SET_TIME 0x9 88267002cdSbellard #define CUDA_POWERDOWN 0xa 89267002cdSbellard #define CUDA_POWERUP_TIME 0xb 90267002cdSbellard #define CUDA_SET_PRAM 0xc 91267002cdSbellard #define CUDA_MS_RESET 0xd 92267002cdSbellard #define CUDA_SEND_DFAC 0xe 93267002cdSbellard #define CUDA_BATTERY_SWAP_SENSE 0x10 94267002cdSbellard #define CUDA_RESET_SYSTEM 0x11 95267002cdSbellard #define CUDA_SET_IPL 0x12 96267002cdSbellard #define CUDA_FILE_SERVER_FLAG 0x13 97267002cdSbellard #define CUDA_SET_AUTO_RATE 0x14 98267002cdSbellard #define CUDA_GET_AUTO_RATE 0x16 99267002cdSbellard #define CUDA_SET_DEVICE_LIST 0x19 100267002cdSbellard #define CUDA_GET_DEVICE_LIST 0x1a 101267002cdSbellard #define CUDA_SET_ONE_SECOND_MODE 0x1b 102267002cdSbellard #define CUDA_SET_POWER_MESSAGES 0x21 103267002cdSbellard #define CUDA_GET_SET_IIC 0x22 104267002cdSbellard #define CUDA_WAKEUP 0x23 105267002cdSbellard #define CUDA_TIMER_TICKLE 0x24 106267002cdSbellard #define CUDA_COMBINED_FORMAT_IIC 0x25 107267002cdSbellard 108267002cdSbellard #define CUDA_TIMER_FREQ (4700000 / 6) 109267002cdSbellard 110d7ce296fSbellard /* CUDA returns time_t's offset from Jan 1, 1904, not 1970 */ 111d7ce296fSbellard #define RTC_OFFSET 2082844800 112d7ce296fSbellard 113b5ac0410SMark Cave-Ayland /* CUDA registers */ 114b5ac0410SMark Cave-Ayland #define CUDA_REG_B 0x00 115b5ac0410SMark Cave-Ayland #define CUDA_REG_A 0x01 116b5ac0410SMark Cave-Ayland #define CUDA_REG_DIRB 0x02 117b5ac0410SMark Cave-Ayland #define CUDA_REG_DIRA 0x03 118b5ac0410SMark Cave-Ayland #define CUDA_REG_T1CL 0x04 119b5ac0410SMark Cave-Ayland #define CUDA_REG_T1CH 0x05 120b5ac0410SMark Cave-Ayland #define CUDA_REG_T1LL 0x06 121b5ac0410SMark Cave-Ayland #define CUDA_REG_T1LH 0x07 122b5ac0410SMark Cave-Ayland #define CUDA_REG_T2CL 0x08 123b5ac0410SMark Cave-Ayland #define CUDA_REG_T2CH 0x09 124b5ac0410SMark Cave-Ayland #define CUDA_REG_SR 0x0a 125b5ac0410SMark Cave-Ayland #define CUDA_REG_ACR 0x0b 126b5ac0410SMark Cave-Ayland #define CUDA_REG_PCR 0x0c 127b5ac0410SMark Cave-Ayland #define CUDA_REG_IFR 0x0d 128b5ac0410SMark Cave-Ayland #define CUDA_REG_IER 0x0e 129b5ac0410SMark Cave-Ayland #define CUDA_REG_ANH 0x0f 130b5ac0410SMark Cave-Ayland 131267002cdSbellard static void cuda_update(CUDAState *s); 132267002cdSbellard static void cuda_receive_packet_from_host(CUDAState *s, 133267002cdSbellard const uint8_t *data, int len); 134819e712bSbellard static void cuda_timer_update(CUDAState *s, CUDATimer *ti, 135819e712bSbellard int64_t current_time); 136267002cdSbellard 137267002cdSbellard static void cuda_update_irq(CUDAState *s) 138267002cdSbellard { 139a53cfdccSMark Cave-Ayland if (s->ifr & s->ier & (SR_INT | T1_INT | T2_INT)) { 140d537cf6cSpbrook qemu_irq_raise(s->irq); 141267002cdSbellard } else { 142d537cf6cSpbrook qemu_irq_lower(s->irq); 143267002cdSbellard } 144267002cdSbellard } 145267002cdSbellard 146eda14abbSMark Cave-Ayland static uint64_t get_tb(uint64_t time, uint64_t freq) 147b981289cSAlexander Graf { 148eda14abbSMark Cave-Ayland return muldiv64(time, freq, get_ticks_per_sec()); 149b981289cSAlexander Graf } 150b981289cSAlexander Graf 1510174adb6SMark Cave-Ayland static unsigned int get_counter(CUDATimer *ti) 152267002cdSbellard { 153267002cdSbellard int64_t d; 154267002cdSbellard unsigned int counter; 155b981289cSAlexander Graf uint64_t tb_diff; 156eda14abbSMark Cave-Ayland uint64_t current_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 157267002cdSbellard 158b981289cSAlexander Graf /* Reverse of the tb calculation algorithm that Mac OS X uses on bootup. */ 1590174adb6SMark Cave-Ayland tb_diff = get_tb(current_time, ti->frequency) - ti->load_time; 1600174adb6SMark Cave-Ayland d = (tb_diff * 0xBF401675E5DULL) / (ti->frequency << 24); 161b981289cSAlexander Graf 1620174adb6SMark Cave-Ayland if (ti->index == 0) { 16361271e5cSbellard /* the timer goes down from latch to -1 (period of latch + 2) */ 1640174adb6SMark Cave-Ayland if (d <= (ti->counter_value + 1)) { 1650174adb6SMark Cave-Ayland counter = (ti->counter_value - d) & 0xffff; 166267002cdSbellard } else { 1670174adb6SMark Cave-Ayland counter = (d - (ti->counter_value + 1)) % (ti->latch + 2); 1680174adb6SMark Cave-Ayland counter = (ti->latch - counter) & 0xffff; 16961271e5cSbellard } 17061271e5cSbellard } else { 1710174adb6SMark Cave-Ayland counter = (ti->counter_value - d) & 0xffff; 172267002cdSbellard } 173267002cdSbellard return counter; 174267002cdSbellard } 175267002cdSbellard 176819e712bSbellard static void set_counter(CUDAState *s, CUDATimer *ti, unsigned int val) 177267002cdSbellard { 178a53cfdccSMark Cave-Ayland CUDA_DPRINTF("T%d.counter=%d\n", 1 + ti->index, val); 179eda14abbSMark Cave-Ayland ti->load_time = get_tb(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), 180eda14abbSMark Cave-Ayland s->frequency); 181819e712bSbellard ti->counter_value = val; 182819e712bSbellard cuda_timer_update(s, ti, ti->load_time); 183267002cdSbellard } 184267002cdSbellard 185267002cdSbellard static int64_t get_next_irq_time(CUDATimer *s, int64_t current_time) 186267002cdSbellard { 18761271e5cSbellard int64_t d, next_time; 18861271e5cSbellard unsigned int counter; 18961271e5cSbellard 190267002cdSbellard /* current counter value */ 191267002cdSbellard d = muldiv64(current_time - s->load_time, 1926ee093c9SJuan Quintela CUDA_TIMER_FREQ, get_ticks_per_sec()); 19361271e5cSbellard /* the timer goes down from latch to -1 (period of latch + 2) */ 19461271e5cSbellard if (d <= (s->counter_value + 1)) { 19561271e5cSbellard counter = (s->counter_value - d) & 0xffff; 19661271e5cSbellard } else { 19761271e5cSbellard counter = (d - (s->counter_value + 1)) % (s->latch + 2); 19861271e5cSbellard counter = (s->latch - counter) & 0xffff; 19961271e5cSbellard } 20061271e5cSbellard 20161271e5cSbellard /* Note: we consider the irq is raised on 0 */ 20261271e5cSbellard if (counter == 0xffff) { 20361271e5cSbellard next_time = d + s->latch + 1; 20461271e5cSbellard } else if (counter == 0) { 20561271e5cSbellard next_time = d + s->latch + 2; 20661271e5cSbellard } else { 20761271e5cSbellard next_time = d + counter; 208267002cdSbellard } 209ea026b2fSblueswir1 CUDA_DPRINTF("latch=%d counter=%" PRId64 " delta_next=%" PRId64 "\n", 210819e712bSbellard s->latch, d, next_time - d); 2116ee093c9SJuan Quintela next_time = muldiv64(next_time, get_ticks_per_sec(), CUDA_TIMER_FREQ) + 212267002cdSbellard s->load_time; 213267002cdSbellard if (next_time <= current_time) 214267002cdSbellard next_time = current_time + 1; 215267002cdSbellard return next_time; 216267002cdSbellard } 217267002cdSbellard 218819e712bSbellard static void cuda_timer_update(CUDAState *s, CUDATimer *ti, 219819e712bSbellard int64_t current_time) 220819e712bSbellard { 221819e712bSbellard if (!ti->timer) 222819e712bSbellard return; 223a53cfdccSMark Cave-Ayland if (ti->index == 0 && (s->acr & T1MODE) != T1MODE_CONT) { 224bc72ad67SAlex Bligh timer_del(ti->timer); 225819e712bSbellard } else { 226819e712bSbellard ti->next_irq_time = get_next_irq_time(ti, current_time); 227bc72ad67SAlex Bligh timer_mod(ti->timer, ti->next_irq_time); 228819e712bSbellard } 229819e712bSbellard } 230819e712bSbellard 231267002cdSbellard static void cuda_timer1(void *opaque) 232267002cdSbellard { 233267002cdSbellard CUDAState *s = opaque; 234267002cdSbellard CUDATimer *ti = &s->timers[0]; 235267002cdSbellard 236819e712bSbellard cuda_timer_update(s, ti, ti->next_irq_time); 237267002cdSbellard s->ifr |= T1_INT; 238267002cdSbellard cuda_update_irq(s); 239267002cdSbellard } 240267002cdSbellard 241a53cfdccSMark Cave-Ayland static void cuda_timer2(void *opaque) 242a53cfdccSMark Cave-Ayland { 243a53cfdccSMark Cave-Ayland CUDAState *s = opaque; 244a53cfdccSMark Cave-Ayland CUDATimer *ti = &s->timers[1]; 245a53cfdccSMark Cave-Ayland 246a53cfdccSMark Cave-Ayland cuda_timer_update(s, ti, ti->next_irq_time); 247a53cfdccSMark Cave-Ayland s->ifr |= T2_INT; 248a53cfdccSMark Cave-Ayland cuda_update_irq(s); 249a53cfdccSMark Cave-Ayland } 250a53cfdccSMark Cave-Ayland 251cffc331aSMark Cave-Ayland static void cuda_set_sr_int(void *opaque) 252cffc331aSMark Cave-Ayland { 253cffc331aSMark Cave-Ayland CUDAState *s = opaque; 254cffc331aSMark Cave-Ayland 255cffc331aSMark Cave-Ayland CUDA_DPRINTF("CUDA: %s:%d\n", __func__, __LINE__); 256cffc331aSMark Cave-Ayland s->ifr |= SR_INT; 257cffc331aSMark Cave-Ayland cuda_update_irq(s); 258cffc331aSMark Cave-Ayland } 259cffc331aSMark Cave-Ayland 260cffc331aSMark Cave-Ayland static void cuda_delay_set_sr_int(CUDAState *s) 261cffc331aSMark Cave-Ayland { 262cffc331aSMark Cave-Ayland int64_t expire; 263cffc331aSMark Cave-Ayland 264cffc331aSMark Cave-Ayland if (s->dirb == 0xff) { 265cffc331aSMark Cave-Ayland /* Not in Mac OS, fire the IRQ directly */ 266cffc331aSMark Cave-Ayland cuda_set_sr_int(s); 267cffc331aSMark Cave-Ayland return; 268cffc331aSMark Cave-Ayland } 269cffc331aSMark Cave-Ayland 270cffc331aSMark Cave-Ayland CUDA_DPRINTF("CUDA: %s:%d\n", __func__, __LINE__); 271cffc331aSMark Cave-Ayland 272cffc331aSMark Cave-Ayland expire = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + 300 * SCALE_US; 273cffc331aSMark Cave-Ayland timer_mod(s->sr_delay_timer, expire); 274cffc331aSMark Cave-Ayland } 275cffc331aSMark Cave-Ayland 276a8170e5eSAvi Kivity static uint32_t cuda_readb(void *opaque, hwaddr addr) 277267002cdSbellard { 278267002cdSbellard CUDAState *s = opaque; 279267002cdSbellard uint32_t val; 280267002cdSbellard 281267002cdSbellard addr = (addr >> 9) & 0xf; 282267002cdSbellard switch(addr) { 283b5ac0410SMark Cave-Ayland case CUDA_REG_B: 284267002cdSbellard val = s->b; 285267002cdSbellard break; 286b5ac0410SMark Cave-Ayland case CUDA_REG_A: 287267002cdSbellard val = s->a; 288267002cdSbellard break; 289b5ac0410SMark Cave-Ayland case CUDA_REG_DIRB: 290267002cdSbellard val = s->dirb; 291267002cdSbellard break; 292b5ac0410SMark Cave-Ayland case CUDA_REG_DIRA: 293267002cdSbellard val = s->dira; 294267002cdSbellard break; 295b5ac0410SMark Cave-Ayland case CUDA_REG_T1CL: 296267002cdSbellard val = get_counter(&s->timers[0]) & 0xff; 297267002cdSbellard s->ifr &= ~T1_INT; 298267002cdSbellard cuda_update_irq(s); 299267002cdSbellard break; 300b5ac0410SMark Cave-Ayland case CUDA_REG_T1CH: 301267002cdSbellard val = get_counter(&s->timers[0]) >> 8; 302267002cdSbellard cuda_update_irq(s); 303267002cdSbellard break; 304b5ac0410SMark Cave-Ayland case CUDA_REG_T1LL: 305267002cdSbellard val = s->timers[0].latch & 0xff; 306267002cdSbellard break; 307b5ac0410SMark Cave-Ayland case CUDA_REG_T1LH: 30861271e5cSbellard /* XXX: check this */ 309267002cdSbellard val = (s->timers[0].latch >> 8) & 0xff; 310267002cdSbellard break; 311b5ac0410SMark Cave-Ayland case CUDA_REG_T2CL: 312267002cdSbellard val = get_counter(&s->timers[1]) & 0xff; 31361271e5cSbellard s->ifr &= ~T2_INT; 314a53cfdccSMark Cave-Ayland cuda_update_irq(s); 315267002cdSbellard break; 316b5ac0410SMark Cave-Ayland case CUDA_REG_T2CH: 317267002cdSbellard val = get_counter(&s->timers[1]) >> 8; 318267002cdSbellard break; 319b5ac0410SMark Cave-Ayland case CUDA_REG_SR: 320819e712bSbellard val = s->sr; 321d271ae36SMark Cave-Ayland s->ifr &= ~(SR_INT | SR_CLOCK_INT | SR_DATA_INT); 322819e712bSbellard cuda_update_irq(s); 323267002cdSbellard break; 324b5ac0410SMark Cave-Ayland case CUDA_REG_ACR: 325267002cdSbellard val = s->acr; 326267002cdSbellard break; 327b5ac0410SMark Cave-Ayland case CUDA_REG_PCR: 328267002cdSbellard val = s->pcr; 329267002cdSbellard break; 330b5ac0410SMark Cave-Ayland case CUDA_REG_IFR: 331267002cdSbellard val = s->ifr; 332b5ac0410SMark Cave-Ayland if (s->ifr & s->ier) { 333b7c7b181Sbellard val |= 0x80; 334b5ac0410SMark Cave-Ayland } 335267002cdSbellard break; 336b5ac0410SMark Cave-Ayland case CUDA_REG_IER: 337b7c7b181Sbellard val = s->ier | 0x80; 338267002cdSbellard break; 339267002cdSbellard default: 340b5ac0410SMark Cave-Ayland case CUDA_REG_ANH: 341267002cdSbellard val = s->anh; 342267002cdSbellard break; 343267002cdSbellard } 344b5ac0410SMark Cave-Ayland if (addr != CUDA_REG_IFR || val != 0) { 345ea026b2fSblueswir1 CUDA_DPRINTF("read: reg=0x%x val=%02x\n", (int)addr, val); 3463c83eb4fSBlue Swirl } 3473c83eb4fSBlue Swirl 348267002cdSbellard return val; 349267002cdSbellard } 350267002cdSbellard 351a8170e5eSAvi Kivity static void cuda_writeb(void *opaque, hwaddr addr, uint32_t val) 352267002cdSbellard { 353267002cdSbellard CUDAState *s = opaque; 354267002cdSbellard 355267002cdSbellard addr = (addr >> 9) & 0xf; 356ea026b2fSblueswir1 CUDA_DPRINTF("write: reg=0x%x val=%02x\n", (int)addr, val); 357267002cdSbellard 358267002cdSbellard switch(addr) { 359b5ac0410SMark Cave-Ayland case CUDA_REG_B: 360267002cdSbellard s->b = val; 361267002cdSbellard cuda_update(s); 362267002cdSbellard break; 363b5ac0410SMark Cave-Ayland case CUDA_REG_A: 364267002cdSbellard s->a = val; 365267002cdSbellard break; 366b5ac0410SMark Cave-Ayland case CUDA_REG_DIRB: 367267002cdSbellard s->dirb = val; 368267002cdSbellard break; 369b5ac0410SMark Cave-Ayland case CUDA_REG_DIRA: 370267002cdSbellard s->dira = val; 371267002cdSbellard break; 372b5ac0410SMark Cave-Ayland case CUDA_REG_T1CL: 37361271e5cSbellard s->timers[0].latch = (s->timers[0].latch & 0xff00) | val; 374bc72ad67SAlex Bligh cuda_timer_update(s, &s->timers[0], qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)); 375267002cdSbellard break; 376b5ac0410SMark Cave-Ayland case CUDA_REG_T1CH: 37761271e5cSbellard s->timers[0].latch = (s->timers[0].latch & 0xff) | (val << 8); 37861271e5cSbellard s->ifr &= ~T1_INT; 37961271e5cSbellard set_counter(s, &s->timers[0], s->timers[0].latch); 380267002cdSbellard break; 381b5ac0410SMark Cave-Ayland case CUDA_REG_T1LL: 382267002cdSbellard s->timers[0].latch = (s->timers[0].latch & 0xff00) | val; 383bc72ad67SAlex Bligh cuda_timer_update(s, &s->timers[0], qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)); 384267002cdSbellard break; 385b5ac0410SMark Cave-Ayland case CUDA_REG_T1LH: 386267002cdSbellard s->timers[0].latch = (s->timers[0].latch & 0xff) | (val << 8); 38761271e5cSbellard s->ifr &= ~T1_INT; 388bc72ad67SAlex Bligh cuda_timer_update(s, &s->timers[0], qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)); 389267002cdSbellard break; 390b5ac0410SMark Cave-Ayland case CUDA_REG_T2CL: 391a53cfdccSMark Cave-Ayland s->timers[1].latch = (s->timers[1].latch & 0xff00) | val; 392267002cdSbellard break; 393b5ac0410SMark Cave-Ayland case CUDA_REG_T2CH: 394a53cfdccSMark Cave-Ayland /* To ensure T2 generates an interrupt on zero crossing with the 395a53cfdccSMark Cave-Ayland common timer code, write the value directly from the latch to 396a53cfdccSMark Cave-Ayland the counter */ 397a53cfdccSMark Cave-Ayland s->timers[1].latch = (s->timers[1].latch & 0xff) | (val << 8); 398a53cfdccSMark Cave-Ayland s->ifr &= ~T2_INT; 399a53cfdccSMark Cave-Ayland set_counter(s, &s->timers[1], s->timers[1].latch); 400267002cdSbellard break; 401b5ac0410SMark Cave-Ayland case CUDA_REG_SR: 402267002cdSbellard s->sr = val; 403267002cdSbellard break; 404b5ac0410SMark Cave-Ayland case CUDA_REG_ACR: 405267002cdSbellard s->acr = val; 406bc72ad67SAlex Bligh cuda_timer_update(s, &s->timers[0], qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)); 407267002cdSbellard cuda_update(s); 408267002cdSbellard break; 409b5ac0410SMark Cave-Ayland case CUDA_REG_PCR: 410267002cdSbellard s->pcr = val; 411267002cdSbellard break; 412b5ac0410SMark Cave-Ayland case CUDA_REG_IFR: 413267002cdSbellard /* reset bits */ 414267002cdSbellard s->ifr &= ~val; 415267002cdSbellard cuda_update_irq(s); 416267002cdSbellard break; 417b5ac0410SMark Cave-Ayland case CUDA_REG_IER: 418267002cdSbellard if (val & IER_SET) { 419267002cdSbellard /* set bits */ 420267002cdSbellard s->ier |= val & 0x7f; 421267002cdSbellard } else { 422267002cdSbellard /* reset bits */ 423267002cdSbellard s->ier &= ~val; 424267002cdSbellard } 425267002cdSbellard cuda_update_irq(s); 426267002cdSbellard break; 427267002cdSbellard default: 428b5ac0410SMark Cave-Ayland case CUDA_REG_ANH: 429267002cdSbellard s->anh = val; 430267002cdSbellard break; 431267002cdSbellard } 432267002cdSbellard } 433267002cdSbellard 434267002cdSbellard /* NOTE: TIP and TREQ are negated */ 435267002cdSbellard static void cuda_update(CUDAState *s) 436267002cdSbellard { 437819e712bSbellard int packet_received, len; 438819e712bSbellard 439819e712bSbellard packet_received = 0; 440819e712bSbellard if (!(s->b & TIP)) { 441819e712bSbellard /* transfer requested from host */ 442267002cdSbellard 443267002cdSbellard if (s->acr & SR_OUT) { 444267002cdSbellard /* data output */ 445819e712bSbellard if ((s->b & (TACK | TIP)) != (s->last_b & (TACK | TIP))) { 446267002cdSbellard if (s->data_out_index < sizeof(s->data_out)) { 447ea026b2fSblueswir1 CUDA_DPRINTF("send: %02x\n", s->sr); 448267002cdSbellard s->data_out[s->data_out_index++] = s->sr; 449cffc331aSMark Cave-Ayland cuda_delay_set_sr_int(s); 450819e712bSbellard } 451819e712bSbellard } 452819e712bSbellard } else { 453819e712bSbellard if (s->data_in_index < s->data_in_size) { 454819e712bSbellard /* data input */ 455819e712bSbellard if ((s->b & (TACK | TIP)) != (s->last_b & (TACK | TIP))) { 456819e712bSbellard s->sr = s->data_in[s->data_in_index++]; 457ea026b2fSblueswir1 CUDA_DPRINTF("recv: %02x\n", s->sr); 458819e712bSbellard /* indicate end of transfer */ 459819e712bSbellard if (s->data_in_index >= s->data_in_size) { 460819e712bSbellard s->b = (s->b | TREQ); 461267002cdSbellard } 462cffc331aSMark Cave-Ayland cuda_delay_set_sr_int(s); 463267002cdSbellard } 464267002cdSbellard } 465267002cdSbellard } 466819e712bSbellard } else { 467819e712bSbellard /* no transfer requested: handle sync case */ 468819e712bSbellard if ((s->last_b & TIP) && (s->b & TACK) != (s->last_b & TACK)) { 469819e712bSbellard /* update TREQ state each time TACK change state */ 470819e712bSbellard if (s->b & TACK) 471819e712bSbellard s->b = (s->b | TREQ); 472819e712bSbellard else 473819e712bSbellard s->b = (s->b & ~TREQ); 474cffc331aSMark Cave-Ayland cuda_delay_set_sr_int(s); 475819e712bSbellard } else { 476819e712bSbellard if (!(s->last_b & TIP)) { 477e91c8a77Sths /* handle end of host to cuda transfer */ 478819e712bSbellard packet_received = (s->data_out_index > 0); 479e91c8a77Sths /* always an IRQ at the end of transfer */ 480cffc331aSMark Cave-Ayland cuda_delay_set_sr_int(s); 481819e712bSbellard } 482819e712bSbellard /* signal if there is data to read */ 483819e712bSbellard if (s->data_in_index < s->data_in_size) { 484819e712bSbellard s->b = (s->b & ~TREQ); 485819e712bSbellard } 486819e712bSbellard } 487819e712bSbellard } 488819e712bSbellard 489267002cdSbellard s->last_acr = s->acr; 490267002cdSbellard s->last_b = s->b; 491819e712bSbellard 492819e712bSbellard /* NOTE: cuda_receive_packet_from_host() can call cuda_update() 493819e712bSbellard recursively */ 494819e712bSbellard if (packet_received) { 495819e712bSbellard len = s->data_out_index; 496819e712bSbellard s->data_out_index = 0; 497819e712bSbellard cuda_receive_packet_from_host(s, s->data_out, len); 498819e712bSbellard } 499267002cdSbellard } 500267002cdSbellard 501267002cdSbellard static void cuda_send_packet_to_host(CUDAState *s, 502267002cdSbellard const uint8_t *data, int len) 503267002cdSbellard { 504819e712bSbellard #ifdef DEBUG_CUDA_PACKET 505819e712bSbellard { 506819e712bSbellard int i; 507819e712bSbellard printf("cuda_send_packet_to_host:\n"); 508819e712bSbellard for(i = 0; i < len; i++) 509819e712bSbellard printf(" %02x", data[i]); 510819e712bSbellard printf("\n"); 511819e712bSbellard } 512819e712bSbellard #endif 513267002cdSbellard memcpy(s->data_in, data, len); 514267002cdSbellard s->data_in_size = len; 515267002cdSbellard s->data_in_index = 0; 516267002cdSbellard cuda_update(s); 517cffc331aSMark Cave-Ayland cuda_delay_set_sr_int(s); 518267002cdSbellard } 519267002cdSbellard 5207db4eea6Sbellard static void cuda_adb_poll(void *opaque) 521e2733d20Sbellard { 522e2733d20Sbellard CUDAState *s = opaque; 523e2733d20Sbellard uint8_t obuf[ADB_MAX_OUT_LEN + 2]; 524e2733d20Sbellard int olen; 525e2733d20Sbellard 526216c906eSHervé Poussineau olen = adb_poll(&s->adb_bus, obuf + 2, s->adb_poll_mask); 527e2733d20Sbellard if (olen > 0) { 528e2733d20Sbellard obuf[0] = ADB_PACKET; 529e2733d20Sbellard obuf[1] = 0x40; /* polled data */ 530e2733d20Sbellard cuda_send_packet_to_host(s, obuf, olen + 2); 531e2733d20Sbellard } 532bc72ad67SAlex Bligh timer_mod(s->adb_poll_timer, 533bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + 534374312e7SHervé Poussineau (get_ticks_per_sec() / (1000 / s->autopoll_rate_ms))); 535e2733d20Sbellard } 536e2733d20Sbellard 537d20efaebSHervé Poussineau /* description of commands */ 538d20efaebSHervé Poussineau typedef struct CudaCommand { 539d20efaebSHervé Poussineau uint8_t command; 540d20efaebSHervé Poussineau const char *name; 541d20efaebSHervé Poussineau bool (*handler)(CUDAState *s, 542d20efaebSHervé Poussineau const uint8_t *in_args, int in_len, 543d20efaebSHervé Poussineau uint8_t *out_args, int *out_len); 544d20efaebSHervé Poussineau } CudaCommand; 545d20efaebSHervé Poussineau 5461cdab104SHervé Poussineau static bool cuda_cmd_autopoll(CUDAState *s, 5471cdab104SHervé Poussineau const uint8_t *in_data, int in_len, 5481cdab104SHervé Poussineau uint8_t *out_data, int *out_len) 5491cdab104SHervé Poussineau { 5501cdab104SHervé Poussineau int autopoll; 5511cdab104SHervé Poussineau 5521cdab104SHervé Poussineau if (in_len != 1) { 5531cdab104SHervé Poussineau return false; 5541cdab104SHervé Poussineau } 5551cdab104SHervé Poussineau 5561cdab104SHervé Poussineau autopoll = (in_data[0] != 0); 5571cdab104SHervé Poussineau if (autopoll != s->autopoll) { 5581cdab104SHervé Poussineau s->autopoll = autopoll; 5591cdab104SHervé Poussineau if (autopoll) { 5601cdab104SHervé Poussineau timer_mod(s->adb_poll_timer, 5611cdab104SHervé Poussineau qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + 562374312e7SHervé Poussineau (get_ticks_per_sec() / (1000 / s->autopoll_rate_ms))); 5631cdab104SHervé Poussineau } else { 5641cdab104SHervé Poussineau timer_del(s->adb_poll_timer); 5651cdab104SHervé Poussineau } 5661cdab104SHervé Poussineau } 5671cdab104SHervé Poussineau return true; 5681cdab104SHervé Poussineau } 5691cdab104SHervé Poussineau 570374312e7SHervé Poussineau static bool cuda_cmd_set_autorate(CUDAState *s, 571374312e7SHervé Poussineau const uint8_t *in_data, int in_len, 572374312e7SHervé Poussineau uint8_t *out_data, int *out_len) 573374312e7SHervé Poussineau { 574374312e7SHervé Poussineau if (in_len != 1) { 575374312e7SHervé Poussineau return false; 576374312e7SHervé Poussineau } 577374312e7SHervé Poussineau 578374312e7SHervé Poussineau /* we don't want a period of 0 ms */ 579374312e7SHervé Poussineau /* FIXME: check what real hardware does */ 580374312e7SHervé Poussineau if (in_data[0] == 0) { 581374312e7SHervé Poussineau return false; 582374312e7SHervé Poussineau } 583374312e7SHervé Poussineau 584374312e7SHervé Poussineau s->autopoll_rate_ms = in_data[0]; 585374312e7SHervé Poussineau if (s->autopoll) { 586374312e7SHervé Poussineau timer_mod(s->adb_poll_timer, 587374312e7SHervé Poussineau qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + 588374312e7SHervé Poussineau (get_ticks_per_sec() / (1000 / s->autopoll_rate_ms))); 589374312e7SHervé Poussineau } 590374312e7SHervé Poussineau return true; 591374312e7SHervé Poussineau } 592374312e7SHervé Poussineau 593216c906eSHervé Poussineau static bool cuda_cmd_set_device_list(CUDAState *s, 594216c906eSHervé Poussineau const uint8_t *in_data, int in_len, 595216c906eSHervé Poussineau uint8_t *out_data, int *out_len) 596216c906eSHervé Poussineau { 597216c906eSHervé Poussineau if (in_len != 2) { 598216c906eSHervé Poussineau return false; 599216c906eSHervé Poussineau } 600216c906eSHervé Poussineau 601216c906eSHervé Poussineau s->adb_poll_mask = (((uint16_t)in_data[0]) << 8) | in_data[1]; 602216c906eSHervé Poussineau return true; 603216c906eSHervé Poussineau } 604216c906eSHervé Poussineau 605*017da0b5SHervé Poussineau static bool cuda_cmd_powerdown(CUDAState *s, 606*017da0b5SHervé Poussineau const uint8_t *in_data, int in_len, 607*017da0b5SHervé Poussineau uint8_t *out_data, int *out_len) 608*017da0b5SHervé Poussineau { 609*017da0b5SHervé Poussineau if (in_len != 0) { 610*017da0b5SHervé Poussineau return false; 611*017da0b5SHervé Poussineau } 612*017da0b5SHervé Poussineau 613*017da0b5SHervé Poussineau qemu_system_shutdown_request(); 614*017da0b5SHervé Poussineau return true; 615*017da0b5SHervé Poussineau } 616*017da0b5SHervé Poussineau 617d20efaebSHervé Poussineau static const CudaCommand handlers[] = { 6181cdab104SHervé Poussineau { CUDA_AUTOPOLL, "AUTOPOLL", cuda_cmd_autopoll }, 619374312e7SHervé Poussineau { CUDA_SET_AUTO_RATE, "SET_AUTO_RATE", cuda_cmd_set_autorate }, 620216c906eSHervé Poussineau { CUDA_SET_DEVICE_LIST, "SET_DEVICE_LIST", cuda_cmd_set_device_list }, 621*017da0b5SHervé Poussineau { CUDA_POWERDOWN, "POWERDOWN", cuda_cmd_powerdown }, 622d20efaebSHervé Poussineau }; 623d20efaebSHervé Poussineau 624267002cdSbellard static void cuda_receive_packet(CUDAState *s, 625267002cdSbellard const uint8_t *data, int len) 626267002cdSbellard { 6274202e63cSMark Cave-Ayland uint8_t obuf[16] = { CUDA_PACKET, 0, data[0] }; 628d20efaebSHervé Poussineau int i, out_len = 0; 6295703c174Saurel32 uint32_t ti; 630267002cdSbellard 631d20efaebSHervé Poussineau for (i = 0; i < ARRAY_SIZE(handlers); i++) { 632d20efaebSHervé Poussineau const CudaCommand *desc = &handlers[i]; 633d20efaebSHervé Poussineau if (desc->command == data[0]) { 634d20efaebSHervé Poussineau CUDA_DPRINTF("handling command %s\n", desc->name); 635d20efaebSHervé Poussineau out_len = 0; 636d20efaebSHervé Poussineau if (desc->handler(s, data + 1, len - 1, obuf + 3, &out_len)) { 637d20efaebSHervé Poussineau cuda_send_packet_to_host(s, obuf, 3 + out_len); 638d20efaebSHervé Poussineau } else { 639d20efaebSHervé Poussineau qemu_log_mask(LOG_GUEST_ERROR, 640d20efaebSHervé Poussineau "CUDA: %s: wrong parameters %d\n", 641d20efaebSHervé Poussineau desc->name, len); 642d20efaebSHervé Poussineau obuf[0] = ERROR_PACKET; 643d20efaebSHervé Poussineau obuf[1] = 0x5; /* bad parameters */ 644d20efaebSHervé Poussineau obuf[2] = CUDA_PACKET; 645d20efaebSHervé Poussineau obuf[3] = data[0]; 646d20efaebSHervé Poussineau cuda_send_packet_to_host(s, obuf, 4); 647d20efaebSHervé Poussineau } 648d20efaebSHervé Poussineau return; 649d20efaebSHervé Poussineau } 650d20efaebSHervé Poussineau } 651d20efaebSHervé Poussineau 652267002cdSbellard switch(data[0]) { 653f1f46f74SMark Cave-Ayland case CUDA_GET_6805_ADDR: 654f1f46f74SMark Cave-Ayland cuda_send_packet_to_host(s, obuf, 3); 6550e8176e8SHervé Poussineau return; 656dccfafc4Sbellard case CUDA_SET_TIME: 6575703c174Saurel32 ti = (((uint32_t)data[1]) << 24) + (((uint32_t)data[2]) << 16) + (((uint32_t)data[3]) << 8) + data[4]; 658bc72ad67SAlex Bligh s->tick_offset = ti - (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / get_ticks_per_sec()); 6595703c174Saurel32 cuda_send_packet_to_host(s, obuf, 3); 6600e8176e8SHervé Poussineau return; 6615703c174Saurel32 case CUDA_GET_TIME: 662bc72ad67SAlex Bligh ti = s->tick_offset + (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / get_ticks_per_sec()); 663267002cdSbellard obuf[3] = ti >> 24; 664267002cdSbellard obuf[4] = ti >> 16; 665267002cdSbellard obuf[5] = ti >> 8; 666267002cdSbellard obuf[6] = ti; 667267002cdSbellard cuda_send_packet_to_host(s, obuf, 7); 6680e8176e8SHervé Poussineau return; 669267002cdSbellard case CUDA_FILE_SERVER_FLAG: 670267002cdSbellard case CUDA_SET_POWER_MESSAGES: 6714202e63cSMark Cave-Ayland cuda_send_packet_to_host(s, obuf, 3); 6720e8176e8SHervé Poussineau return; 6730686970fSj_mayer case CUDA_RESET_SYSTEM: 6744202e63cSMark Cave-Ayland cuda_send_packet_to_host(s, obuf, 3); 6750686970fSj_mayer qemu_system_reset_request(); 6760e8176e8SHervé Poussineau return; 677ce8d3b64SMark Cave-Ayland case CUDA_COMBINED_FORMAT_IIC: 678ce8d3b64SMark Cave-Ayland obuf[0] = ERROR_PACKET; 679ce8d3b64SMark Cave-Ayland obuf[1] = 0x5; 680ce8d3b64SMark Cave-Ayland obuf[2] = CUDA_PACKET; 681ce8d3b64SMark Cave-Ayland obuf[3] = data[0]; 682ce8d3b64SMark Cave-Ayland cuda_send_packet_to_host(s, obuf, 4); 6830e8176e8SHervé Poussineau return; 684ce8d3b64SMark Cave-Ayland case CUDA_GET_SET_IIC: 685ce8d3b64SMark Cave-Ayland if (len == 4) { 686ce8d3b64SMark Cave-Ayland cuda_send_packet_to_host(s, obuf, 3); 687ce8d3b64SMark Cave-Ayland } else { 688ce8d3b64SMark Cave-Ayland obuf[0] = ERROR_PACKET; 689ce8d3b64SMark Cave-Ayland obuf[1] = 0x2; 690ce8d3b64SMark Cave-Ayland obuf[2] = CUDA_PACKET; 691ce8d3b64SMark Cave-Ayland obuf[3] = data[0]; 692ce8d3b64SMark Cave-Ayland cuda_send_packet_to_host(s, obuf, 4); 693ce8d3b64SMark Cave-Ayland } 6940e8176e8SHervé Poussineau return; 695267002cdSbellard default: 6960e8176e8SHervé Poussineau break; 6970e8176e8SHervé Poussineau } 6980e8176e8SHervé Poussineau 6990e8176e8SHervé Poussineau qemu_log_mask(LOG_GUEST_ERROR, "CUDA: unknown command 0x%02x\n", data[0]); 700ff472a5bSAlyssa Milburn obuf[0] = ERROR_PACKET; 7010e8176e8SHervé Poussineau obuf[1] = 0x2; /* unknown command */ 702ff472a5bSAlyssa Milburn obuf[2] = CUDA_PACKET; 703ff472a5bSAlyssa Milburn obuf[3] = data[0]; 704ff472a5bSAlyssa Milburn cuda_send_packet_to_host(s, obuf, 4); 705267002cdSbellard } 706267002cdSbellard 707267002cdSbellard static void cuda_receive_packet_from_host(CUDAState *s, 708267002cdSbellard const uint8_t *data, int len) 709267002cdSbellard { 710819e712bSbellard #ifdef DEBUG_CUDA_PACKET 711819e712bSbellard { 712819e712bSbellard int i; 713cadae95fSbellard printf("cuda_receive_packet_from_host:\n"); 714819e712bSbellard for(i = 0; i < len; i++) 715819e712bSbellard printf(" %02x", data[i]); 716819e712bSbellard printf("\n"); 717819e712bSbellard } 718819e712bSbellard #endif 719267002cdSbellard switch(data[0]) { 720267002cdSbellard case ADB_PACKET: 721e2733d20Sbellard { 7226729aa40SMark Cave-Ayland uint8_t obuf[ADB_MAX_OUT_LEN + 3]; 723e2733d20Sbellard int olen; 724293c867dSAndreas Färber olen = adb_request(&s->adb_bus, obuf + 2, data + 1, len - 1); 72538f0b147Sbellard if (olen > 0) { 726e2733d20Sbellard obuf[0] = ADB_PACKET; 727e2733d20Sbellard obuf[1] = 0x00; 7286729aa40SMark Cave-Ayland cuda_send_packet_to_host(s, obuf, olen + 2); 729e2733d20Sbellard } else { 73038f0b147Sbellard /* error */ 731e2733d20Sbellard obuf[0] = ADB_PACKET; 73238f0b147Sbellard obuf[1] = -olen; 7336729aa40SMark Cave-Ayland obuf[2] = data[1]; 73438f0b147Sbellard olen = 0; 7356729aa40SMark Cave-Ayland cuda_send_packet_to_host(s, obuf, olen + 3); 736e2733d20Sbellard } 737e2733d20Sbellard } 738267002cdSbellard break; 739267002cdSbellard case CUDA_PACKET: 740267002cdSbellard cuda_receive_packet(s, data + 1, len - 1); 741267002cdSbellard break; 742267002cdSbellard } 743267002cdSbellard } 744267002cdSbellard 745a8170e5eSAvi Kivity static void cuda_writew (void *opaque, hwaddr addr, uint32_t value) 746267002cdSbellard { 747267002cdSbellard } 748267002cdSbellard 749a8170e5eSAvi Kivity static void cuda_writel (void *opaque, hwaddr addr, uint32_t value) 750267002cdSbellard { 751267002cdSbellard } 752267002cdSbellard 753a8170e5eSAvi Kivity static uint32_t cuda_readw (void *opaque, hwaddr addr) 754267002cdSbellard { 755267002cdSbellard return 0; 756267002cdSbellard } 757267002cdSbellard 758a8170e5eSAvi Kivity static uint32_t cuda_readl (void *opaque, hwaddr addr) 759267002cdSbellard { 760267002cdSbellard return 0; 761267002cdSbellard } 762267002cdSbellard 763a348f108SStefan Weil static const MemoryRegionOps cuda_ops = { 764ea0a7eb4SAlexander Graf .old_mmio = { 765ea0a7eb4SAlexander Graf .write = { 766ea0a7eb4SAlexander Graf cuda_writeb, 767ea0a7eb4SAlexander Graf cuda_writew, 768ea0a7eb4SAlexander Graf cuda_writel, 769ea0a7eb4SAlexander Graf }, 770ea0a7eb4SAlexander Graf .read = { 771ea0a7eb4SAlexander Graf cuda_readb, 772ea0a7eb4SAlexander Graf cuda_readw, 773ea0a7eb4SAlexander Graf cuda_readl, 774ea0a7eb4SAlexander Graf }, 775ea0a7eb4SAlexander Graf }, 776ea0a7eb4SAlexander Graf .endianness = DEVICE_NATIVE_ENDIAN, 777267002cdSbellard }; 778267002cdSbellard 779c0a93a9eSJuan Quintela static bool cuda_timer_exist(void *opaque, int version_id) 7809b64997fSblueswir1 { 781c0a93a9eSJuan Quintela CUDATimer *s = opaque; 782c0a93a9eSJuan Quintela 783c0a93a9eSJuan Quintela return s->timer != NULL; 7849b64997fSblueswir1 } 7859b64997fSblueswir1 786c0a93a9eSJuan Quintela static const VMStateDescription vmstate_cuda_timer = { 787c0a93a9eSJuan Quintela .name = "cuda_timer", 788c0a93a9eSJuan Quintela .version_id = 0, 789c0a93a9eSJuan Quintela .minimum_version_id = 0, 790c0a93a9eSJuan Quintela .fields = (VMStateField[]) { 791c0a93a9eSJuan Quintela VMSTATE_UINT16(latch, CUDATimer), 792c0a93a9eSJuan Quintela VMSTATE_UINT16(counter_value, CUDATimer), 793c0a93a9eSJuan Quintela VMSTATE_INT64(load_time, CUDATimer), 794c0a93a9eSJuan Quintela VMSTATE_INT64(next_irq_time, CUDATimer), 795e720677eSPaolo Bonzini VMSTATE_TIMER_PTR_TEST(timer, CUDATimer, cuda_timer_exist), 796c0a93a9eSJuan Quintela VMSTATE_END_OF_LIST() 7979b64997fSblueswir1 } 798c0a93a9eSJuan Quintela }; 7999b64997fSblueswir1 800c0a93a9eSJuan Quintela static const VMStateDescription vmstate_cuda = { 801c0a93a9eSJuan Quintela .name = "cuda", 802374312e7SHervé Poussineau .version_id = 4, 803374312e7SHervé Poussineau .minimum_version_id = 4, 804c0a93a9eSJuan Quintela .fields = (VMStateField[]) { 805c0a93a9eSJuan Quintela VMSTATE_UINT8(a, CUDAState), 806c0a93a9eSJuan Quintela VMSTATE_UINT8(b, CUDAState), 807ff57eae5SMark Cave-Ayland VMSTATE_UINT8(last_b, CUDAState), 808c0a93a9eSJuan Quintela VMSTATE_UINT8(dira, CUDAState), 809c0a93a9eSJuan Quintela VMSTATE_UINT8(dirb, CUDAState), 810c0a93a9eSJuan Quintela VMSTATE_UINT8(sr, CUDAState), 811c0a93a9eSJuan Quintela VMSTATE_UINT8(acr, CUDAState), 812ff57eae5SMark Cave-Ayland VMSTATE_UINT8(last_acr, CUDAState), 813c0a93a9eSJuan Quintela VMSTATE_UINT8(pcr, CUDAState), 814c0a93a9eSJuan Quintela VMSTATE_UINT8(ifr, CUDAState), 815c0a93a9eSJuan Quintela VMSTATE_UINT8(ier, CUDAState), 816c0a93a9eSJuan Quintela VMSTATE_UINT8(anh, CUDAState), 817c0a93a9eSJuan Quintela VMSTATE_INT32(data_in_size, CUDAState), 818c0a93a9eSJuan Quintela VMSTATE_INT32(data_in_index, CUDAState), 819c0a93a9eSJuan Quintela VMSTATE_INT32(data_out_index, CUDAState), 820c0a93a9eSJuan Quintela VMSTATE_UINT8(autopoll, CUDAState), 821374312e7SHervé Poussineau VMSTATE_UINT8(autopoll_rate_ms, CUDAState), 822216c906eSHervé Poussineau VMSTATE_UINT16(adb_poll_mask, CUDAState), 823c0a93a9eSJuan Quintela VMSTATE_BUFFER(data_in, CUDAState), 824c0a93a9eSJuan Quintela VMSTATE_BUFFER(data_out, CUDAState), 825c0a93a9eSJuan Quintela VMSTATE_UINT32(tick_offset, CUDAState), 826c0a93a9eSJuan Quintela VMSTATE_STRUCT_ARRAY(timers, CUDAState, 2, 1, 827c0a93a9eSJuan Quintela vmstate_cuda_timer, CUDATimer), 8286cb577ddSMark Cave-Ayland VMSTATE_TIMER_PTR(adb_poll_timer, CUDAState), 829ff57eae5SMark Cave-Ayland VMSTATE_TIMER_PTR(sr_delay_timer, CUDAState), 830c0a93a9eSJuan Quintela VMSTATE_END_OF_LIST() 8319b64997fSblueswir1 } 832c0a93a9eSJuan Quintela }; 8339b64997fSblueswir1 83445fa67fbSAndreas Färber static void cuda_reset(DeviceState *dev) 8356e6b7363Sblueswir1 { 83645fa67fbSAndreas Färber CUDAState *s = CUDA(dev); 8376e6b7363Sblueswir1 8386e6b7363Sblueswir1 s->b = 0; 8396e6b7363Sblueswir1 s->a = 0; 840cffc331aSMark Cave-Ayland s->dirb = 0xff; 8416e6b7363Sblueswir1 s->dira = 0; 8426e6b7363Sblueswir1 s->sr = 0; 8436e6b7363Sblueswir1 s->acr = 0; 8446e6b7363Sblueswir1 s->pcr = 0; 8456e6b7363Sblueswir1 s->ifr = 0; 8466e6b7363Sblueswir1 s->ier = 0; 8476e6b7363Sblueswir1 // s->ier = T1_INT | SR_INT; 8486e6b7363Sblueswir1 s->anh = 0; 8496e6b7363Sblueswir1 s->data_in_size = 0; 8506e6b7363Sblueswir1 s->data_in_index = 0; 8516e6b7363Sblueswir1 s->data_out_index = 0; 8526e6b7363Sblueswir1 s->autopoll = 0; 8536e6b7363Sblueswir1 8546e6b7363Sblueswir1 s->timers[0].latch = 0xffff; 8556e6b7363Sblueswir1 set_counter(s, &s->timers[0], 0xffff); 8566e6b7363Sblueswir1 857a53cfdccSMark Cave-Ayland s->timers[1].latch = 0xffff; 858cffc331aSMark Cave-Ayland 859cffc331aSMark Cave-Ayland s->sr_delay_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cuda_set_sr_int, s); 8606e6b7363Sblueswir1 } 8616e6b7363Sblueswir1 86245fa67fbSAndreas Färber static void cuda_realizefn(DeviceState *dev, Error **errp) 863267002cdSbellard { 86445fa67fbSAndreas Färber CUDAState *s = CUDA(dev); 8655703c174Saurel32 struct tm tm; 866267002cdSbellard 867bc72ad67SAlex Bligh s->timers[0].timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cuda_timer1, s); 868b981289cSAlexander Graf s->timers[0].frequency = s->frequency; 869a53cfdccSMark Cave-Ayland s->timers[1].timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cuda_timer2, s); 870a53cfdccSMark Cave-Ayland s->timers[1].frequency = (SCALE_US * 6000) / 4700; 87161271e5cSbellard 8729c554c1cSaurel32 qemu_get_timedate(&tm, 0); 8739c554c1cSaurel32 s->tick_offset = (uint32_t)mktimegm(&tm) + RTC_OFFSET; 8745703c174Saurel32 875bc72ad67SAlex Bligh s->adb_poll_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cuda_adb_poll, s); 876374312e7SHervé Poussineau s->autopoll_rate_ms = 20; 877216c906eSHervé Poussineau s->adb_poll_mask = 0xffff; 878267002cdSbellard } 87945fa67fbSAndreas Färber 88045fa67fbSAndreas Färber static void cuda_initfn(Object *obj) 88145fa67fbSAndreas Färber { 88245fa67fbSAndreas Färber SysBusDevice *d = SYS_BUS_DEVICE(obj); 88345fa67fbSAndreas Färber CUDAState *s = CUDA(obj); 88445fa67fbSAndreas Färber int i; 88545fa67fbSAndreas Färber 88681e0ab48SPaolo Bonzini memory_region_init_io(&s->mem, obj, &cuda_ops, s, "cuda", 0x2000); 88745fa67fbSAndreas Färber sysbus_init_mmio(d, &s->mem); 88845fa67fbSAndreas Färber sysbus_init_irq(d, &s->irq); 88945fa67fbSAndreas Färber 89045fa67fbSAndreas Färber for (i = 0; i < ARRAY_SIZE(s->timers); i++) { 89145fa67fbSAndreas Färber s->timers[i].index = i; 89245fa67fbSAndreas Färber } 89384ede329SAndreas Färber 894fb17dfe0SAndreas Färber qbus_create_inplace(&s->adb_bus, sizeof(s->adb_bus), TYPE_ADB_BUS, 895fb17dfe0SAndreas Färber DEVICE(obj), "adb.0"); 89645fa67fbSAndreas Färber } 89745fa67fbSAndreas Färber 898b981289cSAlexander Graf static Property cuda_properties[] = { 899b981289cSAlexander Graf DEFINE_PROP_UINT64("frequency", CUDAState, frequency, 0), 900b981289cSAlexander Graf DEFINE_PROP_END_OF_LIST() 901b981289cSAlexander Graf }; 902b981289cSAlexander Graf 90345fa67fbSAndreas Färber static void cuda_class_init(ObjectClass *oc, void *data) 90445fa67fbSAndreas Färber { 90545fa67fbSAndreas Färber DeviceClass *dc = DEVICE_CLASS(oc); 90645fa67fbSAndreas Färber 90745fa67fbSAndreas Färber dc->realize = cuda_realizefn; 90845fa67fbSAndreas Färber dc->reset = cuda_reset; 90945fa67fbSAndreas Färber dc->vmsd = &vmstate_cuda; 910b981289cSAlexander Graf dc->props = cuda_properties; 911599d7326SLaurent Vivier set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); 91245fa67fbSAndreas Färber } 91345fa67fbSAndreas Färber 91445fa67fbSAndreas Färber static const TypeInfo cuda_type_info = { 91545fa67fbSAndreas Färber .name = TYPE_CUDA, 91645fa67fbSAndreas Färber .parent = TYPE_SYS_BUS_DEVICE, 91745fa67fbSAndreas Färber .instance_size = sizeof(CUDAState), 91845fa67fbSAndreas Färber .instance_init = cuda_initfn, 91945fa67fbSAndreas Färber .class_init = cuda_class_init, 92045fa67fbSAndreas Färber }; 92145fa67fbSAndreas Färber 92245fa67fbSAndreas Färber static void cuda_register_types(void) 92345fa67fbSAndreas Färber { 92445fa67fbSAndreas Färber type_register_static(&cuda_type_info); 92545fa67fbSAndreas Färber } 92645fa67fbSAndreas Färber 92745fa67fbSAndreas Färber type_init(cuda_register_types) 928