1376b8519SHelge Deller /* 2376b8519SHelge Deller * HP-PARISC Lasi chipset emulation. 3376b8519SHelge Deller * 4376b8519SHelge Deller * (C) 2019 by Helge Deller <deller@gmx.de> 5376b8519SHelge Deller * 6376b8519SHelge Deller * This work is licensed under the GNU GPL license version 2 or later. 7376b8519SHelge Deller * 8376b8519SHelge Deller * Documentation available at: 9376b8519SHelge Deller * https://parisc.wiki.kernel.org/images-parisc/7/79/Lasi_ers.pdf 10376b8519SHelge Deller */ 11376b8519SHelge Deller 12376b8519SHelge Deller #include "qemu/osdep.h" 13376b8519SHelge Deller #include "qemu/units.h" 14b899fe41SHelge Deller #include "qemu/log.h" 15376b8519SHelge Deller #include "qapi/error.h" 16376b8519SHelge Deller #include "trace.h" 17376b8519SHelge Deller #include "hw/irq.h" 18376b8519SHelge Deller #include "sysemu/sysemu.h" 19376b8519SHelge Deller #include "sysemu/runstate.h" 20376b8519SHelge Deller #include "hppa_sys.h" 21376b8519SHelge Deller #include "migration/vmstate.h" 22db1015e9SEduardo Habkost #include "qom/object.h" 23b514f432SMark Cave-Ayland #include "lasi.h" 24376b8519SHelge Deller 25376b8519SHelge Deller 26376b8519SHelge Deller static bool lasi_chip_mem_valid(void *opaque, hwaddr addr, 27376b8519SHelge Deller unsigned size, bool is_write, 28376b8519SHelge Deller MemTxAttrs attrs) 29376b8519SHelge Deller { 30376b8519SHelge Deller bool ret = false; 31376b8519SHelge Deller 32376b8519SHelge Deller switch (addr) { 33376b8519SHelge Deller case LASI_IRR: 34376b8519SHelge Deller case LASI_IMR: 35376b8519SHelge Deller case LASI_IPR: 36376b8519SHelge Deller case LASI_ICR: 37376b8519SHelge Deller case LASI_IAR: 38376b8519SHelge Deller 39*ca7b468bSMark Cave-Ayland case LASI_LPT: 40*ca7b468bSMark Cave-Ayland case LASI_UART: 41*ca7b468bSMark Cave-Ayland case LASI_LAN: 42*ca7b468bSMark Cave-Ayland case LASI_RTC: 43376b8519SHelge Deller 44376b8519SHelge Deller case LASI_PCR ... LASI_AMR: 45376b8519SHelge Deller ret = true; 46376b8519SHelge Deller } 47376b8519SHelge Deller 48376b8519SHelge Deller trace_lasi_chip_mem_valid(addr, ret); 49376b8519SHelge Deller return ret; 50376b8519SHelge Deller } 51376b8519SHelge Deller 52376b8519SHelge Deller static MemTxResult lasi_chip_read_with_attrs(void *opaque, hwaddr addr, 53376b8519SHelge Deller uint64_t *data, unsigned size, 54376b8519SHelge Deller MemTxAttrs attrs) 55376b8519SHelge Deller { 56376b8519SHelge Deller LasiState *s = opaque; 57376b8519SHelge Deller MemTxResult ret = MEMTX_OK; 58376b8519SHelge Deller uint32_t val; 59376b8519SHelge Deller 60376b8519SHelge Deller switch (addr) { 61376b8519SHelge Deller case LASI_IRR: 62376b8519SHelge Deller val = s->irr; 63376b8519SHelge Deller break; 64376b8519SHelge Deller case LASI_IMR: 65376b8519SHelge Deller val = s->imr; 66376b8519SHelge Deller break; 67376b8519SHelge Deller case LASI_IPR: 68376b8519SHelge Deller val = s->ipr; 69376b8519SHelge Deller /* Any read to IPR clears the register. */ 70376b8519SHelge Deller s->ipr = 0; 71376b8519SHelge Deller break; 72376b8519SHelge Deller case LASI_ICR: 73376b8519SHelge Deller val = s->icr & ICR_BUS_ERROR_BIT; /* bus_error */ 74376b8519SHelge Deller break; 75376b8519SHelge Deller case LASI_IAR: 76376b8519SHelge Deller val = s->iar; 77376b8519SHelge Deller break; 78376b8519SHelge Deller 79*ca7b468bSMark Cave-Ayland case LASI_LPT: 80*ca7b468bSMark Cave-Ayland case LASI_UART: 81*ca7b468bSMark Cave-Ayland case LASI_LAN: 82376b8519SHelge Deller val = 0; 83376b8519SHelge Deller break; 84*ca7b468bSMark Cave-Ayland case LASI_RTC: 85376b8519SHelge Deller val = time(NULL); 86376b8519SHelge Deller val += s->rtc_ref; 87376b8519SHelge Deller break; 88376b8519SHelge Deller 89376b8519SHelge Deller case LASI_PCR: 90376b8519SHelge Deller case LASI_VER: /* only version 0 existed. */ 91376b8519SHelge Deller case LASI_IORESET: 92376b8519SHelge Deller val = 0; 93376b8519SHelge Deller break; 94376b8519SHelge Deller case LASI_ERRLOG: 95376b8519SHelge Deller val = s->errlog; 96376b8519SHelge Deller break; 97376b8519SHelge Deller case LASI_AMR: 98376b8519SHelge Deller val = s->amr; 99376b8519SHelge Deller break; 100376b8519SHelge Deller 101376b8519SHelge Deller default: 102376b8519SHelge Deller /* Controlled by lasi_chip_mem_valid above. */ 103376b8519SHelge Deller g_assert_not_reached(); 104376b8519SHelge Deller } 105376b8519SHelge Deller 106376b8519SHelge Deller trace_lasi_chip_read(addr, val); 107376b8519SHelge Deller 108376b8519SHelge Deller *data = val; 109376b8519SHelge Deller return ret; 110376b8519SHelge Deller } 111376b8519SHelge Deller 112376b8519SHelge Deller static MemTxResult lasi_chip_write_with_attrs(void *opaque, hwaddr addr, 113376b8519SHelge Deller uint64_t val, unsigned size, 114376b8519SHelge Deller MemTxAttrs attrs) 115376b8519SHelge Deller { 116376b8519SHelge Deller LasiState *s = opaque; 117376b8519SHelge Deller 118376b8519SHelge Deller trace_lasi_chip_write(addr, val); 119376b8519SHelge Deller 120376b8519SHelge Deller switch (addr) { 121376b8519SHelge Deller case LASI_IRR: 122376b8519SHelge Deller /* read-only. */ 123376b8519SHelge Deller break; 124376b8519SHelge Deller case LASI_IMR: 125b899fe41SHelge Deller s->imr = val; 12663588da8SMark Cave-Ayland if (((val & LASI_IRQ_BITS) != val) && (val != 0xffffffff)) { 127b899fe41SHelge Deller qemu_log_mask(LOG_GUEST_ERROR, 128b899fe41SHelge Deller "LASI: tried to set invalid %lx IMR value.\n", 129b899fe41SHelge Deller (unsigned long) val); 13063588da8SMark Cave-Ayland } 131376b8519SHelge Deller break; 132376b8519SHelge Deller case LASI_IPR: 133376b8519SHelge Deller /* Any write to IPR clears the register. */ 134376b8519SHelge Deller s->ipr = 0; 135376b8519SHelge Deller break; 136376b8519SHelge Deller case LASI_ICR: 137376b8519SHelge Deller s->icr = val; 138376b8519SHelge Deller /* if (val & ICR_TOC_BIT) issue_toc(); */ 139376b8519SHelge Deller break; 140376b8519SHelge Deller case LASI_IAR: 141376b8519SHelge Deller s->iar = val; 142376b8519SHelge Deller break; 143376b8519SHelge Deller 144*ca7b468bSMark Cave-Ayland case LASI_LPT: 145376b8519SHelge Deller /* XXX: reset parallel port */ 146376b8519SHelge Deller break; 147*ca7b468bSMark Cave-Ayland case LASI_UART: 148376b8519SHelge Deller /* XXX: reset serial port */ 149376b8519SHelge Deller break; 150*ca7b468bSMark Cave-Ayland case LASI_LAN: 151*ca7b468bSMark Cave-Ayland /* XXX: reset LAN card */ 152*ca7b468bSMark Cave-Ayland break; 153*ca7b468bSMark Cave-Ayland case LASI_RTC: 154376b8519SHelge Deller s->rtc_ref = val - time(NULL); 155376b8519SHelge Deller break; 156376b8519SHelge Deller 157376b8519SHelge Deller case LASI_PCR: 15863588da8SMark Cave-Ayland if (val == 0x02) { /* immediately power off */ 159376b8519SHelge Deller qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); 16063588da8SMark Cave-Ayland } 161376b8519SHelge Deller break; 162376b8519SHelge Deller case LASI_ERRLOG: 163376b8519SHelge Deller s->errlog = val; 164376b8519SHelge Deller break; 165376b8519SHelge Deller case LASI_VER: 166376b8519SHelge Deller /* read-only. */ 167376b8519SHelge Deller break; 168376b8519SHelge Deller case LASI_IORESET: 169376b8519SHelge Deller break; /* XXX: TODO: Reset various devices. */ 170376b8519SHelge Deller case LASI_AMR: 171376b8519SHelge Deller s->amr = val; 172376b8519SHelge Deller break; 173376b8519SHelge Deller 174376b8519SHelge Deller default: 175376b8519SHelge Deller /* Controlled by lasi_chip_mem_valid above. */ 176376b8519SHelge Deller g_assert_not_reached(); 177376b8519SHelge Deller } 178376b8519SHelge Deller return MEMTX_OK; 179376b8519SHelge Deller } 180376b8519SHelge Deller 181376b8519SHelge Deller static const MemoryRegionOps lasi_chip_ops = { 182376b8519SHelge Deller .read_with_attrs = lasi_chip_read_with_attrs, 183376b8519SHelge Deller .write_with_attrs = lasi_chip_write_with_attrs, 184376b8519SHelge Deller .endianness = DEVICE_BIG_ENDIAN, 185376b8519SHelge Deller .valid = { 186376b8519SHelge Deller .min_access_size = 1, 187376b8519SHelge Deller .max_access_size = 4, 188376b8519SHelge Deller .accepts = lasi_chip_mem_valid, 189376b8519SHelge Deller }, 190376b8519SHelge Deller .impl = { 191376b8519SHelge Deller .min_access_size = 1, 192376b8519SHelge Deller .max_access_size = 4, 193376b8519SHelge Deller }, 194376b8519SHelge Deller }; 195376b8519SHelge Deller 196376b8519SHelge Deller static const VMStateDescription vmstate_lasi = { 197376b8519SHelge Deller .name = "Lasi", 198376b8519SHelge Deller .version_id = 1, 199376b8519SHelge Deller .minimum_version_id = 1, 200376b8519SHelge Deller .fields = (VMStateField[]) { 201376b8519SHelge Deller VMSTATE_UINT32(irr, LasiState), 202376b8519SHelge Deller VMSTATE_UINT32(imr, LasiState), 203376b8519SHelge Deller VMSTATE_UINT32(ipr, LasiState), 204376b8519SHelge Deller VMSTATE_UINT32(icr, LasiState), 205376b8519SHelge Deller VMSTATE_UINT32(iar, LasiState), 206376b8519SHelge Deller VMSTATE_UINT32(errlog, LasiState), 207376b8519SHelge Deller VMSTATE_UINT32(amr, LasiState), 208376b8519SHelge Deller VMSTATE_END_OF_LIST() 209376b8519SHelge Deller } 210376b8519SHelge Deller }; 211376b8519SHelge Deller 212376b8519SHelge Deller 213376b8519SHelge Deller static void lasi_set_irq(void *opaque, int irq, int level) 214376b8519SHelge Deller { 215376b8519SHelge Deller LasiState *s = opaque; 216376b8519SHelge Deller uint32_t bit = 1u << irq; 217376b8519SHelge Deller 218376b8519SHelge Deller if (level) { 219376b8519SHelge Deller s->ipr |= bit; 220376b8519SHelge Deller if (bit & s->imr) { 221376b8519SHelge Deller uint32_t iar = s->iar; 222376b8519SHelge Deller s->irr |= bit; 223376b8519SHelge Deller if ((s->icr & ICR_BUS_ERROR_BIT) == 0) { 224376b8519SHelge Deller stl_be_phys(&address_space_memory, iar & -32, iar & 31); 225376b8519SHelge Deller } 226376b8519SHelge Deller } 227376b8519SHelge Deller } 228376b8519SHelge Deller } 229376b8519SHelge Deller 230b3cdb7e4SMark Cave-Ayland static void lasi_reset(DeviceState *dev) 231b3cdb7e4SMark Cave-Ayland { 232b3cdb7e4SMark Cave-Ayland LasiState *s = LASI_CHIP(dev); 233b3cdb7e4SMark Cave-Ayland 234b3cdb7e4SMark Cave-Ayland s->iar = CPU_HPA + 3; 235b3cdb7e4SMark Cave-Ayland 236b3cdb7e4SMark Cave-Ayland /* Real time clock (RTC), it's only one 32-bit counter @9000 */ 237b3cdb7e4SMark Cave-Ayland s->rtc = time(NULL); 238b3cdb7e4SMark Cave-Ayland s->rtc_ref = 0; 239b3cdb7e4SMark Cave-Ayland } 240b3cdb7e4SMark Cave-Ayland 24146f2594cSMark Cave-Ayland static void lasi_init(Object *obj) 24246f2594cSMark Cave-Ayland { 24346f2594cSMark Cave-Ayland LasiState *s = LASI_CHIP(obj); 2442683758cSMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 24546f2594cSMark Cave-Ayland 24646f2594cSMark Cave-Ayland memory_region_init_io(&s->this_mem, OBJECT(s), &lasi_chip_ops, 24746f2594cSMark Cave-Ayland s, "lasi", 0x100000); 2482683758cSMark Cave-Ayland 2492683758cSMark Cave-Ayland sysbus_init_mmio(sbd, &s->this_mem); 250cb9f6c4bSMark Cave-Ayland 251cb9f6c4bSMark Cave-Ayland qdev_init_gpio_in(DEVICE(obj), lasi_set_irq, LASI_IRQS); 25246f2594cSMark Cave-Ayland } 25346f2594cSMark Cave-Ayland 254376b8519SHelge Deller static void lasi_class_init(ObjectClass *klass, void *data) 255376b8519SHelge Deller { 256376b8519SHelge Deller DeviceClass *dc = DEVICE_CLASS(klass); 257376b8519SHelge Deller 258b3cdb7e4SMark Cave-Ayland dc->reset = lasi_reset; 259376b8519SHelge Deller dc->vmsd = &vmstate_lasi; 260376b8519SHelge Deller } 261376b8519SHelge Deller 262376b8519SHelge Deller static const TypeInfo lasi_pcihost_info = { 263376b8519SHelge Deller .name = TYPE_LASI_CHIP, 264376b8519SHelge Deller .parent = TYPE_SYS_BUS_DEVICE, 26546f2594cSMark Cave-Ayland .instance_init = lasi_init, 266376b8519SHelge Deller .instance_size = sizeof(LasiState), 267376b8519SHelge Deller .class_init = lasi_class_init, 268376b8519SHelge Deller }; 269376b8519SHelge Deller 270376b8519SHelge Deller static void lasi_register_types(void) 271376b8519SHelge Deller { 272376b8519SHelge Deller type_register_static(&lasi_pcihost_info); 273376b8519SHelge Deller } 274376b8519SHelge Deller 275376b8519SHelge Deller type_init(lasi_register_types) 276