xref: /qemu/hw/misc/lasi.c (revision b3cdb7e4b29a4f1824ff6c1c12ddcf65857bfb9e)
1376b8519SHelge Deller /*
2376b8519SHelge Deller  * HP-PARISC Lasi chipset emulation.
3376b8519SHelge Deller  *
4376b8519SHelge Deller  * (C) 2019 by Helge Deller <deller@gmx.de>
5376b8519SHelge Deller  *
6376b8519SHelge Deller  * This work is licensed under the GNU GPL license version 2 or later.
7376b8519SHelge Deller  *
8376b8519SHelge Deller  * Documentation available at:
9376b8519SHelge Deller  * https://parisc.wiki.kernel.org/images-parisc/7/79/Lasi_ers.pdf
10376b8519SHelge Deller  */
11376b8519SHelge Deller 
12376b8519SHelge Deller #include "qemu/osdep.h"
13376b8519SHelge Deller #include "qemu/units.h"
14b899fe41SHelge Deller #include "qemu/log.h"
15376b8519SHelge Deller #include "qapi/error.h"
16376b8519SHelge Deller #include "trace.h"
17376b8519SHelge Deller #include "hw/irq.h"
18376b8519SHelge Deller #include "sysemu/sysemu.h"
19376b8519SHelge Deller #include "sysemu/runstate.h"
20376b8519SHelge Deller #include "hppa_sys.h"
21376b8519SHelge Deller #include "hw/net/lasi_82596.h"
22376b8519SHelge Deller #include "hw/char/parallel.h"
23376b8519SHelge Deller #include "hw/char/serial.h"
242a6505b0SSven Schnelle #include "hw/input/lasips2.h"
25376b8519SHelge Deller #include "migration/vmstate.h"
26db1015e9SEduardo Habkost #include "qom/object.h"
27376b8519SHelge Deller 
28376b8519SHelge Deller #define TYPE_LASI_CHIP "lasi-chip"
29376b8519SHelge Deller 
30376b8519SHelge Deller #define LASI_IRR        0x00    /* RO */
31376b8519SHelge Deller #define LASI_IMR        0x04
32376b8519SHelge Deller #define LASI_IPR        0x08
33376b8519SHelge Deller #define LASI_ICR        0x0c
34376b8519SHelge Deller #define LASI_IAR        0x10
35376b8519SHelge Deller 
36376b8519SHelge Deller #define LASI_PCR        0x0C000 /* LASI Power Control register */
37376b8519SHelge Deller #define LASI_ERRLOG     0x0C004 /* LASI Error Logging register */
38376b8519SHelge Deller #define LASI_VER        0x0C008 /* LASI Version Control register */
39376b8519SHelge Deller #define LASI_IORESET    0x0C00C /* LASI I/O Reset register */
40376b8519SHelge Deller #define LASI_AMR        0x0C010 /* LASI Arbitration Mask register */
41376b8519SHelge Deller #define LASI_IO_CONF    0x7FFFE /* LASI primary configuration register */
42376b8519SHelge Deller #define LASI_IO_CONF2   0x7FFFF /* LASI secondary configuration register */
43376b8519SHelge Deller 
44376b8519SHelge Deller #define LASI_BIT(x)     (1ul << (x))
45376b8519SHelge Deller #define LASI_IRQ_BITS   (LASI_BIT(5) | LASI_BIT(7) | LASI_BIT(8) | LASI_BIT(9) \
46376b8519SHelge Deller             | LASI_BIT(13) | LASI_BIT(14) | LASI_BIT(16) | LASI_BIT(17) \
47376b8519SHelge Deller             | LASI_BIT(18) | LASI_BIT(19) | LASI_BIT(20) | LASI_BIT(21) \
48376b8519SHelge Deller             | LASI_BIT(26))
49376b8519SHelge Deller 
50376b8519SHelge Deller #define ICR_BUS_ERROR_BIT  LASI_BIT(8)  /* bit 8 in ICR */
51376b8519SHelge Deller #define ICR_TOC_BIT        LASI_BIT(1)  /* bit 1 in ICR */
52376b8519SHelge Deller 
538063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(LasiState, LASI_CHIP)
54376b8519SHelge Deller 
55db1015e9SEduardo Habkost struct LasiState {
56376b8519SHelge Deller     PCIHostState parent_obj;
57376b8519SHelge Deller 
58376b8519SHelge Deller     uint32_t irr;
59376b8519SHelge Deller     uint32_t imr;
60376b8519SHelge Deller     uint32_t ipr;
61376b8519SHelge Deller     uint32_t icr;
62376b8519SHelge Deller     uint32_t iar;
63376b8519SHelge Deller 
64376b8519SHelge Deller     uint32_t errlog;
65376b8519SHelge Deller     uint32_t amr;
66376b8519SHelge Deller     uint32_t rtc;
67376b8519SHelge Deller     time_t rtc_ref;
68376b8519SHelge Deller 
69376b8519SHelge Deller     MemoryRegion this_mem;
70db1015e9SEduardo Habkost };
71376b8519SHelge Deller 
72376b8519SHelge Deller static bool lasi_chip_mem_valid(void *opaque, hwaddr addr,
73376b8519SHelge Deller                                 unsigned size, bool is_write,
74376b8519SHelge Deller                                 MemTxAttrs attrs)
75376b8519SHelge Deller {
76376b8519SHelge Deller     bool ret = false;
77376b8519SHelge Deller 
78376b8519SHelge Deller     switch (addr) {
79376b8519SHelge Deller     case LASI_IRR:
80376b8519SHelge Deller     case LASI_IMR:
81376b8519SHelge Deller     case LASI_IPR:
82376b8519SHelge Deller     case LASI_ICR:
83376b8519SHelge Deller     case LASI_IAR:
84376b8519SHelge Deller 
85376b8519SHelge Deller     case (LASI_LAN_HPA - LASI_HPA):
86376b8519SHelge Deller     case (LASI_LPT_HPA - LASI_HPA):
87376b8519SHelge Deller     case (LASI_UART_HPA - LASI_HPA):
88376b8519SHelge Deller     case (LASI_RTC_HPA - LASI_HPA):
89376b8519SHelge Deller 
90376b8519SHelge Deller     case LASI_PCR ... LASI_AMR:
91376b8519SHelge Deller         ret = true;
92376b8519SHelge Deller     }
93376b8519SHelge Deller 
94376b8519SHelge Deller     trace_lasi_chip_mem_valid(addr, ret);
95376b8519SHelge Deller     return ret;
96376b8519SHelge Deller }
97376b8519SHelge Deller 
98376b8519SHelge Deller static MemTxResult lasi_chip_read_with_attrs(void *opaque, hwaddr addr,
99376b8519SHelge Deller                                              uint64_t *data, unsigned size,
100376b8519SHelge Deller                                              MemTxAttrs attrs)
101376b8519SHelge Deller {
102376b8519SHelge Deller     LasiState *s = opaque;
103376b8519SHelge Deller     MemTxResult ret = MEMTX_OK;
104376b8519SHelge Deller     uint32_t val;
105376b8519SHelge Deller 
106376b8519SHelge Deller     switch (addr) {
107376b8519SHelge Deller     case LASI_IRR:
108376b8519SHelge Deller         val = s->irr;
109376b8519SHelge Deller         break;
110376b8519SHelge Deller     case LASI_IMR:
111376b8519SHelge Deller         val = s->imr;
112376b8519SHelge Deller         break;
113376b8519SHelge Deller     case LASI_IPR:
114376b8519SHelge Deller         val = s->ipr;
115376b8519SHelge Deller         /* Any read to IPR clears the register.  */
116376b8519SHelge Deller         s->ipr = 0;
117376b8519SHelge Deller         break;
118376b8519SHelge Deller     case LASI_ICR:
119376b8519SHelge Deller         val = s->icr & ICR_BUS_ERROR_BIT; /* bus_error */
120376b8519SHelge Deller         break;
121376b8519SHelge Deller     case LASI_IAR:
122376b8519SHelge Deller         val = s->iar;
123376b8519SHelge Deller         break;
124376b8519SHelge Deller 
125376b8519SHelge Deller     case (LASI_LAN_HPA - LASI_HPA):
126376b8519SHelge Deller     case (LASI_LPT_HPA - LASI_HPA):
127376b8519SHelge Deller     case (LASI_UART_HPA - LASI_HPA):
128376b8519SHelge Deller         val = 0;
129376b8519SHelge Deller         break;
130376b8519SHelge Deller     case (LASI_RTC_HPA - LASI_HPA):
131376b8519SHelge Deller         val = time(NULL);
132376b8519SHelge Deller         val += s->rtc_ref;
133376b8519SHelge Deller         break;
134376b8519SHelge Deller 
135376b8519SHelge Deller     case LASI_PCR:
136376b8519SHelge Deller     case LASI_VER:      /* only version 0 existed. */
137376b8519SHelge Deller     case LASI_IORESET:
138376b8519SHelge Deller         val = 0;
139376b8519SHelge Deller         break;
140376b8519SHelge Deller     case LASI_ERRLOG:
141376b8519SHelge Deller         val = s->errlog;
142376b8519SHelge Deller         break;
143376b8519SHelge Deller     case LASI_AMR:
144376b8519SHelge Deller         val = s->amr;
145376b8519SHelge Deller         break;
146376b8519SHelge Deller 
147376b8519SHelge Deller     default:
148376b8519SHelge Deller         /* Controlled by lasi_chip_mem_valid above. */
149376b8519SHelge Deller         g_assert_not_reached();
150376b8519SHelge Deller     }
151376b8519SHelge Deller 
152376b8519SHelge Deller     trace_lasi_chip_read(addr, val);
153376b8519SHelge Deller 
154376b8519SHelge Deller     *data = val;
155376b8519SHelge Deller     return ret;
156376b8519SHelge Deller }
157376b8519SHelge Deller 
158376b8519SHelge Deller static MemTxResult lasi_chip_write_with_attrs(void *opaque, hwaddr addr,
159376b8519SHelge Deller                                               uint64_t val, unsigned size,
160376b8519SHelge Deller                                               MemTxAttrs attrs)
161376b8519SHelge Deller {
162376b8519SHelge Deller     LasiState *s = opaque;
163376b8519SHelge Deller 
164376b8519SHelge Deller     trace_lasi_chip_write(addr, val);
165376b8519SHelge Deller 
166376b8519SHelge Deller     switch (addr) {
167376b8519SHelge Deller     case LASI_IRR:
168376b8519SHelge Deller         /* read-only.  */
169376b8519SHelge Deller         break;
170376b8519SHelge Deller     case LASI_IMR:
171b899fe41SHelge Deller         s->imr = val;
17263588da8SMark Cave-Ayland         if (((val & LASI_IRQ_BITS) != val) && (val != 0xffffffff)) {
173b899fe41SHelge Deller             qemu_log_mask(LOG_GUEST_ERROR,
174b899fe41SHelge Deller                 "LASI: tried to set invalid %lx IMR value.\n",
175b899fe41SHelge Deller                 (unsigned long) val);
17663588da8SMark Cave-Ayland         }
177376b8519SHelge Deller         break;
178376b8519SHelge Deller     case LASI_IPR:
179376b8519SHelge Deller         /* Any write to IPR clears the register. */
180376b8519SHelge Deller         s->ipr = 0;
181376b8519SHelge Deller         break;
182376b8519SHelge Deller     case LASI_ICR:
183376b8519SHelge Deller         s->icr = val;
184376b8519SHelge Deller         /* if (val & ICR_TOC_BIT) issue_toc(); */
185376b8519SHelge Deller         break;
186376b8519SHelge Deller     case LASI_IAR:
187376b8519SHelge Deller         s->iar = val;
188376b8519SHelge Deller         break;
189376b8519SHelge Deller 
190376b8519SHelge Deller     case (LASI_LAN_HPA - LASI_HPA):
191376b8519SHelge Deller         /* XXX: reset LAN card */
192376b8519SHelge Deller         break;
193376b8519SHelge Deller     case (LASI_LPT_HPA - LASI_HPA):
194376b8519SHelge Deller         /* XXX: reset parallel port */
195376b8519SHelge Deller         break;
196376b8519SHelge Deller     case (LASI_UART_HPA - LASI_HPA):
197376b8519SHelge Deller         /* XXX: reset serial port */
198376b8519SHelge Deller         break;
199376b8519SHelge Deller     case (LASI_RTC_HPA - LASI_HPA):
200376b8519SHelge Deller         s->rtc_ref = val - time(NULL);
201376b8519SHelge Deller         break;
202376b8519SHelge Deller 
203376b8519SHelge Deller     case LASI_PCR:
20463588da8SMark Cave-Ayland         if (val == 0x02) { /* immediately power off */
205376b8519SHelge Deller             qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
20663588da8SMark Cave-Ayland         }
207376b8519SHelge Deller         break;
208376b8519SHelge Deller     case LASI_ERRLOG:
209376b8519SHelge Deller         s->errlog = val;
210376b8519SHelge Deller         break;
211376b8519SHelge Deller     case LASI_VER:
212376b8519SHelge Deller         /* read-only.  */
213376b8519SHelge Deller         break;
214376b8519SHelge Deller     case LASI_IORESET:
215376b8519SHelge Deller         break;  /* XXX: TODO: Reset various devices. */
216376b8519SHelge Deller     case LASI_AMR:
217376b8519SHelge Deller         s->amr = val;
218376b8519SHelge Deller         break;
219376b8519SHelge Deller 
220376b8519SHelge Deller     default:
221376b8519SHelge Deller         /* Controlled by lasi_chip_mem_valid above. */
222376b8519SHelge Deller         g_assert_not_reached();
223376b8519SHelge Deller     }
224376b8519SHelge Deller     return MEMTX_OK;
225376b8519SHelge Deller }
226376b8519SHelge Deller 
227376b8519SHelge Deller static const MemoryRegionOps lasi_chip_ops = {
228376b8519SHelge Deller     .read_with_attrs = lasi_chip_read_with_attrs,
229376b8519SHelge Deller     .write_with_attrs = lasi_chip_write_with_attrs,
230376b8519SHelge Deller     .endianness = DEVICE_BIG_ENDIAN,
231376b8519SHelge Deller     .valid = {
232376b8519SHelge Deller         .min_access_size = 1,
233376b8519SHelge Deller         .max_access_size = 4,
234376b8519SHelge Deller         .accepts = lasi_chip_mem_valid,
235376b8519SHelge Deller     },
236376b8519SHelge Deller     .impl = {
237376b8519SHelge Deller         .min_access_size = 1,
238376b8519SHelge Deller         .max_access_size = 4,
239376b8519SHelge Deller     },
240376b8519SHelge Deller };
241376b8519SHelge Deller 
242376b8519SHelge Deller static const VMStateDescription vmstate_lasi = {
243376b8519SHelge Deller     .name = "Lasi",
244376b8519SHelge Deller     .version_id = 1,
245376b8519SHelge Deller     .minimum_version_id = 1,
246376b8519SHelge Deller     .fields = (VMStateField[]) {
247376b8519SHelge Deller         VMSTATE_UINT32(irr, LasiState),
248376b8519SHelge Deller         VMSTATE_UINT32(imr, LasiState),
249376b8519SHelge Deller         VMSTATE_UINT32(ipr, LasiState),
250376b8519SHelge Deller         VMSTATE_UINT32(icr, LasiState),
251376b8519SHelge Deller         VMSTATE_UINT32(iar, LasiState),
252376b8519SHelge Deller         VMSTATE_UINT32(errlog, LasiState),
253376b8519SHelge Deller         VMSTATE_UINT32(amr, LasiState),
254376b8519SHelge Deller         VMSTATE_END_OF_LIST()
255376b8519SHelge Deller     }
256376b8519SHelge Deller };
257376b8519SHelge Deller 
258376b8519SHelge Deller 
259376b8519SHelge Deller static void lasi_set_irq(void *opaque, int irq, int level)
260376b8519SHelge Deller {
261376b8519SHelge Deller     LasiState *s = opaque;
262376b8519SHelge Deller     uint32_t bit = 1u << irq;
263376b8519SHelge Deller 
264376b8519SHelge Deller     if (level) {
265376b8519SHelge Deller         s->ipr |= bit;
266376b8519SHelge Deller         if (bit & s->imr) {
267376b8519SHelge Deller             uint32_t iar = s->iar;
268376b8519SHelge Deller             s->irr |= bit;
269376b8519SHelge Deller             if ((s->icr & ICR_BUS_ERROR_BIT) == 0) {
270376b8519SHelge Deller                 stl_be_phys(&address_space_memory, iar & -32, iar & 31);
271376b8519SHelge Deller             }
272376b8519SHelge Deller         }
273376b8519SHelge Deller     }
274376b8519SHelge Deller }
275376b8519SHelge Deller 
276376b8519SHelge Deller static int lasi_get_irq(unsigned long hpa)
277376b8519SHelge Deller {
278376b8519SHelge Deller     switch (hpa) {
279376b8519SHelge Deller     case LASI_HPA:
280376b8519SHelge Deller         return 14;
281376b8519SHelge Deller     case LASI_UART_HPA:
282376b8519SHelge Deller         return 5;
283376b8519SHelge Deller     case LASI_LPT_HPA:
284376b8519SHelge Deller         return 7;
285376b8519SHelge Deller     case LASI_LAN_HPA:
286376b8519SHelge Deller         return 8;
287376b8519SHelge Deller     case LASI_SCSI_HPA:
288376b8519SHelge Deller         return 9;
289376b8519SHelge Deller     case LASI_AUDIO_HPA:
290376b8519SHelge Deller         return 13;
291376b8519SHelge Deller     case LASI_PS2KBD_HPA:
292376b8519SHelge Deller     case LASI_PS2MOU_HPA:
293376b8519SHelge Deller         return 26;
294376b8519SHelge Deller     default:
295376b8519SHelge Deller         g_assert_not_reached();
296376b8519SHelge Deller     }
297376b8519SHelge Deller }
298376b8519SHelge Deller 
29946f2594cSMark Cave-Ayland DeviceState *lasi_initfn(MemoryRegion *address_space)
300376b8519SHelge Deller {
301376b8519SHelge Deller     DeviceState *dev;
302376b8519SHelge Deller     LasiState *s;
303376b8519SHelge Deller 
3043e80f690SMarkus Armbruster     dev = qdev_new(TYPE_LASI_CHIP);
305376b8519SHelge Deller     s = LASI_CHIP(dev);
3063c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
307376b8519SHelge Deller 
308376b8519SHelge Deller     /* LAN */
309376b8519SHelge Deller     if (enable_lasi_lan()) {
310376b8519SHelge Deller         qemu_irq lan_irq = qemu_allocate_irq(lasi_set_irq, s,
311376b8519SHelge Deller                 lasi_get_irq(LASI_LAN_HPA));
312376b8519SHelge Deller         lasi_82596_init(address_space, LASI_LAN_HPA, lan_irq);
313376b8519SHelge Deller     }
314376b8519SHelge Deller 
315376b8519SHelge Deller     /* Parallel port */
316376b8519SHelge Deller     qemu_irq lpt_irq = qemu_allocate_irq(lasi_set_irq, s,
317376b8519SHelge Deller             lasi_get_irq(LASI_LPT_HPA));
318376b8519SHelge Deller     parallel_mm_init(address_space, LASI_LPT_HPA + 0x800, 0,
319376b8519SHelge Deller                      lpt_irq, parallel_hds[0]);
320376b8519SHelge Deller 
321376b8519SHelge Deller     if (serial_hd(1)) {
322376b8519SHelge Deller         /* Serial port */
323376b8519SHelge Deller         qemu_irq serial_irq = qemu_allocate_irq(lasi_set_irq, s,
324376b8519SHelge Deller                 lasi_get_irq(LASI_UART_HPA));
325376b8519SHelge Deller         serial_mm_init(address_space, LASI_UART_HPA + 0x800, 0,
326376b8519SHelge Deller                 serial_irq, 8000000 / 16,
3272a6505b0SSven Schnelle                 serial_hd(0), DEVICE_NATIVE_ENDIAN);
328376b8519SHelge Deller     }
3292a6505b0SSven Schnelle 
3302a6505b0SSven Schnelle     /* PS/2 Keyboard/Mouse */
3312a6505b0SSven Schnelle     qemu_irq ps2kbd_irq = qemu_allocate_irq(lasi_set_irq, s,
3322a6505b0SSven Schnelle             lasi_get_irq(LASI_PS2KBD_HPA));
3332a6505b0SSven Schnelle     lasips2_init(address_space, LASI_PS2KBD_HPA,  ps2kbd_irq);
3342a6505b0SSven Schnelle 
335376b8519SHelge Deller     return dev;
336376b8519SHelge Deller }
337376b8519SHelge Deller 
338*b3cdb7e4SMark Cave-Ayland static void lasi_reset(DeviceState *dev)
339*b3cdb7e4SMark Cave-Ayland {
340*b3cdb7e4SMark Cave-Ayland     LasiState *s = LASI_CHIP(dev);
341*b3cdb7e4SMark Cave-Ayland 
342*b3cdb7e4SMark Cave-Ayland     s->iar = CPU_HPA + 3;
343*b3cdb7e4SMark Cave-Ayland 
344*b3cdb7e4SMark Cave-Ayland     /* Real time clock (RTC), it's only one 32-bit counter @9000 */
345*b3cdb7e4SMark Cave-Ayland     s->rtc = time(NULL);
346*b3cdb7e4SMark Cave-Ayland     s->rtc_ref = 0;
347*b3cdb7e4SMark Cave-Ayland }
348*b3cdb7e4SMark Cave-Ayland 
34946f2594cSMark Cave-Ayland static void lasi_init(Object *obj)
35046f2594cSMark Cave-Ayland {
35146f2594cSMark Cave-Ayland     LasiState *s = LASI_CHIP(obj);
3522683758cSMark Cave-Ayland     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
35346f2594cSMark Cave-Ayland 
35446f2594cSMark Cave-Ayland     memory_region_init_io(&s->this_mem, OBJECT(s), &lasi_chip_ops,
35546f2594cSMark Cave-Ayland                           s, "lasi", 0x100000);
3562683758cSMark Cave-Ayland 
3572683758cSMark Cave-Ayland     sysbus_init_mmio(sbd, &s->this_mem);
35846f2594cSMark Cave-Ayland }
35946f2594cSMark Cave-Ayland 
360376b8519SHelge Deller static void lasi_class_init(ObjectClass *klass, void *data)
361376b8519SHelge Deller {
362376b8519SHelge Deller     DeviceClass *dc = DEVICE_CLASS(klass);
363376b8519SHelge Deller 
364*b3cdb7e4SMark Cave-Ayland     dc->reset = lasi_reset;
365376b8519SHelge Deller     dc->vmsd = &vmstate_lasi;
366376b8519SHelge Deller }
367376b8519SHelge Deller 
368376b8519SHelge Deller static const TypeInfo lasi_pcihost_info = {
369376b8519SHelge Deller     .name          = TYPE_LASI_CHIP,
370376b8519SHelge Deller     .parent        = TYPE_SYS_BUS_DEVICE,
37146f2594cSMark Cave-Ayland     .instance_init = lasi_init,
372376b8519SHelge Deller     .instance_size = sizeof(LasiState),
373376b8519SHelge Deller     .class_init    = lasi_class_init,
374376b8519SHelge Deller };
375376b8519SHelge Deller 
376376b8519SHelge Deller static void lasi_register_types(void)
377376b8519SHelge Deller {
378376b8519SHelge Deller     type_register_static(&lasi_pcihost_info);
379376b8519SHelge Deller }
380376b8519SHelge Deller 
381376b8519SHelge Deller type_init(lasi_register_types)
382