1376b8519SHelge Deller /* 2376b8519SHelge Deller * HP-PARISC Lasi chipset emulation. 3376b8519SHelge Deller * 4376b8519SHelge Deller * (C) 2019 by Helge Deller <deller@gmx.de> 5376b8519SHelge Deller * 6376b8519SHelge Deller * This work is licensed under the GNU GPL license version 2 or later. 7376b8519SHelge Deller * 8376b8519SHelge Deller * Documentation available at: 9376b8519SHelge Deller * https://parisc.wiki.kernel.org/images-parisc/7/79/Lasi_ers.pdf 10376b8519SHelge Deller */ 11376b8519SHelge Deller 12376b8519SHelge Deller #include "qemu/osdep.h" 13376b8519SHelge Deller #include "qemu/units.h" 14b899fe41SHelge Deller #include "qemu/log.h" 15376b8519SHelge Deller #include "qapi/error.h" 16376b8519SHelge Deller #include "trace.h" 17376b8519SHelge Deller #include "hw/irq.h" 18376b8519SHelge Deller #include "sysemu/sysemu.h" 19376b8519SHelge Deller #include "sysemu/runstate.h" 20376b8519SHelge Deller #include "migration/vmstate.h" 21db1015e9SEduardo Habkost #include "qom/object.h" 2245f569a1SMark Cave-Ayland #include "hw/misc/lasi.h" 23376b8519SHelge Deller 24376b8519SHelge Deller 25376b8519SHelge Deller static bool lasi_chip_mem_valid(void *opaque, hwaddr addr, 26376b8519SHelge Deller unsigned size, bool is_write, 27376b8519SHelge Deller MemTxAttrs attrs) 28376b8519SHelge Deller { 29376b8519SHelge Deller bool ret = false; 30376b8519SHelge Deller 31376b8519SHelge Deller switch (addr) { 32376b8519SHelge Deller case LASI_IRR: 33376b8519SHelge Deller case LASI_IMR: 34376b8519SHelge Deller case LASI_IPR: 35376b8519SHelge Deller case LASI_ICR: 36376b8519SHelge Deller case LASI_IAR: 37376b8519SHelge Deller 38ca7b468bSMark Cave-Ayland case LASI_LPT: 39ca7b468bSMark Cave-Ayland case LASI_UART: 40ca7b468bSMark Cave-Ayland case LASI_LAN: 41ca7b468bSMark Cave-Ayland case LASI_RTC: 42376b8519SHelge Deller 43376b8519SHelge Deller case LASI_PCR ... LASI_AMR: 44376b8519SHelge Deller ret = true; 45376b8519SHelge Deller } 46376b8519SHelge Deller 47376b8519SHelge Deller trace_lasi_chip_mem_valid(addr, ret); 48376b8519SHelge Deller return ret; 49376b8519SHelge Deller } 50376b8519SHelge Deller 51376b8519SHelge Deller static MemTxResult lasi_chip_read_with_attrs(void *opaque, hwaddr addr, 52376b8519SHelge Deller uint64_t *data, unsigned size, 53376b8519SHelge Deller MemTxAttrs attrs) 54376b8519SHelge Deller { 55376b8519SHelge Deller LasiState *s = opaque; 56376b8519SHelge Deller MemTxResult ret = MEMTX_OK; 57376b8519SHelge Deller uint32_t val; 58376b8519SHelge Deller 59376b8519SHelge Deller switch (addr) { 60376b8519SHelge Deller case LASI_IRR: 61376b8519SHelge Deller val = s->irr; 62376b8519SHelge Deller break; 63376b8519SHelge Deller case LASI_IMR: 64376b8519SHelge Deller val = s->imr; 65376b8519SHelge Deller break; 66376b8519SHelge Deller case LASI_IPR: 67376b8519SHelge Deller val = s->ipr; 68376b8519SHelge Deller /* Any read to IPR clears the register. */ 69376b8519SHelge Deller s->ipr = 0; 70376b8519SHelge Deller break; 71376b8519SHelge Deller case LASI_ICR: 72376b8519SHelge Deller val = s->icr & ICR_BUS_ERROR_BIT; /* bus_error */ 73376b8519SHelge Deller break; 74376b8519SHelge Deller case LASI_IAR: 75376b8519SHelge Deller val = s->iar; 76376b8519SHelge Deller break; 77376b8519SHelge Deller 78ca7b468bSMark Cave-Ayland case LASI_LPT: 79ca7b468bSMark Cave-Ayland case LASI_UART: 80ca7b468bSMark Cave-Ayland case LASI_LAN: 81376b8519SHelge Deller val = 0; 82376b8519SHelge Deller break; 83ca7b468bSMark Cave-Ayland case LASI_RTC: 84376b8519SHelge Deller val = time(NULL); 85376b8519SHelge Deller val += s->rtc_ref; 86376b8519SHelge Deller break; 87376b8519SHelge Deller 88376b8519SHelge Deller case LASI_PCR: 89376b8519SHelge Deller case LASI_VER: /* only version 0 existed. */ 90376b8519SHelge Deller case LASI_IORESET: 91376b8519SHelge Deller val = 0; 92376b8519SHelge Deller break; 93376b8519SHelge Deller case LASI_ERRLOG: 94376b8519SHelge Deller val = s->errlog; 95376b8519SHelge Deller break; 96376b8519SHelge Deller case LASI_AMR: 97376b8519SHelge Deller val = s->amr; 98376b8519SHelge Deller break; 99376b8519SHelge Deller 100376b8519SHelge Deller default: 101376b8519SHelge Deller /* Controlled by lasi_chip_mem_valid above. */ 102376b8519SHelge Deller g_assert_not_reached(); 103376b8519SHelge Deller } 104376b8519SHelge Deller 105376b8519SHelge Deller trace_lasi_chip_read(addr, val); 106376b8519SHelge Deller 107376b8519SHelge Deller *data = val; 108376b8519SHelge Deller return ret; 109376b8519SHelge Deller } 110376b8519SHelge Deller 111376b8519SHelge Deller static MemTxResult lasi_chip_write_with_attrs(void *opaque, hwaddr addr, 112376b8519SHelge Deller uint64_t val, unsigned size, 113376b8519SHelge Deller MemTxAttrs attrs) 114376b8519SHelge Deller { 115376b8519SHelge Deller LasiState *s = opaque; 116376b8519SHelge Deller 117376b8519SHelge Deller trace_lasi_chip_write(addr, val); 118376b8519SHelge Deller 119376b8519SHelge Deller switch (addr) { 120376b8519SHelge Deller case LASI_IRR: 121376b8519SHelge Deller /* read-only. */ 122376b8519SHelge Deller break; 123376b8519SHelge Deller case LASI_IMR: 124b899fe41SHelge Deller s->imr = val; 12563588da8SMark Cave-Ayland if (((val & LASI_IRQ_BITS) != val) && (val != 0xffffffff)) { 126b899fe41SHelge Deller qemu_log_mask(LOG_GUEST_ERROR, 127b899fe41SHelge Deller "LASI: tried to set invalid %lx IMR value.\n", 128b899fe41SHelge Deller (unsigned long) val); 12963588da8SMark Cave-Ayland } 130376b8519SHelge Deller break; 131376b8519SHelge Deller case LASI_IPR: 132376b8519SHelge Deller /* Any write to IPR clears the register. */ 133376b8519SHelge Deller s->ipr = 0; 134376b8519SHelge Deller break; 135376b8519SHelge Deller case LASI_ICR: 136376b8519SHelge Deller s->icr = val; 137376b8519SHelge Deller /* if (val & ICR_TOC_BIT) issue_toc(); */ 138376b8519SHelge Deller break; 139376b8519SHelge Deller case LASI_IAR: 140376b8519SHelge Deller s->iar = val; 141376b8519SHelge Deller break; 142376b8519SHelge Deller 143ca7b468bSMark Cave-Ayland case LASI_LPT: 144376b8519SHelge Deller /* XXX: reset parallel port */ 145376b8519SHelge Deller break; 146ca7b468bSMark Cave-Ayland case LASI_UART: 147376b8519SHelge Deller /* XXX: reset serial port */ 148376b8519SHelge Deller break; 149ca7b468bSMark Cave-Ayland case LASI_LAN: 150ca7b468bSMark Cave-Ayland /* XXX: reset LAN card */ 151ca7b468bSMark Cave-Ayland break; 152ca7b468bSMark Cave-Ayland case LASI_RTC: 153376b8519SHelge Deller s->rtc_ref = val - time(NULL); 154376b8519SHelge Deller break; 155376b8519SHelge Deller 156376b8519SHelge Deller case LASI_PCR: 15763588da8SMark Cave-Ayland if (val == 0x02) { /* immediately power off */ 158376b8519SHelge Deller qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); 15963588da8SMark Cave-Ayland } 160376b8519SHelge Deller break; 161376b8519SHelge Deller case LASI_ERRLOG: 162376b8519SHelge Deller s->errlog = val; 163376b8519SHelge Deller break; 164376b8519SHelge Deller case LASI_VER: 165376b8519SHelge Deller /* read-only. */ 166376b8519SHelge Deller break; 167376b8519SHelge Deller case LASI_IORESET: 168376b8519SHelge Deller break; /* XXX: TODO: Reset various devices. */ 169376b8519SHelge Deller case LASI_AMR: 170376b8519SHelge Deller s->amr = val; 171376b8519SHelge Deller break; 172376b8519SHelge Deller 173376b8519SHelge Deller default: 174376b8519SHelge Deller /* Controlled by lasi_chip_mem_valid above. */ 175376b8519SHelge Deller g_assert_not_reached(); 176376b8519SHelge Deller } 177376b8519SHelge Deller return MEMTX_OK; 178376b8519SHelge Deller } 179376b8519SHelge Deller 180376b8519SHelge Deller static const MemoryRegionOps lasi_chip_ops = { 181376b8519SHelge Deller .read_with_attrs = lasi_chip_read_with_attrs, 182376b8519SHelge Deller .write_with_attrs = lasi_chip_write_with_attrs, 183376b8519SHelge Deller .endianness = DEVICE_BIG_ENDIAN, 184376b8519SHelge Deller .valid = { 185376b8519SHelge Deller .min_access_size = 1, 186376b8519SHelge Deller .max_access_size = 4, 187376b8519SHelge Deller .accepts = lasi_chip_mem_valid, 188376b8519SHelge Deller }, 189376b8519SHelge Deller .impl = { 190376b8519SHelge Deller .min_access_size = 1, 191376b8519SHelge Deller .max_access_size = 4, 192376b8519SHelge Deller }, 193376b8519SHelge Deller }; 194376b8519SHelge Deller 195376b8519SHelge Deller static const VMStateDescription vmstate_lasi = { 196376b8519SHelge Deller .name = "Lasi", 197*a6450830SPaolo Bonzini .version_id = 2, 198376b8519SHelge Deller .minimum_version_id = 1, 199376b8519SHelge Deller .fields = (VMStateField[]) { 200376b8519SHelge Deller VMSTATE_UINT32(irr, LasiState), 201376b8519SHelge Deller VMSTATE_UINT32(imr, LasiState), 202376b8519SHelge Deller VMSTATE_UINT32(ipr, LasiState), 203376b8519SHelge Deller VMSTATE_UINT32(icr, LasiState), 204376b8519SHelge Deller VMSTATE_UINT32(iar, LasiState), 205376b8519SHelge Deller VMSTATE_UINT32(errlog, LasiState), 206376b8519SHelge Deller VMSTATE_UINT32(amr, LasiState), 207*a6450830SPaolo Bonzini VMSTATE_UINT32_V(rtc_ref, LasiState, 2), 208376b8519SHelge Deller VMSTATE_END_OF_LIST() 209376b8519SHelge Deller } 210376b8519SHelge Deller }; 211376b8519SHelge Deller 212376b8519SHelge Deller 213376b8519SHelge Deller static void lasi_set_irq(void *opaque, int irq, int level) 214376b8519SHelge Deller { 215376b8519SHelge Deller LasiState *s = opaque; 216376b8519SHelge Deller uint32_t bit = 1u << irq; 217376b8519SHelge Deller 218376b8519SHelge Deller if (level) { 219376b8519SHelge Deller s->ipr |= bit; 220376b8519SHelge Deller if (bit & s->imr) { 221376b8519SHelge Deller uint32_t iar = s->iar; 222376b8519SHelge Deller s->irr |= bit; 223376b8519SHelge Deller if ((s->icr & ICR_BUS_ERROR_BIT) == 0) { 224376b8519SHelge Deller stl_be_phys(&address_space_memory, iar & -32, iar & 31); 225376b8519SHelge Deller } 226376b8519SHelge Deller } 227376b8519SHelge Deller } 228376b8519SHelge Deller } 229376b8519SHelge Deller 230b3cdb7e4SMark Cave-Ayland static void lasi_reset(DeviceState *dev) 231b3cdb7e4SMark Cave-Ayland { 232b3cdb7e4SMark Cave-Ayland LasiState *s = LASI_CHIP(dev); 233b3cdb7e4SMark Cave-Ayland 2348e81ffe3SMark Cave-Ayland s->iar = 0xFFFB0000 + 3; /* CPU_HPA + 3 */ 235b3cdb7e4SMark Cave-Ayland 236b3cdb7e4SMark Cave-Ayland /* Real time clock (RTC), it's only one 32-bit counter @9000 */ 237b3cdb7e4SMark Cave-Ayland s->rtc_ref = 0; 238b3cdb7e4SMark Cave-Ayland } 239b3cdb7e4SMark Cave-Ayland 24046f2594cSMark Cave-Ayland static void lasi_init(Object *obj) 24146f2594cSMark Cave-Ayland { 24246f2594cSMark Cave-Ayland LasiState *s = LASI_CHIP(obj); 2432683758cSMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 24446f2594cSMark Cave-Ayland 24546f2594cSMark Cave-Ayland memory_region_init_io(&s->this_mem, OBJECT(s), &lasi_chip_ops, 24646f2594cSMark Cave-Ayland s, "lasi", 0x100000); 2472683758cSMark Cave-Ayland 2482683758cSMark Cave-Ayland sysbus_init_mmio(sbd, &s->this_mem); 249cb9f6c4bSMark Cave-Ayland 250cb9f6c4bSMark Cave-Ayland qdev_init_gpio_in(DEVICE(obj), lasi_set_irq, LASI_IRQS); 25146f2594cSMark Cave-Ayland } 25246f2594cSMark Cave-Ayland 253376b8519SHelge Deller static void lasi_class_init(ObjectClass *klass, void *data) 254376b8519SHelge Deller { 255376b8519SHelge Deller DeviceClass *dc = DEVICE_CLASS(klass); 256376b8519SHelge Deller 257b3cdb7e4SMark Cave-Ayland dc->reset = lasi_reset; 258376b8519SHelge Deller dc->vmsd = &vmstate_lasi; 259376b8519SHelge Deller } 260376b8519SHelge Deller 261376b8519SHelge Deller static const TypeInfo lasi_pcihost_info = { 262376b8519SHelge Deller .name = TYPE_LASI_CHIP, 263376b8519SHelge Deller .parent = TYPE_SYS_BUS_DEVICE, 26446f2594cSMark Cave-Ayland .instance_init = lasi_init, 265376b8519SHelge Deller .instance_size = sizeof(LasiState), 266376b8519SHelge Deller .class_init = lasi_class_init, 267376b8519SHelge Deller }; 268376b8519SHelge Deller 269376b8519SHelge Deller static void lasi_register_types(void) 270376b8519SHelge Deller { 271376b8519SHelge Deller type_register_static(&lasi_pcihost_info); 272376b8519SHelge Deller } 273376b8519SHelge Deller 274376b8519SHelge Deller type_init(lasi_register_types) 275