xref: /qemu/hw/misc/imx_ccm.c (revision ef493d5c291e4689d64ff4973915a7442109a5c5)
1bcc181b0SPeter Chubb /*
2bcc181b0SPeter Chubb  * IMX31 Clock Control Module
3bcc181b0SPeter Chubb  *
4bcc181b0SPeter Chubb  * Copyright (C) 2012 NICTA
5bcc181b0SPeter Chubb  *
6bcc181b0SPeter Chubb  * This work is licensed under the terms of the GNU GPL, version 2 or later.
7bcc181b0SPeter Chubb  * See the COPYING file in the top-level directory.
8bcc181b0SPeter Chubb  *
9bcc181b0SPeter Chubb  * To get the timer frequencies right, we need to emulate at least part of
10bcc181b0SPeter Chubb  * the CCM.
11bcc181b0SPeter Chubb  */
12bcc181b0SPeter Chubb 
1383c9f4caSPaolo Bonzini #include "hw/hw.h"
1483c9f4caSPaolo Bonzini #include "hw/sysbus.h"
159c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
160d09e41aSPaolo Bonzini #include "hw/arm/imx.h"
17bcc181b0SPeter Chubb 
18bcc181b0SPeter Chubb #define CKIH_FREQ 26000000 /* 26MHz crystal input */
19bcc181b0SPeter Chubb #define CKIL_FREQ    32768 /* nominal 32khz clock */
20bcc181b0SPeter Chubb 
21bcc181b0SPeter Chubb 
22bcc181b0SPeter Chubb //#define DEBUG_CCM 1
23bcc181b0SPeter Chubb #ifdef DEBUG_CCM
24bcc181b0SPeter Chubb #define DPRINTF(fmt, args...) \
25bcc181b0SPeter Chubb do { printf("imx_ccm: " fmt , ##args); } while (0)
26bcc181b0SPeter Chubb #else
27bcc181b0SPeter Chubb #define DPRINTF(fmt, args...) do {} while (0)
28bcc181b0SPeter Chubb #endif
29bcc181b0SPeter Chubb 
30bcc181b0SPeter Chubb static int imx_ccm_post_load(void *opaque, int version_id);
31bcc181b0SPeter Chubb 
32bcb34c7aSAndreas Färber #define TYPE_IMX_CCM "imx_ccm"
33bcb34c7aSAndreas Färber #define IMX_CCM(obj) OBJECT_CHECK(IMXCCMState, (obj), TYPE_IMX_CCM)
34bcb34c7aSAndreas Färber 
35bcb34c7aSAndreas Färber typedef struct IMXCCMState {
36bcb34c7aSAndreas Färber     SysBusDevice parent_obj;
37bcb34c7aSAndreas Färber 
38bcc181b0SPeter Chubb     MemoryRegion iomem;
39bcc181b0SPeter Chubb 
40bcc181b0SPeter Chubb     uint32_t ccmr;
41bcc181b0SPeter Chubb     uint32_t pdr0;
42bcc181b0SPeter Chubb     uint32_t pdr1;
43bcc181b0SPeter Chubb     uint32_t mpctl;
44bcc181b0SPeter Chubb     uint32_t spctl;
45bcc181b0SPeter Chubb     uint32_t cgr[3];
46bcc181b0SPeter Chubb     uint32_t pmcr0;
47bcc181b0SPeter Chubb     uint32_t pmcr1;
48bcc181b0SPeter Chubb 
49bcc181b0SPeter Chubb     /* Frequencies precalculated on register changes */
50bcc181b0SPeter Chubb     uint32_t pll_refclk_freq;
51bcc181b0SPeter Chubb     uint32_t mcu_clk_freq;
52bcc181b0SPeter Chubb     uint32_t hsp_clk_freq;
53bcc181b0SPeter Chubb     uint32_t ipg_clk_freq;
54bcc181b0SPeter Chubb } IMXCCMState;
55bcc181b0SPeter Chubb 
56bcc181b0SPeter Chubb static const VMStateDescription vmstate_imx_ccm = {
57bcc181b0SPeter Chubb     .name = "imx-ccm",
58bcc181b0SPeter Chubb     .version_id = 1,
59bcc181b0SPeter Chubb     .minimum_version_id = 1,
60bcc181b0SPeter Chubb     .fields = (VMStateField[]) {
61bcc181b0SPeter Chubb         VMSTATE_UINT32(ccmr, IMXCCMState),
62bcc181b0SPeter Chubb         VMSTATE_UINT32(pdr0, IMXCCMState),
63bcc181b0SPeter Chubb         VMSTATE_UINT32(pdr1, IMXCCMState),
64bcc181b0SPeter Chubb         VMSTATE_UINT32(mpctl, IMXCCMState),
65bcc181b0SPeter Chubb         VMSTATE_UINT32(spctl, IMXCCMState),
66bcc181b0SPeter Chubb         VMSTATE_UINT32_ARRAY(cgr, IMXCCMState, 3),
67bcc181b0SPeter Chubb         VMSTATE_UINT32(pmcr0, IMXCCMState),
68bcc181b0SPeter Chubb         VMSTATE_UINT32(pmcr1, IMXCCMState),
69bcc181b0SPeter Chubb         VMSTATE_UINT32(pll_refclk_freq, IMXCCMState),
70*ef493d5cSPeter Maydell         VMSTATE_END_OF_LIST()
71bcc181b0SPeter Chubb     },
72bcc181b0SPeter Chubb     .post_load = imx_ccm_post_load,
73bcc181b0SPeter Chubb };
74bcc181b0SPeter Chubb 
75bcc181b0SPeter Chubb /* CCMR */
76bcc181b0SPeter Chubb #define CCMR_FPME (1<<0)
77bcc181b0SPeter Chubb #define CCMR_MPE  (1<<3)
78bcc181b0SPeter Chubb #define CCMR_MDS  (1<<7)
79bcc181b0SPeter Chubb #define CCMR_FPMF (1<<26)
80bcc181b0SPeter Chubb #define CCMR_PRCS (3<<1)
81bcc181b0SPeter Chubb 
82bcc181b0SPeter Chubb /* PDR0 */
83bcc181b0SPeter Chubb #define PDR0_MCU_PODF_SHIFT (0)
84bcc181b0SPeter Chubb #define PDR0_MCU_PODF_MASK (0x7)
85bcc181b0SPeter Chubb #define PDR0_MAX_PODF_SHIFT (3)
86bcc181b0SPeter Chubb #define PDR0_MAX_PODF_MASK (0x7)
87bcc181b0SPeter Chubb #define PDR0_IPG_PODF_SHIFT (6)
88bcc181b0SPeter Chubb #define PDR0_IPG_PODF_MASK (0x3)
89bcc181b0SPeter Chubb #define PDR0_NFC_PODF_SHIFT (8)
90bcc181b0SPeter Chubb #define PDR0_NFC_PODF_MASK (0x7)
91bcc181b0SPeter Chubb #define PDR0_HSP_PODF_SHIFT (11)
92bcc181b0SPeter Chubb #define PDR0_HSP_PODF_MASK (0x7)
93bcc181b0SPeter Chubb #define PDR0_PER_PODF_SHIFT (16)
94bcc181b0SPeter Chubb #define PDR0_PER_PODF_MASK (0x1f)
95bcc181b0SPeter Chubb #define PDR0_CSI_PODF_SHIFT (23)
96bcc181b0SPeter Chubb #define PDR0_CSI_PODF_MASK (0x1ff)
97bcc181b0SPeter Chubb 
98bcc181b0SPeter Chubb #define EXTRACT(value, name) (((value) >> PDR0_##name##_PODF_SHIFT) \
99bcc181b0SPeter Chubb                               & PDR0_##name##_PODF_MASK)
100bcc181b0SPeter Chubb #define INSERT(value, name) (((value) & PDR0_##name##_PODF_MASK) << \
101bcc181b0SPeter Chubb                              PDR0_##name##_PODF_SHIFT)
102bcc181b0SPeter Chubb /* PLL control registers */
103bcc181b0SPeter Chubb #define PD(v) (((v) >> 26) & 0xf)
104bcc181b0SPeter Chubb #define MFD(v) (((v) >> 16) & 0x3ff)
105bcc181b0SPeter Chubb #define MFI(v) (((v) >> 10) & 0xf);
106bcc181b0SPeter Chubb #define MFN(v) ((v) & 0x3ff)
107bcc181b0SPeter Chubb 
108bcc181b0SPeter Chubb #define PLL_PD(x)               (((x) & 0xf) << 26)
109bcc181b0SPeter Chubb #define PLL_MFD(x)              (((x) & 0x3ff) << 16)
110bcc181b0SPeter Chubb #define PLL_MFI(x)              (((x) & 0xf) << 10)
111bcc181b0SPeter Chubb #define PLL_MFN(x)              (((x) & 0x3ff) << 0)
112bcc181b0SPeter Chubb 
113bcc181b0SPeter Chubb uint32_t imx_clock_frequency(DeviceState *dev, IMXClk clock)
114bcc181b0SPeter Chubb {
115bcb34c7aSAndreas Färber     IMXCCMState *s = IMX_CCM(dev);
116bcc181b0SPeter Chubb 
117bcc181b0SPeter Chubb     switch (clock) {
118bcc181b0SPeter Chubb     case NOCLK:
119bcc181b0SPeter Chubb         return 0;
120bcc181b0SPeter Chubb     case MCU:
121bcc181b0SPeter Chubb         return s->mcu_clk_freq;
122bcc181b0SPeter Chubb     case HSP:
123bcc181b0SPeter Chubb         return s->hsp_clk_freq;
124bcc181b0SPeter Chubb     case IPG:
125bcc181b0SPeter Chubb         return s->ipg_clk_freq;
126bcc181b0SPeter Chubb     case CLK_32k:
127bcc181b0SPeter Chubb         return CKIL_FREQ;
128bcc181b0SPeter Chubb     }
129bcc181b0SPeter Chubb     return 0;
130bcc181b0SPeter Chubb }
131bcc181b0SPeter Chubb 
132bcc181b0SPeter Chubb /*
133bcc181b0SPeter Chubb  * Calculate PLL output frequency
134bcc181b0SPeter Chubb  */
135bcc181b0SPeter Chubb static uint32_t calc_pll(uint32_t pllreg, uint32_t base_freq)
136bcc181b0SPeter Chubb {
137bcc181b0SPeter Chubb     int32_t mfn = MFN(pllreg);  /* Numerator */
138bcc181b0SPeter Chubb     uint32_t mfi = MFI(pllreg); /* Integer part */
139bcc181b0SPeter Chubb     uint32_t mfd = 1 + MFD(pllreg); /* Denominator */
140bcc181b0SPeter Chubb     uint32_t pd = 1 + PD(pllreg);   /* Pre-divider */
141bcc181b0SPeter Chubb 
142bcc181b0SPeter Chubb     if (mfi < 5) {
143bcc181b0SPeter Chubb         mfi = 5;
144bcc181b0SPeter Chubb     }
145bcc181b0SPeter Chubb     /* mfn is 10-bit signed twos-complement */
146bcc181b0SPeter Chubb     mfn <<= 32 - 10;
147bcc181b0SPeter Chubb     mfn >>= 32 - 10;
148bcc181b0SPeter Chubb 
149bcc181b0SPeter Chubb     return ((2 * (base_freq >> 10) * (mfi * mfd + mfn)) /
150bcc181b0SPeter Chubb             (mfd * pd)) << 10;
151bcc181b0SPeter Chubb }
152bcc181b0SPeter Chubb 
153bcc181b0SPeter Chubb static void update_clocks(IMXCCMState *s)
154bcc181b0SPeter Chubb {
155bcc181b0SPeter Chubb     /*
156bcc181b0SPeter Chubb      * If we ever emulate more clocks, this should switch to a data-driven
157bcc181b0SPeter Chubb      * approach
158bcc181b0SPeter Chubb      */
159bcc181b0SPeter Chubb 
160f3c8fac2SStefan Weil     if ((s->ccmr & CCMR_PRCS) == 2) {
161bcc181b0SPeter Chubb         s->pll_refclk_freq = CKIL_FREQ * 1024;
162bcc181b0SPeter Chubb     } else {
163bcc181b0SPeter Chubb         s->pll_refclk_freq = CKIH_FREQ;
164bcc181b0SPeter Chubb     }
165bcc181b0SPeter Chubb 
166bcc181b0SPeter Chubb     /* ipg_clk_arm aka MCU clock */
167bcc181b0SPeter Chubb     if ((s->ccmr & CCMR_MDS) || !(s->ccmr & CCMR_MPE)) {
168bcc181b0SPeter Chubb         s->mcu_clk_freq = s->pll_refclk_freq;
169bcc181b0SPeter Chubb     } else {
170bcc181b0SPeter Chubb         s->mcu_clk_freq = calc_pll(s->mpctl, s->pll_refclk_freq);
171bcc181b0SPeter Chubb     }
172bcc181b0SPeter Chubb 
173bcc181b0SPeter Chubb     /* High-speed clock */
174bcc181b0SPeter Chubb     s->hsp_clk_freq = s->mcu_clk_freq / (1 + EXTRACT(s->pdr0, HSP));
175bcc181b0SPeter Chubb     s->ipg_clk_freq = s->hsp_clk_freq / (1 + EXTRACT(s->pdr0, IPG));
176bcc181b0SPeter Chubb 
177bcc181b0SPeter Chubb     DPRINTF("Clocks: mcu %uMHz, HSP %uMHz, IPG %uHz\n",
178bcc181b0SPeter Chubb             s->mcu_clk_freq / 1000000,
179bcc181b0SPeter Chubb             s->hsp_clk_freq / 1000000,
180bcc181b0SPeter Chubb             s->ipg_clk_freq);
181bcc181b0SPeter Chubb }
182bcc181b0SPeter Chubb 
183bcc181b0SPeter Chubb static void imx_ccm_reset(DeviceState *dev)
184bcc181b0SPeter Chubb {
185bcb34c7aSAndreas Färber     IMXCCMState *s = IMX_CCM(dev);
186bcc181b0SPeter Chubb 
187bcc181b0SPeter Chubb     s->ccmr = 0x074b0b7b;
188bcc181b0SPeter Chubb     s->pdr0 = 0xff870b48;
189bcc181b0SPeter Chubb     s->pdr1 = 0x49fcfe7f;
190bcc181b0SPeter Chubb     s->mpctl = PLL_PD(1) | PLL_MFD(0) | PLL_MFI(6) | PLL_MFN(0);
191bcc181b0SPeter Chubb     s->cgr[0] = s->cgr[1] = s->cgr[2] = 0xffffffff;
192bcc181b0SPeter Chubb     s->spctl = PLL_PD(1) | PLL_MFD(4) | PLL_MFI(0xc) | PLL_MFN(1);
193bcc181b0SPeter Chubb     s->pmcr0 = 0x80209828;
194bcc181b0SPeter Chubb 
195bcc181b0SPeter Chubb     update_clocks(s);
196bcc181b0SPeter Chubb }
197bcc181b0SPeter Chubb 
198a8170e5eSAvi Kivity static uint64_t imx_ccm_read(void *opaque, hwaddr offset,
199bcc181b0SPeter Chubb                                 unsigned size)
200bcc181b0SPeter Chubb {
201bcc181b0SPeter Chubb     IMXCCMState *s = (IMXCCMState *)opaque;
202bcc181b0SPeter Chubb 
203bcc181b0SPeter Chubb     DPRINTF("read(offset=%x)", offset >> 2);
204bcc181b0SPeter Chubb     switch (offset >> 2) {
205bcc181b0SPeter Chubb     case 0: /* CCMR */
206bcc181b0SPeter Chubb         DPRINTF(" ccmr = 0x%x\n", s->ccmr);
207bcc181b0SPeter Chubb         return s->ccmr;
208bcc181b0SPeter Chubb     case 1:
209bcc181b0SPeter Chubb         DPRINTF(" pdr0 = 0x%x\n", s->pdr0);
210bcc181b0SPeter Chubb         return s->pdr0;
211bcc181b0SPeter Chubb     case 2:
212bcc181b0SPeter Chubb         DPRINTF(" pdr1 = 0x%x\n", s->pdr1);
213bcc181b0SPeter Chubb         return s->pdr1;
214bcc181b0SPeter Chubb     case 4:
215bcc181b0SPeter Chubb         DPRINTF(" mpctl = 0x%x\n", s->mpctl);
216bcc181b0SPeter Chubb         return s->mpctl;
217bcc181b0SPeter Chubb     case 6:
218bcc181b0SPeter Chubb         DPRINTF(" spctl = 0x%x\n", s->spctl);
219bcc181b0SPeter Chubb         return s->spctl;
220bcc181b0SPeter Chubb     case 8:
221bcc181b0SPeter Chubb         DPRINTF(" cgr0 = 0x%x\n", s->cgr[0]);
222bcc181b0SPeter Chubb         return s->cgr[0];
223bcc181b0SPeter Chubb     case 9:
224bcc181b0SPeter Chubb         DPRINTF(" cgr1 = 0x%x\n", s->cgr[1]);
225bcc181b0SPeter Chubb         return s->cgr[1];
226bcc181b0SPeter Chubb     case 10:
227bcc181b0SPeter Chubb         DPRINTF(" cgr2 = 0x%x\n", s->cgr[2]);
228bcc181b0SPeter Chubb         return s->cgr[2];
229bcc181b0SPeter Chubb     case 18: /* LTR1 */
230bcc181b0SPeter Chubb         return 0x00004040;
231bcc181b0SPeter Chubb     case 23:
232bcc181b0SPeter Chubb         DPRINTF(" pcmr0 = 0x%x\n", s->pmcr0);
233bcc181b0SPeter Chubb         return s->pmcr0;
234bcc181b0SPeter Chubb     }
235bcc181b0SPeter Chubb     DPRINTF(" return 0\n");
236bcc181b0SPeter Chubb     return 0;
237bcc181b0SPeter Chubb }
238bcc181b0SPeter Chubb 
239a8170e5eSAvi Kivity static void imx_ccm_write(void *opaque, hwaddr offset,
240bcc181b0SPeter Chubb                           uint64_t value, unsigned size)
241bcc181b0SPeter Chubb {
242bcc181b0SPeter Chubb     IMXCCMState *s = (IMXCCMState *)opaque;
243bcc181b0SPeter Chubb 
244bcc181b0SPeter Chubb     DPRINTF("write(offset=%x, value = %x)\n",
245bcc181b0SPeter Chubb             offset >> 2, (unsigned int)value);
246bcc181b0SPeter Chubb     switch (offset >> 2) {
247bcc181b0SPeter Chubb     case 0:
248bcc181b0SPeter Chubb         s->ccmr = CCMR_FPMF | (value & 0x3b6fdfff);
249bcc181b0SPeter Chubb         break;
250bcc181b0SPeter Chubb     case 1:
251bcc181b0SPeter Chubb         s->pdr0 = value & 0xff9f3fff;
252bcc181b0SPeter Chubb         break;
253bcc181b0SPeter Chubb     case 2:
254bcc181b0SPeter Chubb         s->pdr1 = value;
255bcc181b0SPeter Chubb         break;
256bcc181b0SPeter Chubb     case 4:
257bcc181b0SPeter Chubb         s->mpctl = value & 0xbfff3fff;
258bcc181b0SPeter Chubb         break;
259bcc181b0SPeter Chubb     case 6:
260bcc181b0SPeter Chubb         s->spctl = value & 0xbfff3fff;
261bcc181b0SPeter Chubb         break;
262bcc181b0SPeter Chubb     case 8:
263bcc181b0SPeter Chubb         s->cgr[0] = value;
264bcc181b0SPeter Chubb         return;
265bcc181b0SPeter Chubb     case 9:
266bcc181b0SPeter Chubb         s->cgr[1] = value;
267bcc181b0SPeter Chubb         return;
268bcc181b0SPeter Chubb     case 10:
269bcc181b0SPeter Chubb         s->cgr[2] = value;
270bcc181b0SPeter Chubb         return;
271bcc181b0SPeter Chubb 
272bcc181b0SPeter Chubb     default:
273bcc181b0SPeter Chubb         return;
274bcc181b0SPeter Chubb     }
275bcc181b0SPeter Chubb     update_clocks(s);
276bcc181b0SPeter Chubb }
277bcc181b0SPeter Chubb 
278bcc181b0SPeter Chubb static const struct MemoryRegionOps imx_ccm_ops = {
279bcc181b0SPeter Chubb     .read = imx_ccm_read,
280bcc181b0SPeter Chubb     .write = imx_ccm_write,
281bcc181b0SPeter Chubb     .endianness = DEVICE_NATIVE_ENDIAN,
282bcc181b0SPeter Chubb };
283bcc181b0SPeter Chubb 
284bcc181b0SPeter Chubb static int imx_ccm_init(SysBusDevice *dev)
285bcc181b0SPeter Chubb {
286bcb34c7aSAndreas Färber     IMXCCMState *s = IMX_CCM(dev);
287bcc181b0SPeter Chubb 
2883c161542SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(dev), &imx_ccm_ops, s,
2893c161542SPaolo Bonzini                           "imx_ccm", 0x1000);
290bcc181b0SPeter Chubb     sysbus_init_mmio(dev, &s->iomem);
291bcc181b0SPeter Chubb 
292bcc181b0SPeter Chubb     return 0;
293bcc181b0SPeter Chubb }
294bcc181b0SPeter Chubb 
295bcc181b0SPeter Chubb static int imx_ccm_post_load(void *opaque, int version_id)
296bcc181b0SPeter Chubb {
297bcc181b0SPeter Chubb     IMXCCMState *s = (IMXCCMState *)opaque;
298bcc181b0SPeter Chubb 
299bcc181b0SPeter Chubb     update_clocks(s);
300bcc181b0SPeter Chubb     return 0;
301bcc181b0SPeter Chubb }
302bcc181b0SPeter Chubb 
303bcc181b0SPeter Chubb static void imx_ccm_class_init(ObjectClass *klass, void *data)
304bcc181b0SPeter Chubb {
305bcc181b0SPeter Chubb     DeviceClass *dc = DEVICE_CLASS(klass);
306bcc181b0SPeter Chubb     SysBusDeviceClass *sbc = SYS_BUS_DEVICE_CLASS(klass);
307bcc181b0SPeter Chubb 
308bcc181b0SPeter Chubb     sbc->init = imx_ccm_init;
309bcc181b0SPeter Chubb     dc->reset = imx_ccm_reset;
310bcc181b0SPeter Chubb     dc->vmsd = &vmstate_imx_ccm;
311bcc181b0SPeter Chubb     dc->desc = "i.MX Clock Control Module";
312bcc181b0SPeter Chubb }
313bcc181b0SPeter Chubb 
3148c43a6f0SAndreas Färber static const TypeInfo imx_ccm_info = {
315bcb34c7aSAndreas Färber     .name = TYPE_IMX_CCM,
316bcc181b0SPeter Chubb     .parent = TYPE_SYS_BUS_DEVICE,
317bcc181b0SPeter Chubb     .instance_size = sizeof(IMXCCMState),
318bcc181b0SPeter Chubb     .class_init = imx_ccm_class_init,
319bcc181b0SPeter Chubb };
320bcc181b0SPeter Chubb 
321bcc181b0SPeter Chubb static void imx_ccm_register_types(void)
322bcc181b0SPeter Chubb {
323bcc181b0SPeter Chubb     type_register_static(&imx_ccm_info);
324bcc181b0SPeter Chubb }
325bcc181b0SPeter Chubb 
326bcc181b0SPeter Chubb type_init(imx_ccm_register_types)
327