xref: /qemu/hw/misc/imx_ccm.c (revision bcc181b0ad84bfa2369f39c55c63752820d49284)
1*bcc181b0SPeter Chubb /*
2*bcc181b0SPeter Chubb  * IMX31 Clock Control Module
3*bcc181b0SPeter Chubb  *
4*bcc181b0SPeter Chubb  * Copyright (C) 2012 NICTA
5*bcc181b0SPeter Chubb  *
6*bcc181b0SPeter Chubb  * This work is licensed under the terms of the GNU GPL, version 2 or later.
7*bcc181b0SPeter Chubb  * See the COPYING file in the top-level directory.
8*bcc181b0SPeter Chubb  *
9*bcc181b0SPeter Chubb  * To get the timer frequencies right, we need to emulate at least part of
10*bcc181b0SPeter Chubb  * the CCM.
11*bcc181b0SPeter Chubb  */
12*bcc181b0SPeter Chubb 
13*bcc181b0SPeter Chubb #include "hw.h"
14*bcc181b0SPeter Chubb #include "sysbus.h"
15*bcc181b0SPeter Chubb #include "sysemu.h"
16*bcc181b0SPeter Chubb #include "imx.h"
17*bcc181b0SPeter Chubb 
18*bcc181b0SPeter Chubb #define CKIH_FREQ 26000000 /* 26MHz crystal input */
19*bcc181b0SPeter Chubb #define CKIL_FREQ    32768 /* nominal 32khz clock */
20*bcc181b0SPeter Chubb 
21*bcc181b0SPeter Chubb 
22*bcc181b0SPeter Chubb //#define DEBUG_CCM 1
23*bcc181b0SPeter Chubb #ifdef DEBUG_CCM
24*bcc181b0SPeter Chubb #define DPRINTF(fmt, args...) \
25*bcc181b0SPeter Chubb do { printf("imx_ccm: " fmt , ##args); } while (0)
26*bcc181b0SPeter Chubb #else
27*bcc181b0SPeter Chubb #define DPRINTF(fmt, args...) do {} while (0)
28*bcc181b0SPeter Chubb #endif
29*bcc181b0SPeter Chubb 
30*bcc181b0SPeter Chubb static int imx_ccm_post_load(void *opaque, int version_id);
31*bcc181b0SPeter Chubb 
32*bcc181b0SPeter Chubb typedef struct {
33*bcc181b0SPeter Chubb     SysBusDevice busdev;
34*bcc181b0SPeter Chubb     MemoryRegion iomem;
35*bcc181b0SPeter Chubb 
36*bcc181b0SPeter Chubb     uint32_t ccmr;
37*bcc181b0SPeter Chubb     uint32_t pdr0;
38*bcc181b0SPeter Chubb     uint32_t pdr1;
39*bcc181b0SPeter Chubb     uint32_t mpctl;
40*bcc181b0SPeter Chubb     uint32_t spctl;
41*bcc181b0SPeter Chubb     uint32_t cgr[3];
42*bcc181b0SPeter Chubb     uint32_t pmcr0;
43*bcc181b0SPeter Chubb     uint32_t pmcr1;
44*bcc181b0SPeter Chubb 
45*bcc181b0SPeter Chubb     /* Frequencies precalculated on register changes */
46*bcc181b0SPeter Chubb     uint32_t pll_refclk_freq;
47*bcc181b0SPeter Chubb     uint32_t mcu_clk_freq;
48*bcc181b0SPeter Chubb     uint32_t hsp_clk_freq;
49*bcc181b0SPeter Chubb     uint32_t ipg_clk_freq;
50*bcc181b0SPeter Chubb } IMXCCMState;
51*bcc181b0SPeter Chubb 
52*bcc181b0SPeter Chubb static const VMStateDescription vmstate_imx_ccm = {
53*bcc181b0SPeter Chubb     .name = "imx-ccm",
54*bcc181b0SPeter Chubb     .version_id = 1,
55*bcc181b0SPeter Chubb     .minimum_version_id = 1,
56*bcc181b0SPeter Chubb     .minimum_version_id_old = 1,
57*bcc181b0SPeter Chubb     .fields = (VMStateField[]) {
58*bcc181b0SPeter Chubb         VMSTATE_UINT32(ccmr, IMXCCMState),
59*bcc181b0SPeter Chubb         VMSTATE_UINT32(pdr0, IMXCCMState),
60*bcc181b0SPeter Chubb         VMSTATE_UINT32(pdr1, IMXCCMState),
61*bcc181b0SPeter Chubb         VMSTATE_UINT32(mpctl, IMXCCMState),
62*bcc181b0SPeter Chubb         VMSTATE_UINT32(spctl, IMXCCMState),
63*bcc181b0SPeter Chubb         VMSTATE_UINT32_ARRAY(cgr, IMXCCMState, 3),
64*bcc181b0SPeter Chubb         VMSTATE_UINT32(pmcr0, IMXCCMState),
65*bcc181b0SPeter Chubb         VMSTATE_UINT32(pmcr1, IMXCCMState),
66*bcc181b0SPeter Chubb         VMSTATE_UINT32(pll_refclk_freq, IMXCCMState),
67*bcc181b0SPeter Chubb     },
68*bcc181b0SPeter Chubb     .post_load = imx_ccm_post_load,
69*bcc181b0SPeter Chubb };
70*bcc181b0SPeter Chubb 
71*bcc181b0SPeter Chubb /* CCMR */
72*bcc181b0SPeter Chubb #define CCMR_FPME (1<<0)
73*bcc181b0SPeter Chubb #define CCMR_MPE  (1<<3)
74*bcc181b0SPeter Chubb #define CCMR_MDS  (1<<7)
75*bcc181b0SPeter Chubb #define CCMR_FPMF (1<<26)
76*bcc181b0SPeter Chubb #define CCMR_PRCS (3<<1)
77*bcc181b0SPeter Chubb 
78*bcc181b0SPeter Chubb /* PDR0 */
79*bcc181b0SPeter Chubb #define PDR0_MCU_PODF_SHIFT (0)
80*bcc181b0SPeter Chubb #define PDR0_MCU_PODF_MASK (0x7)
81*bcc181b0SPeter Chubb #define PDR0_MAX_PODF_SHIFT (3)
82*bcc181b0SPeter Chubb #define PDR0_MAX_PODF_MASK (0x7)
83*bcc181b0SPeter Chubb #define PDR0_IPG_PODF_SHIFT (6)
84*bcc181b0SPeter Chubb #define PDR0_IPG_PODF_MASK (0x3)
85*bcc181b0SPeter Chubb #define PDR0_NFC_PODF_SHIFT (8)
86*bcc181b0SPeter Chubb #define PDR0_NFC_PODF_MASK (0x7)
87*bcc181b0SPeter Chubb #define PDR0_HSP_PODF_SHIFT (11)
88*bcc181b0SPeter Chubb #define PDR0_HSP_PODF_MASK (0x7)
89*bcc181b0SPeter Chubb #define PDR0_PER_PODF_SHIFT (16)
90*bcc181b0SPeter Chubb #define PDR0_PER_PODF_MASK (0x1f)
91*bcc181b0SPeter Chubb #define PDR0_CSI_PODF_SHIFT (23)
92*bcc181b0SPeter Chubb #define PDR0_CSI_PODF_MASK (0x1ff)
93*bcc181b0SPeter Chubb 
94*bcc181b0SPeter Chubb #define EXTRACT(value, name) (((value) >> PDR0_##name##_PODF_SHIFT) \
95*bcc181b0SPeter Chubb                               & PDR0_##name##_PODF_MASK)
96*bcc181b0SPeter Chubb #define INSERT(value, name) (((value) & PDR0_##name##_PODF_MASK) << \
97*bcc181b0SPeter Chubb                              PDR0_##name##_PODF_SHIFT)
98*bcc181b0SPeter Chubb /* PLL control registers */
99*bcc181b0SPeter Chubb #define PD(v) (((v) >> 26) & 0xf)
100*bcc181b0SPeter Chubb #define MFD(v) (((v) >> 16) & 0x3ff)
101*bcc181b0SPeter Chubb #define MFI(v) (((v) >> 10) & 0xf);
102*bcc181b0SPeter Chubb #define MFN(v) ((v) & 0x3ff)
103*bcc181b0SPeter Chubb 
104*bcc181b0SPeter Chubb #define PLL_PD(x)               (((x) & 0xf) << 26)
105*bcc181b0SPeter Chubb #define PLL_MFD(x)              (((x) & 0x3ff) << 16)
106*bcc181b0SPeter Chubb #define PLL_MFI(x)              (((x) & 0xf) << 10)
107*bcc181b0SPeter Chubb #define PLL_MFN(x)              (((x) & 0x3ff) << 0)
108*bcc181b0SPeter Chubb 
109*bcc181b0SPeter Chubb uint32_t imx_clock_frequency(DeviceState *dev, IMXClk clock)
110*bcc181b0SPeter Chubb {
111*bcc181b0SPeter Chubb     IMXCCMState *s = container_of(dev, IMXCCMState, busdev.qdev);
112*bcc181b0SPeter Chubb 
113*bcc181b0SPeter Chubb     switch (clock) {
114*bcc181b0SPeter Chubb     case NOCLK:
115*bcc181b0SPeter Chubb         return 0;
116*bcc181b0SPeter Chubb     case MCU:
117*bcc181b0SPeter Chubb         return s->mcu_clk_freq;
118*bcc181b0SPeter Chubb     case HSP:
119*bcc181b0SPeter Chubb         return s->hsp_clk_freq;
120*bcc181b0SPeter Chubb     case IPG:
121*bcc181b0SPeter Chubb         return s->ipg_clk_freq;
122*bcc181b0SPeter Chubb     case CLK_32k:
123*bcc181b0SPeter Chubb         return CKIL_FREQ;
124*bcc181b0SPeter Chubb     }
125*bcc181b0SPeter Chubb     return 0;
126*bcc181b0SPeter Chubb }
127*bcc181b0SPeter Chubb 
128*bcc181b0SPeter Chubb /*
129*bcc181b0SPeter Chubb  * Calculate PLL output frequency
130*bcc181b0SPeter Chubb  */
131*bcc181b0SPeter Chubb static uint32_t calc_pll(uint32_t pllreg, uint32_t base_freq)
132*bcc181b0SPeter Chubb {
133*bcc181b0SPeter Chubb     int32_t mfn = MFN(pllreg);  /* Numerator */
134*bcc181b0SPeter Chubb     uint32_t mfi = MFI(pllreg); /* Integer part */
135*bcc181b0SPeter Chubb     uint32_t mfd = 1 + MFD(pllreg); /* Denominator */
136*bcc181b0SPeter Chubb     uint32_t pd = 1 + PD(pllreg);   /* Pre-divider */
137*bcc181b0SPeter Chubb 
138*bcc181b0SPeter Chubb     if (mfi < 5) {
139*bcc181b0SPeter Chubb         mfi = 5;
140*bcc181b0SPeter Chubb     }
141*bcc181b0SPeter Chubb     /* mfn is 10-bit signed twos-complement */
142*bcc181b0SPeter Chubb     mfn <<= 32 - 10;
143*bcc181b0SPeter Chubb     mfn >>= 32 - 10;
144*bcc181b0SPeter Chubb 
145*bcc181b0SPeter Chubb     return ((2 * (base_freq >> 10) * (mfi * mfd + mfn)) /
146*bcc181b0SPeter Chubb             (mfd * pd)) << 10;
147*bcc181b0SPeter Chubb }
148*bcc181b0SPeter Chubb 
149*bcc181b0SPeter Chubb static void update_clocks(IMXCCMState *s)
150*bcc181b0SPeter Chubb {
151*bcc181b0SPeter Chubb     /*
152*bcc181b0SPeter Chubb      * If we ever emulate more clocks, this should switch to a data-driven
153*bcc181b0SPeter Chubb      * approach
154*bcc181b0SPeter Chubb      */
155*bcc181b0SPeter Chubb 
156*bcc181b0SPeter Chubb     if ((s->ccmr & CCMR_PRCS) == 1) {
157*bcc181b0SPeter Chubb         s->pll_refclk_freq = CKIL_FREQ * 1024;
158*bcc181b0SPeter Chubb     } else {
159*bcc181b0SPeter Chubb         s->pll_refclk_freq = CKIH_FREQ;
160*bcc181b0SPeter Chubb     }
161*bcc181b0SPeter Chubb 
162*bcc181b0SPeter Chubb     /* ipg_clk_arm aka MCU clock */
163*bcc181b0SPeter Chubb     if ((s->ccmr & CCMR_MDS) || !(s->ccmr & CCMR_MPE)) {
164*bcc181b0SPeter Chubb         s->mcu_clk_freq = s->pll_refclk_freq;
165*bcc181b0SPeter Chubb     } else {
166*bcc181b0SPeter Chubb         s->mcu_clk_freq = calc_pll(s->mpctl, s->pll_refclk_freq);
167*bcc181b0SPeter Chubb     }
168*bcc181b0SPeter Chubb 
169*bcc181b0SPeter Chubb     /* High-speed clock */
170*bcc181b0SPeter Chubb     s->hsp_clk_freq = s->mcu_clk_freq / (1 + EXTRACT(s->pdr0, HSP));
171*bcc181b0SPeter Chubb     s->ipg_clk_freq = s->hsp_clk_freq / (1 + EXTRACT(s->pdr0, IPG));
172*bcc181b0SPeter Chubb 
173*bcc181b0SPeter Chubb     DPRINTF("Clocks: mcu %uMHz, HSP %uMHz, IPG %uHz\n",
174*bcc181b0SPeter Chubb             s->mcu_clk_freq / 1000000,
175*bcc181b0SPeter Chubb             s->hsp_clk_freq / 1000000,
176*bcc181b0SPeter Chubb             s->ipg_clk_freq);
177*bcc181b0SPeter Chubb }
178*bcc181b0SPeter Chubb 
179*bcc181b0SPeter Chubb static void imx_ccm_reset(DeviceState *dev)
180*bcc181b0SPeter Chubb {
181*bcc181b0SPeter Chubb     IMXCCMState *s = container_of(dev, IMXCCMState, busdev.qdev);
182*bcc181b0SPeter Chubb 
183*bcc181b0SPeter Chubb     s->ccmr = 0x074b0b7b;
184*bcc181b0SPeter Chubb     s->pdr0 = 0xff870b48;
185*bcc181b0SPeter Chubb     s->pdr1 = 0x49fcfe7f;
186*bcc181b0SPeter Chubb     s->mpctl = PLL_PD(1) | PLL_MFD(0) | PLL_MFI(6) | PLL_MFN(0);
187*bcc181b0SPeter Chubb     s->cgr[0] = s->cgr[1] = s->cgr[2] = 0xffffffff;
188*bcc181b0SPeter Chubb     s->spctl = PLL_PD(1) | PLL_MFD(4) | PLL_MFI(0xc) | PLL_MFN(1);
189*bcc181b0SPeter Chubb     s->pmcr0 = 0x80209828;
190*bcc181b0SPeter Chubb 
191*bcc181b0SPeter Chubb     update_clocks(s);
192*bcc181b0SPeter Chubb }
193*bcc181b0SPeter Chubb 
194*bcc181b0SPeter Chubb static uint64_t imx_ccm_read(void *opaque, target_phys_addr_t offset,
195*bcc181b0SPeter Chubb                                 unsigned size)
196*bcc181b0SPeter Chubb {
197*bcc181b0SPeter Chubb     IMXCCMState *s = (IMXCCMState *)opaque;
198*bcc181b0SPeter Chubb 
199*bcc181b0SPeter Chubb     DPRINTF("read(offset=%x)", offset >> 2);
200*bcc181b0SPeter Chubb     switch (offset >> 2) {
201*bcc181b0SPeter Chubb     case 0: /* CCMR */
202*bcc181b0SPeter Chubb         DPRINTF(" ccmr = 0x%x\n", s->ccmr);
203*bcc181b0SPeter Chubb         return s->ccmr;
204*bcc181b0SPeter Chubb     case 1:
205*bcc181b0SPeter Chubb         DPRINTF(" pdr0 = 0x%x\n", s->pdr0);
206*bcc181b0SPeter Chubb         return s->pdr0;
207*bcc181b0SPeter Chubb     case 2:
208*bcc181b0SPeter Chubb         DPRINTF(" pdr1 = 0x%x\n", s->pdr1);
209*bcc181b0SPeter Chubb         return s->pdr1;
210*bcc181b0SPeter Chubb     case 4:
211*bcc181b0SPeter Chubb         DPRINTF(" mpctl = 0x%x\n", s->mpctl);
212*bcc181b0SPeter Chubb         return s->mpctl;
213*bcc181b0SPeter Chubb     case 6:
214*bcc181b0SPeter Chubb         DPRINTF(" spctl = 0x%x\n", s->spctl);
215*bcc181b0SPeter Chubb         return s->spctl;
216*bcc181b0SPeter Chubb     case 8:
217*bcc181b0SPeter Chubb         DPRINTF(" cgr0 = 0x%x\n", s->cgr[0]);
218*bcc181b0SPeter Chubb         return s->cgr[0];
219*bcc181b0SPeter Chubb     case 9:
220*bcc181b0SPeter Chubb         DPRINTF(" cgr1 = 0x%x\n", s->cgr[1]);
221*bcc181b0SPeter Chubb         return s->cgr[1];
222*bcc181b0SPeter Chubb     case 10:
223*bcc181b0SPeter Chubb         DPRINTF(" cgr2 = 0x%x\n", s->cgr[2]);
224*bcc181b0SPeter Chubb         return s->cgr[2];
225*bcc181b0SPeter Chubb     case 18: /* LTR1 */
226*bcc181b0SPeter Chubb         return 0x00004040;
227*bcc181b0SPeter Chubb     case 23:
228*bcc181b0SPeter Chubb         DPRINTF(" pcmr0 = 0x%x\n", s->pmcr0);
229*bcc181b0SPeter Chubb         return s->pmcr0;
230*bcc181b0SPeter Chubb     }
231*bcc181b0SPeter Chubb     DPRINTF(" return 0\n");
232*bcc181b0SPeter Chubb     return 0;
233*bcc181b0SPeter Chubb }
234*bcc181b0SPeter Chubb 
235*bcc181b0SPeter Chubb static void imx_ccm_write(void *opaque, target_phys_addr_t offset,
236*bcc181b0SPeter Chubb                           uint64_t value, unsigned size)
237*bcc181b0SPeter Chubb {
238*bcc181b0SPeter Chubb     IMXCCMState *s = (IMXCCMState *)opaque;
239*bcc181b0SPeter Chubb 
240*bcc181b0SPeter Chubb     DPRINTF("write(offset=%x, value = %x)\n",
241*bcc181b0SPeter Chubb             offset >> 2, (unsigned int)value);
242*bcc181b0SPeter Chubb     switch (offset >> 2) {
243*bcc181b0SPeter Chubb     case 0:
244*bcc181b0SPeter Chubb         s->ccmr = CCMR_FPMF | (value & 0x3b6fdfff);
245*bcc181b0SPeter Chubb         break;
246*bcc181b0SPeter Chubb     case 1:
247*bcc181b0SPeter Chubb         s->pdr0 = value & 0xff9f3fff;
248*bcc181b0SPeter Chubb         break;
249*bcc181b0SPeter Chubb     case 2:
250*bcc181b0SPeter Chubb         s->pdr1 = value;
251*bcc181b0SPeter Chubb         break;
252*bcc181b0SPeter Chubb     case 4:
253*bcc181b0SPeter Chubb         s->mpctl = value & 0xbfff3fff;
254*bcc181b0SPeter Chubb         break;
255*bcc181b0SPeter Chubb     case 6:
256*bcc181b0SPeter Chubb         s->spctl = value & 0xbfff3fff;
257*bcc181b0SPeter Chubb         break;
258*bcc181b0SPeter Chubb     case 8:
259*bcc181b0SPeter Chubb         s->cgr[0] = value;
260*bcc181b0SPeter Chubb         return;
261*bcc181b0SPeter Chubb     case 9:
262*bcc181b0SPeter Chubb         s->cgr[1] = value;
263*bcc181b0SPeter Chubb         return;
264*bcc181b0SPeter Chubb     case 10:
265*bcc181b0SPeter Chubb         s->cgr[2] = value;
266*bcc181b0SPeter Chubb         return;
267*bcc181b0SPeter Chubb 
268*bcc181b0SPeter Chubb     default:
269*bcc181b0SPeter Chubb         return;
270*bcc181b0SPeter Chubb     }
271*bcc181b0SPeter Chubb     update_clocks(s);
272*bcc181b0SPeter Chubb }
273*bcc181b0SPeter Chubb 
274*bcc181b0SPeter Chubb static const struct MemoryRegionOps imx_ccm_ops = {
275*bcc181b0SPeter Chubb     .read = imx_ccm_read,
276*bcc181b0SPeter Chubb     .write = imx_ccm_write,
277*bcc181b0SPeter Chubb     .endianness = DEVICE_NATIVE_ENDIAN,
278*bcc181b0SPeter Chubb };
279*bcc181b0SPeter Chubb 
280*bcc181b0SPeter Chubb static int imx_ccm_init(SysBusDevice *dev)
281*bcc181b0SPeter Chubb {
282*bcc181b0SPeter Chubb     IMXCCMState *s = FROM_SYSBUS(typeof(*s), dev);
283*bcc181b0SPeter Chubb 
284*bcc181b0SPeter Chubb     memory_region_init_io(&s->iomem, &imx_ccm_ops, s, "imx_ccm", 0x1000);
285*bcc181b0SPeter Chubb     sysbus_init_mmio(dev, &s->iomem);
286*bcc181b0SPeter Chubb 
287*bcc181b0SPeter Chubb     return 0;
288*bcc181b0SPeter Chubb }
289*bcc181b0SPeter Chubb 
290*bcc181b0SPeter Chubb static int imx_ccm_post_load(void *opaque, int version_id)
291*bcc181b0SPeter Chubb {
292*bcc181b0SPeter Chubb     IMXCCMState *s = (IMXCCMState *)opaque;
293*bcc181b0SPeter Chubb 
294*bcc181b0SPeter Chubb     update_clocks(s);
295*bcc181b0SPeter Chubb     return 0;
296*bcc181b0SPeter Chubb }
297*bcc181b0SPeter Chubb 
298*bcc181b0SPeter Chubb static void imx_ccm_class_init(ObjectClass *klass, void *data)
299*bcc181b0SPeter Chubb {
300*bcc181b0SPeter Chubb     DeviceClass *dc = DEVICE_CLASS(klass);
301*bcc181b0SPeter Chubb     SysBusDeviceClass *sbc = SYS_BUS_DEVICE_CLASS(klass);
302*bcc181b0SPeter Chubb 
303*bcc181b0SPeter Chubb     sbc->init = imx_ccm_init;
304*bcc181b0SPeter Chubb     dc->reset = imx_ccm_reset;
305*bcc181b0SPeter Chubb     dc->vmsd = &vmstate_imx_ccm;
306*bcc181b0SPeter Chubb     dc->desc = "i.MX Clock Control Module";
307*bcc181b0SPeter Chubb }
308*bcc181b0SPeter Chubb 
309*bcc181b0SPeter Chubb static TypeInfo imx_ccm_info = {
310*bcc181b0SPeter Chubb     .name = "imx_ccm",
311*bcc181b0SPeter Chubb     .parent = TYPE_SYS_BUS_DEVICE,
312*bcc181b0SPeter Chubb     .instance_size = sizeof(IMXCCMState),
313*bcc181b0SPeter Chubb     .class_init = imx_ccm_class_init,
314*bcc181b0SPeter Chubb };
315*bcc181b0SPeter Chubb 
316*bcc181b0SPeter Chubb static void imx_ccm_register_types(void)
317*bcc181b0SPeter Chubb {
318*bcc181b0SPeter Chubb     type_register_static(&imx_ccm_info);
319*bcc181b0SPeter Chubb }
320*bcc181b0SPeter Chubb 
321*bcc181b0SPeter Chubb type_init(imx_ccm_register_types)
322