xref: /qemu/hw/misc/imx_ccm.c (revision 3c16154210ce6277bee553e72f7c7b2b2fecefbf)
1bcc181b0SPeter Chubb /*
2bcc181b0SPeter Chubb  * IMX31 Clock Control Module
3bcc181b0SPeter Chubb  *
4bcc181b0SPeter Chubb  * Copyright (C) 2012 NICTA
5bcc181b0SPeter Chubb  *
6bcc181b0SPeter Chubb  * This work is licensed under the terms of the GNU GPL, version 2 or later.
7bcc181b0SPeter Chubb  * See the COPYING file in the top-level directory.
8bcc181b0SPeter Chubb  *
9bcc181b0SPeter Chubb  * To get the timer frequencies right, we need to emulate at least part of
10bcc181b0SPeter Chubb  * the CCM.
11bcc181b0SPeter Chubb  */
12bcc181b0SPeter Chubb 
1383c9f4caSPaolo Bonzini #include "hw/hw.h"
1483c9f4caSPaolo Bonzini #include "hw/sysbus.h"
159c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
160d09e41aSPaolo Bonzini #include "hw/arm/imx.h"
17bcc181b0SPeter Chubb 
18bcc181b0SPeter Chubb #define CKIH_FREQ 26000000 /* 26MHz crystal input */
19bcc181b0SPeter Chubb #define CKIL_FREQ    32768 /* nominal 32khz clock */
20bcc181b0SPeter Chubb 
21bcc181b0SPeter Chubb 
22bcc181b0SPeter Chubb //#define DEBUG_CCM 1
23bcc181b0SPeter Chubb #ifdef DEBUG_CCM
24bcc181b0SPeter Chubb #define DPRINTF(fmt, args...) \
25bcc181b0SPeter Chubb do { printf("imx_ccm: " fmt , ##args); } while (0)
26bcc181b0SPeter Chubb #else
27bcc181b0SPeter Chubb #define DPRINTF(fmt, args...) do {} while (0)
28bcc181b0SPeter Chubb #endif
29bcc181b0SPeter Chubb 
30bcc181b0SPeter Chubb static int imx_ccm_post_load(void *opaque, int version_id);
31bcc181b0SPeter Chubb 
32bcc181b0SPeter Chubb typedef struct {
33bcc181b0SPeter Chubb     SysBusDevice busdev;
34bcc181b0SPeter Chubb     MemoryRegion iomem;
35bcc181b0SPeter Chubb 
36bcc181b0SPeter Chubb     uint32_t ccmr;
37bcc181b0SPeter Chubb     uint32_t pdr0;
38bcc181b0SPeter Chubb     uint32_t pdr1;
39bcc181b0SPeter Chubb     uint32_t mpctl;
40bcc181b0SPeter Chubb     uint32_t spctl;
41bcc181b0SPeter Chubb     uint32_t cgr[3];
42bcc181b0SPeter Chubb     uint32_t pmcr0;
43bcc181b0SPeter Chubb     uint32_t pmcr1;
44bcc181b0SPeter Chubb 
45bcc181b0SPeter Chubb     /* Frequencies precalculated on register changes */
46bcc181b0SPeter Chubb     uint32_t pll_refclk_freq;
47bcc181b0SPeter Chubb     uint32_t mcu_clk_freq;
48bcc181b0SPeter Chubb     uint32_t hsp_clk_freq;
49bcc181b0SPeter Chubb     uint32_t ipg_clk_freq;
50bcc181b0SPeter Chubb } IMXCCMState;
51bcc181b0SPeter Chubb 
52bcc181b0SPeter Chubb static const VMStateDescription vmstate_imx_ccm = {
53bcc181b0SPeter Chubb     .name = "imx-ccm",
54bcc181b0SPeter Chubb     .version_id = 1,
55bcc181b0SPeter Chubb     .minimum_version_id = 1,
56bcc181b0SPeter Chubb     .minimum_version_id_old = 1,
57bcc181b0SPeter Chubb     .fields = (VMStateField[]) {
58bcc181b0SPeter Chubb         VMSTATE_UINT32(ccmr, IMXCCMState),
59bcc181b0SPeter Chubb         VMSTATE_UINT32(pdr0, IMXCCMState),
60bcc181b0SPeter Chubb         VMSTATE_UINT32(pdr1, IMXCCMState),
61bcc181b0SPeter Chubb         VMSTATE_UINT32(mpctl, IMXCCMState),
62bcc181b0SPeter Chubb         VMSTATE_UINT32(spctl, IMXCCMState),
63bcc181b0SPeter Chubb         VMSTATE_UINT32_ARRAY(cgr, IMXCCMState, 3),
64bcc181b0SPeter Chubb         VMSTATE_UINT32(pmcr0, IMXCCMState),
65bcc181b0SPeter Chubb         VMSTATE_UINT32(pmcr1, IMXCCMState),
66bcc181b0SPeter Chubb         VMSTATE_UINT32(pll_refclk_freq, IMXCCMState),
67bcc181b0SPeter Chubb     },
68bcc181b0SPeter Chubb     .post_load = imx_ccm_post_load,
69bcc181b0SPeter Chubb };
70bcc181b0SPeter Chubb 
71bcc181b0SPeter Chubb /* CCMR */
72bcc181b0SPeter Chubb #define CCMR_FPME (1<<0)
73bcc181b0SPeter Chubb #define CCMR_MPE  (1<<3)
74bcc181b0SPeter Chubb #define CCMR_MDS  (1<<7)
75bcc181b0SPeter Chubb #define CCMR_FPMF (1<<26)
76bcc181b0SPeter Chubb #define CCMR_PRCS (3<<1)
77bcc181b0SPeter Chubb 
78bcc181b0SPeter Chubb /* PDR0 */
79bcc181b0SPeter Chubb #define PDR0_MCU_PODF_SHIFT (0)
80bcc181b0SPeter Chubb #define PDR0_MCU_PODF_MASK (0x7)
81bcc181b0SPeter Chubb #define PDR0_MAX_PODF_SHIFT (3)
82bcc181b0SPeter Chubb #define PDR0_MAX_PODF_MASK (0x7)
83bcc181b0SPeter Chubb #define PDR0_IPG_PODF_SHIFT (6)
84bcc181b0SPeter Chubb #define PDR0_IPG_PODF_MASK (0x3)
85bcc181b0SPeter Chubb #define PDR0_NFC_PODF_SHIFT (8)
86bcc181b0SPeter Chubb #define PDR0_NFC_PODF_MASK (0x7)
87bcc181b0SPeter Chubb #define PDR0_HSP_PODF_SHIFT (11)
88bcc181b0SPeter Chubb #define PDR0_HSP_PODF_MASK (0x7)
89bcc181b0SPeter Chubb #define PDR0_PER_PODF_SHIFT (16)
90bcc181b0SPeter Chubb #define PDR0_PER_PODF_MASK (0x1f)
91bcc181b0SPeter Chubb #define PDR0_CSI_PODF_SHIFT (23)
92bcc181b0SPeter Chubb #define PDR0_CSI_PODF_MASK (0x1ff)
93bcc181b0SPeter Chubb 
94bcc181b0SPeter Chubb #define EXTRACT(value, name) (((value) >> PDR0_##name##_PODF_SHIFT) \
95bcc181b0SPeter Chubb                               & PDR0_##name##_PODF_MASK)
96bcc181b0SPeter Chubb #define INSERT(value, name) (((value) & PDR0_##name##_PODF_MASK) << \
97bcc181b0SPeter Chubb                              PDR0_##name##_PODF_SHIFT)
98bcc181b0SPeter Chubb /* PLL control registers */
99bcc181b0SPeter Chubb #define PD(v) (((v) >> 26) & 0xf)
100bcc181b0SPeter Chubb #define MFD(v) (((v) >> 16) & 0x3ff)
101bcc181b0SPeter Chubb #define MFI(v) (((v) >> 10) & 0xf);
102bcc181b0SPeter Chubb #define MFN(v) ((v) & 0x3ff)
103bcc181b0SPeter Chubb 
104bcc181b0SPeter Chubb #define PLL_PD(x)               (((x) & 0xf) << 26)
105bcc181b0SPeter Chubb #define PLL_MFD(x)              (((x) & 0x3ff) << 16)
106bcc181b0SPeter Chubb #define PLL_MFI(x)              (((x) & 0xf) << 10)
107bcc181b0SPeter Chubb #define PLL_MFN(x)              (((x) & 0x3ff) << 0)
108bcc181b0SPeter Chubb 
109bcc181b0SPeter Chubb uint32_t imx_clock_frequency(DeviceState *dev, IMXClk clock)
110bcc181b0SPeter Chubb {
111bcc181b0SPeter Chubb     IMXCCMState *s = container_of(dev, IMXCCMState, busdev.qdev);
112bcc181b0SPeter Chubb 
113bcc181b0SPeter Chubb     switch (clock) {
114bcc181b0SPeter Chubb     case NOCLK:
115bcc181b0SPeter Chubb         return 0;
116bcc181b0SPeter Chubb     case MCU:
117bcc181b0SPeter Chubb         return s->mcu_clk_freq;
118bcc181b0SPeter Chubb     case HSP:
119bcc181b0SPeter Chubb         return s->hsp_clk_freq;
120bcc181b0SPeter Chubb     case IPG:
121bcc181b0SPeter Chubb         return s->ipg_clk_freq;
122bcc181b0SPeter Chubb     case CLK_32k:
123bcc181b0SPeter Chubb         return CKIL_FREQ;
124bcc181b0SPeter Chubb     }
125bcc181b0SPeter Chubb     return 0;
126bcc181b0SPeter Chubb }
127bcc181b0SPeter Chubb 
128bcc181b0SPeter Chubb /*
129bcc181b0SPeter Chubb  * Calculate PLL output frequency
130bcc181b0SPeter Chubb  */
131bcc181b0SPeter Chubb static uint32_t calc_pll(uint32_t pllreg, uint32_t base_freq)
132bcc181b0SPeter Chubb {
133bcc181b0SPeter Chubb     int32_t mfn = MFN(pllreg);  /* Numerator */
134bcc181b0SPeter Chubb     uint32_t mfi = MFI(pllreg); /* Integer part */
135bcc181b0SPeter Chubb     uint32_t mfd = 1 + MFD(pllreg); /* Denominator */
136bcc181b0SPeter Chubb     uint32_t pd = 1 + PD(pllreg);   /* Pre-divider */
137bcc181b0SPeter Chubb 
138bcc181b0SPeter Chubb     if (mfi < 5) {
139bcc181b0SPeter Chubb         mfi = 5;
140bcc181b0SPeter Chubb     }
141bcc181b0SPeter Chubb     /* mfn is 10-bit signed twos-complement */
142bcc181b0SPeter Chubb     mfn <<= 32 - 10;
143bcc181b0SPeter Chubb     mfn >>= 32 - 10;
144bcc181b0SPeter Chubb 
145bcc181b0SPeter Chubb     return ((2 * (base_freq >> 10) * (mfi * mfd + mfn)) /
146bcc181b0SPeter Chubb             (mfd * pd)) << 10;
147bcc181b0SPeter Chubb }
148bcc181b0SPeter Chubb 
149bcc181b0SPeter Chubb static void update_clocks(IMXCCMState *s)
150bcc181b0SPeter Chubb {
151bcc181b0SPeter Chubb     /*
152bcc181b0SPeter Chubb      * If we ever emulate more clocks, this should switch to a data-driven
153bcc181b0SPeter Chubb      * approach
154bcc181b0SPeter Chubb      */
155bcc181b0SPeter Chubb 
156f3c8fac2SStefan Weil     if ((s->ccmr & CCMR_PRCS) == 2) {
157bcc181b0SPeter Chubb         s->pll_refclk_freq = CKIL_FREQ * 1024;
158bcc181b0SPeter Chubb     } else {
159bcc181b0SPeter Chubb         s->pll_refclk_freq = CKIH_FREQ;
160bcc181b0SPeter Chubb     }
161bcc181b0SPeter Chubb 
162bcc181b0SPeter Chubb     /* ipg_clk_arm aka MCU clock */
163bcc181b0SPeter Chubb     if ((s->ccmr & CCMR_MDS) || !(s->ccmr & CCMR_MPE)) {
164bcc181b0SPeter Chubb         s->mcu_clk_freq = s->pll_refclk_freq;
165bcc181b0SPeter Chubb     } else {
166bcc181b0SPeter Chubb         s->mcu_clk_freq = calc_pll(s->mpctl, s->pll_refclk_freq);
167bcc181b0SPeter Chubb     }
168bcc181b0SPeter Chubb 
169bcc181b0SPeter Chubb     /* High-speed clock */
170bcc181b0SPeter Chubb     s->hsp_clk_freq = s->mcu_clk_freq / (1 + EXTRACT(s->pdr0, HSP));
171bcc181b0SPeter Chubb     s->ipg_clk_freq = s->hsp_clk_freq / (1 + EXTRACT(s->pdr0, IPG));
172bcc181b0SPeter Chubb 
173bcc181b0SPeter Chubb     DPRINTF("Clocks: mcu %uMHz, HSP %uMHz, IPG %uHz\n",
174bcc181b0SPeter Chubb             s->mcu_clk_freq / 1000000,
175bcc181b0SPeter Chubb             s->hsp_clk_freq / 1000000,
176bcc181b0SPeter Chubb             s->ipg_clk_freq);
177bcc181b0SPeter Chubb }
178bcc181b0SPeter Chubb 
179bcc181b0SPeter Chubb static void imx_ccm_reset(DeviceState *dev)
180bcc181b0SPeter Chubb {
181bcc181b0SPeter Chubb     IMXCCMState *s = container_of(dev, IMXCCMState, busdev.qdev);
182bcc181b0SPeter Chubb 
183bcc181b0SPeter Chubb     s->ccmr = 0x074b0b7b;
184bcc181b0SPeter Chubb     s->pdr0 = 0xff870b48;
185bcc181b0SPeter Chubb     s->pdr1 = 0x49fcfe7f;
186bcc181b0SPeter Chubb     s->mpctl = PLL_PD(1) | PLL_MFD(0) | PLL_MFI(6) | PLL_MFN(0);
187bcc181b0SPeter Chubb     s->cgr[0] = s->cgr[1] = s->cgr[2] = 0xffffffff;
188bcc181b0SPeter Chubb     s->spctl = PLL_PD(1) | PLL_MFD(4) | PLL_MFI(0xc) | PLL_MFN(1);
189bcc181b0SPeter Chubb     s->pmcr0 = 0x80209828;
190bcc181b0SPeter Chubb 
191bcc181b0SPeter Chubb     update_clocks(s);
192bcc181b0SPeter Chubb }
193bcc181b0SPeter Chubb 
194a8170e5eSAvi Kivity static uint64_t imx_ccm_read(void *opaque, hwaddr offset,
195bcc181b0SPeter Chubb                                 unsigned size)
196bcc181b0SPeter Chubb {
197bcc181b0SPeter Chubb     IMXCCMState *s = (IMXCCMState *)opaque;
198bcc181b0SPeter Chubb 
199bcc181b0SPeter Chubb     DPRINTF("read(offset=%x)", offset >> 2);
200bcc181b0SPeter Chubb     switch (offset >> 2) {
201bcc181b0SPeter Chubb     case 0: /* CCMR */
202bcc181b0SPeter Chubb         DPRINTF(" ccmr = 0x%x\n", s->ccmr);
203bcc181b0SPeter Chubb         return s->ccmr;
204bcc181b0SPeter Chubb     case 1:
205bcc181b0SPeter Chubb         DPRINTF(" pdr0 = 0x%x\n", s->pdr0);
206bcc181b0SPeter Chubb         return s->pdr0;
207bcc181b0SPeter Chubb     case 2:
208bcc181b0SPeter Chubb         DPRINTF(" pdr1 = 0x%x\n", s->pdr1);
209bcc181b0SPeter Chubb         return s->pdr1;
210bcc181b0SPeter Chubb     case 4:
211bcc181b0SPeter Chubb         DPRINTF(" mpctl = 0x%x\n", s->mpctl);
212bcc181b0SPeter Chubb         return s->mpctl;
213bcc181b0SPeter Chubb     case 6:
214bcc181b0SPeter Chubb         DPRINTF(" spctl = 0x%x\n", s->spctl);
215bcc181b0SPeter Chubb         return s->spctl;
216bcc181b0SPeter Chubb     case 8:
217bcc181b0SPeter Chubb         DPRINTF(" cgr0 = 0x%x\n", s->cgr[0]);
218bcc181b0SPeter Chubb         return s->cgr[0];
219bcc181b0SPeter Chubb     case 9:
220bcc181b0SPeter Chubb         DPRINTF(" cgr1 = 0x%x\n", s->cgr[1]);
221bcc181b0SPeter Chubb         return s->cgr[1];
222bcc181b0SPeter Chubb     case 10:
223bcc181b0SPeter Chubb         DPRINTF(" cgr2 = 0x%x\n", s->cgr[2]);
224bcc181b0SPeter Chubb         return s->cgr[2];
225bcc181b0SPeter Chubb     case 18: /* LTR1 */
226bcc181b0SPeter Chubb         return 0x00004040;
227bcc181b0SPeter Chubb     case 23:
228bcc181b0SPeter Chubb         DPRINTF(" pcmr0 = 0x%x\n", s->pmcr0);
229bcc181b0SPeter Chubb         return s->pmcr0;
230bcc181b0SPeter Chubb     }
231bcc181b0SPeter Chubb     DPRINTF(" return 0\n");
232bcc181b0SPeter Chubb     return 0;
233bcc181b0SPeter Chubb }
234bcc181b0SPeter Chubb 
235a8170e5eSAvi Kivity static void imx_ccm_write(void *opaque, hwaddr offset,
236bcc181b0SPeter Chubb                           uint64_t value, unsigned size)
237bcc181b0SPeter Chubb {
238bcc181b0SPeter Chubb     IMXCCMState *s = (IMXCCMState *)opaque;
239bcc181b0SPeter Chubb 
240bcc181b0SPeter Chubb     DPRINTF("write(offset=%x, value = %x)\n",
241bcc181b0SPeter Chubb             offset >> 2, (unsigned int)value);
242bcc181b0SPeter Chubb     switch (offset >> 2) {
243bcc181b0SPeter Chubb     case 0:
244bcc181b0SPeter Chubb         s->ccmr = CCMR_FPMF | (value & 0x3b6fdfff);
245bcc181b0SPeter Chubb         break;
246bcc181b0SPeter Chubb     case 1:
247bcc181b0SPeter Chubb         s->pdr0 = value & 0xff9f3fff;
248bcc181b0SPeter Chubb         break;
249bcc181b0SPeter Chubb     case 2:
250bcc181b0SPeter Chubb         s->pdr1 = value;
251bcc181b0SPeter Chubb         break;
252bcc181b0SPeter Chubb     case 4:
253bcc181b0SPeter Chubb         s->mpctl = value & 0xbfff3fff;
254bcc181b0SPeter Chubb         break;
255bcc181b0SPeter Chubb     case 6:
256bcc181b0SPeter Chubb         s->spctl = value & 0xbfff3fff;
257bcc181b0SPeter Chubb         break;
258bcc181b0SPeter Chubb     case 8:
259bcc181b0SPeter Chubb         s->cgr[0] = value;
260bcc181b0SPeter Chubb         return;
261bcc181b0SPeter Chubb     case 9:
262bcc181b0SPeter Chubb         s->cgr[1] = value;
263bcc181b0SPeter Chubb         return;
264bcc181b0SPeter Chubb     case 10:
265bcc181b0SPeter Chubb         s->cgr[2] = value;
266bcc181b0SPeter Chubb         return;
267bcc181b0SPeter Chubb 
268bcc181b0SPeter Chubb     default:
269bcc181b0SPeter Chubb         return;
270bcc181b0SPeter Chubb     }
271bcc181b0SPeter Chubb     update_clocks(s);
272bcc181b0SPeter Chubb }
273bcc181b0SPeter Chubb 
274bcc181b0SPeter Chubb static const struct MemoryRegionOps imx_ccm_ops = {
275bcc181b0SPeter Chubb     .read = imx_ccm_read,
276bcc181b0SPeter Chubb     .write = imx_ccm_write,
277bcc181b0SPeter Chubb     .endianness = DEVICE_NATIVE_ENDIAN,
278bcc181b0SPeter Chubb };
279bcc181b0SPeter Chubb 
280bcc181b0SPeter Chubb static int imx_ccm_init(SysBusDevice *dev)
281bcc181b0SPeter Chubb {
282bcc181b0SPeter Chubb     IMXCCMState *s = FROM_SYSBUS(typeof(*s), dev);
283bcc181b0SPeter Chubb 
284*3c161542SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(dev), &imx_ccm_ops, s,
285*3c161542SPaolo Bonzini                           "imx_ccm", 0x1000);
286bcc181b0SPeter Chubb     sysbus_init_mmio(dev, &s->iomem);
287bcc181b0SPeter Chubb 
288bcc181b0SPeter Chubb     return 0;
289bcc181b0SPeter Chubb }
290bcc181b0SPeter Chubb 
291bcc181b0SPeter Chubb static int imx_ccm_post_load(void *opaque, int version_id)
292bcc181b0SPeter Chubb {
293bcc181b0SPeter Chubb     IMXCCMState *s = (IMXCCMState *)opaque;
294bcc181b0SPeter Chubb 
295bcc181b0SPeter Chubb     update_clocks(s);
296bcc181b0SPeter Chubb     return 0;
297bcc181b0SPeter Chubb }
298bcc181b0SPeter Chubb 
299bcc181b0SPeter Chubb static void imx_ccm_class_init(ObjectClass *klass, void *data)
300bcc181b0SPeter Chubb {
301bcc181b0SPeter Chubb     DeviceClass *dc = DEVICE_CLASS(klass);
302bcc181b0SPeter Chubb     SysBusDeviceClass *sbc = SYS_BUS_DEVICE_CLASS(klass);
303bcc181b0SPeter Chubb 
304bcc181b0SPeter Chubb     sbc->init = imx_ccm_init;
305bcc181b0SPeter Chubb     dc->reset = imx_ccm_reset;
306bcc181b0SPeter Chubb     dc->vmsd = &vmstate_imx_ccm;
307bcc181b0SPeter Chubb     dc->desc = "i.MX Clock Control Module";
308bcc181b0SPeter Chubb }
309bcc181b0SPeter Chubb 
3108c43a6f0SAndreas Färber static const TypeInfo imx_ccm_info = {
311bcc181b0SPeter Chubb     .name = "imx_ccm",
312bcc181b0SPeter Chubb     .parent = TYPE_SYS_BUS_DEVICE,
313bcc181b0SPeter Chubb     .instance_size = sizeof(IMXCCMState),
314bcc181b0SPeter Chubb     .class_init = imx_ccm_class_init,
315bcc181b0SPeter Chubb };
316bcc181b0SPeter Chubb 
317bcc181b0SPeter Chubb static void imx_ccm_register_types(void)
318bcc181b0SPeter Chubb {
319bcc181b0SPeter Chubb     type_register_static(&imx_ccm_info);
320bcc181b0SPeter Chubb }
321bcc181b0SPeter Chubb 
322bcc181b0SPeter Chubb type_init(imx_ccm_register_types)
323