xref: /qemu/hw/misc/exynos4210_pmu.c (revision 8ef94f0bc9167f246b41cb1188bf80dcd84b49fe)
1df91b48fSMaksim Kozlov /*
2df91b48fSMaksim Kozlov  *  Exynos4210 Power Management Unit (PMU) Emulation
3df91b48fSMaksim Kozlov  *
4df91b48fSMaksim Kozlov  *  Copyright (C) 2011 Samsung Electronics Co Ltd.
5df91b48fSMaksim Kozlov  *    Maksim Kozlov <m.kozlov@samsung.com>
6df91b48fSMaksim Kozlov  *
7df91b48fSMaksim Kozlov  *  This program is free software; you can redistribute it and/or modify it
8df91b48fSMaksim Kozlov  *  under the terms of the GNU General Public License as published by the
9df91b48fSMaksim Kozlov  *  Free Software Foundation; either version 2 of the License, or
10df91b48fSMaksim Kozlov  *  (at your option) any later version.
11df91b48fSMaksim Kozlov  *
12df91b48fSMaksim Kozlov  *  This program is distributed in the hope that it will be useful, but WITHOUT
13df91b48fSMaksim Kozlov  *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14df91b48fSMaksim Kozlov  *  FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15df91b48fSMaksim Kozlov  *  for more details.
16df91b48fSMaksim Kozlov  *
17df91b48fSMaksim Kozlov  *  You should have received a copy of the GNU General Public License along
18df91b48fSMaksim Kozlov  *  with this program; if not, see <http://www.gnu.org/licenses/>.
19df91b48fSMaksim Kozlov  */
20df91b48fSMaksim Kozlov 
21df91b48fSMaksim Kozlov /*
22df91b48fSMaksim Kozlov  * This model implements PMU registers just as a bulk of memory. Currently,
23df91b48fSMaksim Kozlov  * the only reason this device exists is that secondary CPU boot loader
24df91b48fSMaksim Kozlov  * uses PMU INFORM5 register as a holding pen.
25df91b48fSMaksim Kozlov  */
26df91b48fSMaksim Kozlov 
27*8ef94f0bSPeter Maydell #include "qemu/osdep.h"
2883c9f4caSPaolo Bonzini #include "hw/sysbus.h"
29df91b48fSMaksim Kozlov 
30df91b48fSMaksim Kozlov #ifndef DEBUG_PMU
31df91b48fSMaksim Kozlov #define DEBUG_PMU           0
32df91b48fSMaksim Kozlov #endif
33df91b48fSMaksim Kozlov 
34df91b48fSMaksim Kozlov #ifndef DEBUG_PMU_EXTEND
35df91b48fSMaksim Kozlov #define DEBUG_PMU_EXTEND    0
36df91b48fSMaksim Kozlov #endif
37df91b48fSMaksim Kozlov 
38df91b48fSMaksim Kozlov #if DEBUG_PMU
39df91b48fSMaksim Kozlov #define  PRINT_DEBUG(fmt, args...)  \
40df91b48fSMaksim Kozlov         do { \
41df91b48fSMaksim Kozlov             fprintf(stderr, "  [%s:%d]   "fmt, __func__, __LINE__, ##args); \
42df91b48fSMaksim Kozlov         } while (0)
43df91b48fSMaksim Kozlov 
44df91b48fSMaksim Kozlov #if DEBUG_PMU_EXTEND
45df91b48fSMaksim Kozlov #define  PRINT_DEBUG_EXTEND(fmt, args...) \
46df91b48fSMaksim Kozlov         do { \
47df91b48fSMaksim Kozlov             fprintf(stderr, "  [%s:%d]   "fmt, __func__, __LINE__, ##args); \
48df91b48fSMaksim Kozlov         } while (0)
49df91b48fSMaksim Kozlov #else
50df91b48fSMaksim Kozlov #define  PRINT_DEBUG_EXTEND(fmt, args...)  do {} while (0)
51df91b48fSMaksim Kozlov #endif /* EXTEND */
52df91b48fSMaksim Kozlov 
53df91b48fSMaksim Kozlov #else
54df91b48fSMaksim Kozlov #define  PRINT_DEBUG(fmt, args...)   do {} while (0)
55df91b48fSMaksim Kozlov #define  PRINT_DEBUG_EXTEND(fmt, args...)  do {} while (0)
56df91b48fSMaksim Kozlov #endif
57df91b48fSMaksim Kozlov 
58df91b48fSMaksim Kozlov /*
59df91b48fSMaksim Kozlov  *  Offsets for PMU registers
60df91b48fSMaksim Kozlov  */
61df91b48fSMaksim Kozlov #define OM_STAT                  0x0000 /* OM status register */
62df91b48fSMaksim Kozlov #define RTC_CLKO_SEL             0x000C /* Controls RTCCLKOUT */
63df91b48fSMaksim Kozlov #define GNSS_RTC_OUT_CTRL        0x0010 /* Controls GNSS_RTC_OUT */
64df91b48fSMaksim Kozlov /* Decides whether system-level low-power mode is used. */
65df91b48fSMaksim Kozlov #define SYSTEM_POWER_DOWN_CTRL   0x0200
66df91b48fSMaksim Kozlov /* Sets control options for CENTRAL_SEQ */
67df91b48fSMaksim Kozlov #define SYSTEM_POWER_DOWN_OPTION 0x0208
68df91b48fSMaksim Kozlov #define SWRESET                  0x0400 /* Generate software reset */
69df91b48fSMaksim Kozlov #define RST_STAT                 0x0404 /* Reset status register */
70df91b48fSMaksim Kozlov #define WAKEUP_STAT              0x0600 /* Wakeup status register  */
71df91b48fSMaksim Kozlov #define EINT_WAKEUP_MASK         0x0604 /* Configure External INTerrupt mask */
72df91b48fSMaksim Kozlov #define WAKEUP_MASK              0x0608 /* Configure wakeup source mask */
73df91b48fSMaksim Kozlov #define HDMI_PHY_CONTROL         0x0700 /* HDMI PHY control register */
74df91b48fSMaksim Kozlov #define USBDEVICE_PHY_CONTROL    0x0704 /* USB Device PHY control register */
75df91b48fSMaksim Kozlov #define USBHOST_PHY_CONTROL      0x0708 /* USB HOST PHY control register */
76df91b48fSMaksim Kozlov #define DAC_PHY_CONTROL          0x070C /* DAC control register  */
77df91b48fSMaksim Kozlov #define MIPI_PHY0_CONTROL        0x0710 /* MIPI PHY control register */
78df91b48fSMaksim Kozlov #define MIPI_PHY1_CONTROL        0x0714 /* MIPI PHY control register */
79df91b48fSMaksim Kozlov #define ADC_PHY_CONTROL          0x0718 /* TS-ADC control register */
80df91b48fSMaksim Kozlov #define PCIe_PHY_CONTROL         0x071C /* TS-PCIe control register */
81df91b48fSMaksim Kozlov #define SATA_PHY_CONTROL         0x0720 /* TS-SATA control register */
82df91b48fSMaksim Kozlov #define INFORM0                  0x0800 /* Information register 0  */
83df91b48fSMaksim Kozlov #define INFORM1                  0x0804 /* Information register 1  */
84df91b48fSMaksim Kozlov #define INFORM2                  0x0808 /* Information register 2  */
85df91b48fSMaksim Kozlov #define INFORM3                  0x080C /* Information register 3  */
86df91b48fSMaksim Kozlov #define INFORM4                  0x0810 /* Information register 4  */
87df91b48fSMaksim Kozlov #define INFORM5                  0x0814 /* Information register 5  */
88df91b48fSMaksim Kozlov #define INFORM6                  0x0818 /* Information register 6  */
89df91b48fSMaksim Kozlov #define INFORM7                  0x081C /* Information register 7  */
90df91b48fSMaksim Kozlov #define PMU_DEBUG                0x0A00 /* PMU debug register */
91df91b48fSMaksim Kozlov /* Registers to set system-level low-power option */
92df91b48fSMaksim Kozlov #define ARM_CORE0_SYS_PWR_REG              0x1000
93df91b48fSMaksim Kozlov #define ARM_CORE1_SYS_PWR_REG              0x1010
94df91b48fSMaksim Kozlov #define ARM_COMMON_SYS_PWR_REG             0x1080
95df91b48fSMaksim Kozlov #define ARM_CPU_L2_0_SYS_PWR_REG           0x10C0
96df91b48fSMaksim Kozlov #define ARM_CPU_L2_1_SYS_PWR_REG           0x10C4
97df91b48fSMaksim Kozlov #define CMU_ACLKSTOP_SYS_PWR_REG           0x1100
98df91b48fSMaksim Kozlov #define CMU_SCLKSTOP_SYS_PWR_REG           0x1104
99df91b48fSMaksim Kozlov #define CMU_RESET_SYS_PWR_REG              0x110C
100df91b48fSMaksim Kozlov #define APLL_SYSCLK_SYS_PWR_REG            0x1120
101df91b48fSMaksim Kozlov #define MPLL_SYSCLK_SYS_PWR_REG            0x1124
102df91b48fSMaksim Kozlov #define VPLL_SYSCLK_SYS_PWR_REG            0x1128
103df91b48fSMaksim Kozlov #define EPLL_SYSCLK_SYS_PWR_REG            0x112C
104df91b48fSMaksim Kozlov #define CMU_CLKSTOP_GPS_ALIVE_SYS_PWR_REG  0x1138
105df91b48fSMaksim Kozlov #define CMU_RESET_GPS_ALIVE_SYS_PWR_REG    0x113C
106df91b48fSMaksim Kozlov #define CMU_CLKSTOP_CAM_SYS_PWR_REG        0x1140
107df91b48fSMaksim Kozlov #define CMU_CLKSTOP_TV_SYS_PWR_REG         0x1144
108df91b48fSMaksim Kozlov #define CMU_CLKSTOP_MFC_SYS_PWR_REG        0x1148
109df91b48fSMaksim Kozlov #define CMU_CLKSTOP_G3D_SYS_PWR_REG        0x114C
110df91b48fSMaksim Kozlov #define CMU_CLKSTOP_LCD0_SYS_PWR_REG       0x1150
111df91b48fSMaksim Kozlov #define CMU_CLKSTOP_LCD1_SYS_PWR_REG       0x1154
112df91b48fSMaksim Kozlov #define CMU_CLKSTOP_MAUDIO_SYS_PWR_REG     0x1158
113df91b48fSMaksim Kozlov #define CMU_CLKSTOP_GPS_SYS_PWR_REG        0x115C
114df91b48fSMaksim Kozlov #define CMU_RESET_CAM_SYS_PWR_REG          0x1160
115df91b48fSMaksim Kozlov #define CMU_RESET_TV_SYS_PWR_REG           0x1164
116df91b48fSMaksim Kozlov #define CMU_RESET_MFC_SYS_PWR_REG          0x1168
117df91b48fSMaksim Kozlov #define CMU_RESET_G3D_SYS_PWR_REG          0x116C
118df91b48fSMaksim Kozlov #define CMU_RESET_LCD0_SYS_PWR_REG         0x1170
119df91b48fSMaksim Kozlov #define CMU_RESET_LCD1_SYS_PWR_REG         0x1174
120df91b48fSMaksim Kozlov #define CMU_RESET_MAUDIO_SYS_PWR_REG       0x1178
121df91b48fSMaksim Kozlov #define CMU_RESET_GPS_SYS_PWR_REG          0x117C
122df91b48fSMaksim Kozlov #define TOP_BUS_SYS_PWR_REG                0x1180
123df91b48fSMaksim Kozlov #define TOP_RETENTION_SYS_PWR_REG          0x1184
124df91b48fSMaksim Kozlov #define TOP_PWR_SYS_PWR_REG                0x1188
125df91b48fSMaksim Kozlov #define LOGIC_RESET_SYS_PWR_REG            0x11A0
126df91b48fSMaksim Kozlov #define OneNANDXL_MEM_SYS_PWR_REG          0x11C0
127df91b48fSMaksim Kozlov #define MODEMIF_MEM_SYS_PWR_REG            0x11C4
128df91b48fSMaksim Kozlov #define USBDEVICE_MEM_SYS_PWR_REG          0x11CC
129df91b48fSMaksim Kozlov #define SDMMC_MEM_SYS_PWR_REG              0x11D0
130df91b48fSMaksim Kozlov #define CSSYS_MEM_SYS_PWR_REG              0x11D4
131df91b48fSMaksim Kozlov #define SECSS_MEM_SYS_PWR_REG              0x11D8
132df91b48fSMaksim Kozlov #define PCIe_MEM_SYS_PWR_REG               0x11E0
133df91b48fSMaksim Kozlov #define SATA_MEM_SYS_PWR_REG               0x11E4
134df91b48fSMaksim Kozlov #define PAD_RETENTION_DRAM_SYS_PWR_REG     0x1200
135df91b48fSMaksim Kozlov #define PAD_RETENTION_MAUDIO_SYS_PWR_REG   0x1204
136df91b48fSMaksim Kozlov #define PAD_RETENTION_GPIO_SYS_PWR_REG     0x1220
137df91b48fSMaksim Kozlov #define PAD_RETENTION_UART_SYS_PWR_REG     0x1224
138df91b48fSMaksim Kozlov #define PAD_RETENTION_MMCA_SYS_PWR_REG     0x1228
139df91b48fSMaksim Kozlov #define PAD_RETENTION_MMCB_SYS_PWR_REG     0x122C
140df91b48fSMaksim Kozlov #define PAD_RETENTION_EBIA_SYS_PWR_REG     0x1230
141df91b48fSMaksim Kozlov #define PAD_RETENTION_EBIB_SYS_PWR_REG     0x1234
142df91b48fSMaksim Kozlov #define PAD_ISOLATION_SYS_PWR_REG          0x1240
143df91b48fSMaksim Kozlov #define PAD_ALV_SEL_SYS_PWR_REG            0x1260
144df91b48fSMaksim Kozlov #define XUSBXTI_SYS_PWR_REG                0x1280
145df91b48fSMaksim Kozlov #define XXTI_SYS_PWR_REG                   0x1284
146df91b48fSMaksim Kozlov #define EXT_REGULATOR_SYS_PWR_REG          0x12C0
147df91b48fSMaksim Kozlov #define GPIO_MODE_SYS_PWR_REG              0x1300
148df91b48fSMaksim Kozlov #define GPIO_MODE_MAUDIO_SYS_PWR_REG       0x1340
149df91b48fSMaksim Kozlov #define CAM_SYS_PWR_REG                    0x1380
150df91b48fSMaksim Kozlov #define TV_SYS_PWR_REG                     0x1384
151df91b48fSMaksim Kozlov #define MFC_SYS_PWR_REG                    0x1388
152df91b48fSMaksim Kozlov #define G3D_SYS_PWR_REG                    0x138C
153df91b48fSMaksim Kozlov #define LCD0_SYS_PWR_REG                   0x1390
154df91b48fSMaksim Kozlov #define LCD1_SYS_PWR_REG                   0x1394
155df91b48fSMaksim Kozlov #define MAUDIO_SYS_PWR_REG                 0x1398
156df91b48fSMaksim Kozlov #define GPS_SYS_PWR_REG                    0x139C
157df91b48fSMaksim Kozlov #define GPS_ALIVE_SYS_PWR_REG              0x13A0
158df91b48fSMaksim Kozlov #define ARM_CORE0_CONFIGURATION 0x2000 /* Configure power mode of ARM_CORE0 */
159df91b48fSMaksim Kozlov #define ARM_CORE0_STATUS        0x2004 /* Check power mode of ARM_CORE0 */
160df91b48fSMaksim Kozlov #define ARM_CORE0_OPTION        0x2008 /* Sets control options for ARM_CORE0 */
161df91b48fSMaksim Kozlov #define ARM_CORE1_CONFIGURATION 0x2080 /* Configure power mode of ARM_CORE1 */
162df91b48fSMaksim Kozlov #define ARM_CORE1_STATUS        0x2084 /* Check power mode of ARM_CORE1 */
163df91b48fSMaksim Kozlov #define ARM_CORE1_OPTION        0x2088 /* Sets control options for ARM_CORE0 */
164df91b48fSMaksim Kozlov #define ARM_COMMON_OPTION       0x2408 /* Sets control options for ARM_COMMON */
165df91b48fSMaksim Kozlov /* Configure power mode of ARM_CPU_L2_0 */
166df91b48fSMaksim Kozlov #define ARM_CPU_L2_0_CONFIGURATION 0x2600
167df91b48fSMaksim Kozlov #define ARM_CPU_L2_0_STATUS        0x2604 /* Check power mode of ARM_CPU_L2_0 */
168df91b48fSMaksim Kozlov /* Configure power mode of ARM_CPU_L2_1 */
169df91b48fSMaksim Kozlov #define ARM_CPU_L2_1_CONFIGURATION 0x2620
170df91b48fSMaksim Kozlov #define ARM_CPU_L2_1_STATUS        0x2624 /* Check power mode of ARM_CPU_L2_1 */
171df91b48fSMaksim Kozlov /* Sets control options for PAD_RETENTION_MAUDIO */
172df91b48fSMaksim Kozlov #define PAD_RETENTION_MAUDIO_OPTION 0x3028
173df91b48fSMaksim Kozlov /* Sets control options for PAD_RETENTION_GPIO */
174df91b48fSMaksim Kozlov #define PAD_RETENTION_GPIO_OPTION   0x3108
175df91b48fSMaksim Kozlov /* Sets control options for PAD_RETENTION_UART */
176df91b48fSMaksim Kozlov #define PAD_RETENTION_UART_OPTION   0x3128
177df91b48fSMaksim Kozlov /* Sets control options for PAD_RETENTION_MMCA */
178df91b48fSMaksim Kozlov #define PAD_RETENTION_MMCA_OPTION   0x3148
179df91b48fSMaksim Kozlov /* Sets control options for PAD_RETENTION_MMCB */
180df91b48fSMaksim Kozlov #define PAD_RETENTION_MMCB_OPTION   0x3168
181df91b48fSMaksim Kozlov /* Sets control options for PAD_RETENTION_EBIA */
182df91b48fSMaksim Kozlov #define PAD_RETENTION_EBIA_OPTION   0x3188
183df91b48fSMaksim Kozlov /* Sets control options for PAD_RETENTION_EBIB */
184df91b48fSMaksim Kozlov #define PAD_RETENTION_EBIB_OPTION   0x31A8
185df91b48fSMaksim Kozlov #define PS_HOLD_CONTROL         0x330C /* PS_HOLD control register */
186df91b48fSMaksim Kozlov #define XUSBXTI_CONFIGURATION   0x3400 /* Configure the pad of XUSBXTI */
187df91b48fSMaksim Kozlov #define XUSBXTI_STATUS          0x3404 /* Check the pad of XUSBXTI */
188df91b48fSMaksim Kozlov /* Sets time required for XUSBXTI to be stabilized */
189df91b48fSMaksim Kozlov #define XUSBXTI_DURATION        0x341C
190df91b48fSMaksim Kozlov #define XXTI_CONFIGURATION      0x3420 /* Configure the pad of XXTI */
191df91b48fSMaksim Kozlov #define XXTI_STATUS             0x3424 /* Check the pad of XXTI */
192df91b48fSMaksim Kozlov /* Sets time required for XXTI to be stabilized */
193df91b48fSMaksim Kozlov #define XXTI_DURATION           0x343C
194df91b48fSMaksim Kozlov /* Sets time required for EXT_REGULATOR to be stabilized */
195df91b48fSMaksim Kozlov #define EXT_REGULATOR_DURATION  0x361C
196df91b48fSMaksim Kozlov #define CAM_CONFIGURATION       0x3C00 /* Configure power mode of CAM */
197df91b48fSMaksim Kozlov #define CAM_STATUS              0x3C04 /* Check power mode of CAM */
198df91b48fSMaksim Kozlov #define CAM_OPTION              0x3C08 /* Sets control options for CAM */
199df91b48fSMaksim Kozlov #define TV_CONFIGURATION        0x3C20 /* Configure power mode of TV */
200df91b48fSMaksim Kozlov #define TV_STATUS               0x3C24 /* Check power mode of TV */
201df91b48fSMaksim Kozlov #define TV_OPTION               0x3C28 /* Sets control options for TV */
202df91b48fSMaksim Kozlov #define MFC_CONFIGURATION       0x3C40 /* Configure power mode of MFC */
203df91b48fSMaksim Kozlov #define MFC_STATUS              0x3C44 /* Check power mode of MFC */
204df91b48fSMaksim Kozlov #define MFC_OPTION              0x3C48 /* Sets control options for MFC */
205df91b48fSMaksim Kozlov #define G3D_CONFIGURATION       0x3C60 /* Configure power mode of G3D */
206df91b48fSMaksim Kozlov #define G3D_STATUS              0x3C64 /* Check power mode of G3D */
207df91b48fSMaksim Kozlov #define G3D_OPTION              0x3C68 /* Sets control options for G3D */
208df91b48fSMaksim Kozlov #define LCD0_CONFIGURATION      0x3C80 /* Configure power mode of LCD0 */
209df91b48fSMaksim Kozlov #define LCD0_STATUS             0x3C84 /* Check power mode of LCD0 */
210df91b48fSMaksim Kozlov #define LCD0_OPTION             0x3C88 /* Sets control options for LCD0 */
211df91b48fSMaksim Kozlov #define LCD1_CONFIGURATION      0x3CA0 /* Configure power mode of LCD1 */
212df91b48fSMaksim Kozlov #define LCD1_STATUS             0x3CA4 /* Check power mode of LCD1 */
213df91b48fSMaksim Kozlov #define LCD1_OPTION             0x3CA8 /* Sets control options for LCD1 */
214df91b48fSMaksim Kozlov #define GPS_CONFIGURATION       0x3CE0 /* Configure power mode of GPS */
215df91b48fSMaksim Kozlov #define GPS_STATUS              0x3CE4 /* Check power mode of GPS */
216df91b48fSMaksim Kozlov #define GPS_OPTION              0x3CE8 /* Sets control options for GPS */
217df91b48fSMaksim Kozlov #define GPS_ALIVE_CONFIGURATION 0x3D00 /* Configure power mode of GPS */
218df91b48fSMaksim Kozlov #define GPS_ALIVE_STATUS        0x3D04 /* Check power mode of GPS */
219df91b48fSMaksim Kozlov #define GPS_ALIVE_OPTION        0x3D08 /* Sets control options for GPS */
220df91b48fSMaksim Kozlov 
221df91b48fSMaksim Kozlov #define EXYNOS4210_PMU_REGS_MEM_SIZE 0x3d0c
222df91b48fSMaksim Kozlov 
223df91b48fSMaksim Kozlov typedef struct Exynos4210PmuReg {
224df91b48fSMaksim Kozlov     const char  *name; /* for debug only */
225df91b48fSMaksim Kozlov     uint32_t     offset;
226df91b48fSMaksim Kozlov     uint32_t     reset_value;
227df91b48fSMaksim Kozlov } Exynos4210PmuReg;
228df91b48fSMaksim Kozlov 
229df91b48fSMaksim Kozlov static const Exynos4210PmuReg exynos4210_pmu_regs[] = {
230df91b48fSMaksim Kozlov     {"OM_STAT", OM_STAT, 0x00000000},
231df91b48fSMaksim Kozlov     {"RTC_CLKO_SEL", RTC_CLKO_SEL, 0x00000000},
232df91b48fSMaksim Kozlov     {"GNSS_RTC_OUT_CTRL", GNSS_RTC_OUT_CTRL, 0x00000001},
233df91b48fSMaksim Kozlov     {"SYSTEM_POWER_DOWN_CTRL", SYSTEM_POWER_DOWN_CTRL, 0x00010000},
234df91b48fSMaksim Kozlov     {"SYSTEM_POWER_DOWN_OPTION", SYSTEM_POWER_DOWN_OPTION, 0x03030000},
235df91b48fSMaksim Kozlov     {"SWRESET", SWRESET, 0x00000000},
236df91b48fSMaksim Kozlov     {"RST_STAT", RST_STAT, 0x00000000},
237df91b48fSMaksim Kozlov     {"WAKEUP_STAT", WAKEUP_STAT, 0x00000000},
238df91b48fSMaksim Kozlov     {"EINT_WAKEUP_MASK", EINT_WAKEUP_MASK, 0x00000000},
239df91b48fSMaksim Kozlov     {"WAKEUP_MASK", WAKEUP_MASK, 0x00000000},
240df91b48fSMaksim Kozlov     {"HDMI_PHY_CONTROL", HDMI_PHY_CONTROL, 0x00960000},
241df91b48fSMaksim Kozlov     {"USBDEVICE_PHY_CONTROL", USBDEVICE_PHY_CONTROL, 0x00000000},
242df91b48fSMaksim Kozlov     {"USBHOST_PHY_CONTROL", USBHOST_PHY_CONTROL, 0x00000000},
243df91b48fSMaksim Kozlov     {"DAC_PHY_CONTROL", DAC_PHY_CONTROL, 0x00000000},
244df91b48fSMaksim Kozlov     {"MIPI_PHY0_CONTROL", MIPI_PHY0_CONTROL, 0x00000000},
245df91b48fSMaksim Kozlov     {"MIPI_PHY1_CONTROL", MIPI_PHY1_CONTROL, 0x00000000},
246df91b48fSMaksim Kozlov     {"ADC_PHY_CONTROL", ADC_PHY_CONTROL, 0x00000001},
247df91b48fSMaksim Kozlov     {"PCIe_PHY_CONTROL", PCIe_PHY_CONTROL, 0x00000000},
248df91b48fSMaksim Kozlov     {"SATA_PHY_CONTROL", SATA_PHY_CONTROL, 0x00000000},
249df91b48fSMaksim Kozlov     {"INFORM0", INFORM0, 0x00000000},
250df91b48fSMaksim Kozlov     {"INFORM1", INFORM1, 0x00000000},
251df91b48fSMaksim Kozlov     {"INFORM2", INFORM2, 0x00000000},
252df91b48fSMaksim Kozlov     {"INFORM3", INFORM3, 0x00000000},
253df91b48fSMaksim Kozlov     {"INFORM4", INFORM4, 0x00000000},
254df91b48fSMaksim Kozlov     {"INFORM5", INFORM5, 0x00000000},
255df91b48fSMaksim Kozlov     {"INFORM6", INFORM6, 0x00000000},
256df91b48fSMaksim Kozlov     {"INFORM7", INFORM7, 0x00000000},
257df91b48fSMaksim Kozlov     {"PMU_DEBUG", PMU_DEBUG, 0x00000000},
258df91b48fSMaksim Kozlov     {"ARM_CORE0_SYS_PWR_REG", ARM_CORE0_SYS_PWR_REG, 0xFFFFFFFF},
259df91b48fSMaksim Kozlov     {"ARM_CORE1_SYS_PWR_REG", ARM_CORE1_SYS_PWR_REG, 0xFFFFFFFF},
260df91b48fSMaksim Kozlov     {"ARM_COMMON_SYS_PWR_REG", ARM_COMMON_SYS_PWR_REG, 0xFFFFFFFF},
261df91b48fSMaksim Kozlov     {"ARM_CPU_L2_0_SYS_PWR_REG", ARM_CPU_L2_0_SYS_PWR_REG, 0xFFFFFFFF},
262df91b48fSMaksim Kozlov     {"ARM_CPU_L2_1_SYS_PWR_REG", ARM_CPU_L2_1_SYS_PWR_REG, 0xFFFFFFFF},
263df91b48fSMaksim Kozlov     {"CMU_ACLKSTOP_SYS_PWR_REG", CMU_ACLKSTOP_SYS_PWR_REG, 0xFFFFFFFF},
264df91b48fSMaksim Kozlov     {"CMU_SCLKSTOP_SYS_PWR_REG", CMU_SCLKSTOP_SYS_PWR_REG, 0xFFFFFFFF},
265df91b48fSMaksim Kozlov     {"CMU_RESET_SYS_PWR_REG", CMU_RESET_SYS_PWR_REG, 0xFFFFFFFF},
266df91b48fSMaksim Kozlov     {"APLL_SYSCLK_SYS_PWR_REG", APLL_SYSCLK_SYS_PWR_REG, 0xFFFFFFFF},
267df91b48fSMaksim Kozlov     {"MPLL_SYSCLK_SYS_PWR_REG", MPLL_SYSCLK_SYS_PWR_REG, 0xFFFFFFFF},
268df91b48fSMaksim Kozlov     {"VPLL_SYSCLK_SYS_PWR_REG", VPLL_SYSCLK_SYS_PWR_REG, 0xFFFFFFFF},
269df91b48fSMaksim Kozlov     {"EPLL_SYSCLK_SYS_PWR_REG", EPLL_SYSCLK_SYS_PWR_REG, 0xFFFFFFFF},
270df91b48fSMaksim Kozlov     {"CMU_CLKSTOP_GPS_ALIVE_SYS_PWR_REG", CMU_CLKSTOP_GPS_ALIVE_SYS_PWR_REG,
271df91b48fSMaksim Kozlov             0xFFFFFFFF},
272df91b48fSMaksim Kozlov     {"CMU_RESET_GPS_ALIVE_SYS_PWR_REG", CMU_RESET_GPS_ALIVE_SYS_PWR_REG,
273df91b48fSMaksim Kozlov             0xFFFFFFFF},
274df91b48fSMaksim Kozlov     {"CMU_CLKSTOP_CAM_SYS_PWR_REG", CMU_CLKSTOP_CAM_SYS_PWR_REG, 0xFFFFFFFF},
275df91b48fSMaksim Kozlov     {"CMU_CLKSTOP_TV_SYS_PWR_REG", CMU_CLKSTOP_TV_SYS_PWR_REG, 0xFFFFFFFF},
276df91b48fSMaksim Kozlov     {"CMU_CLKSTOP_MFC_SYS_PWR_REG", CMU_CLKSTOP_MFC_SYS_PWR_REG, 0xFFFFFFFF},
277df91b48fSMaksim Kozlov     {"CMU_CLKSTOP_G3D_SYS_PWR_REG", CMU_CLKSTOP_G3D_SYS_PWR_REG, 0xFFFFFFFF},
278df91b48fSMaksim Kozlov     {"CMU_CLKSTOP_LCD0_SYS_PWR_REG", CMU_CLKSTOP_LCD0_SYS_PWR_REG, 0xFFFFFFFF},
279df91b48fSMaksim Kozlov     {"CMU_CLKSTOP_LCD1_SYS_PWR_REG", CMU_CLKSTOP_LCD1_SYS_PWR_REG, 0xFFFFFFFF},
280df91b48fSMaksim Kozlov     {"CMU_CLKSTOP_MAUDIO_SYS_PWR_REG", CMU_CLKSTOP_MAUDIO_SYS_PWR_REG,
281df91b48fSMaksim Kozlov             0xFFFFFFFF},
282df91b48fSMaksim Kozlov     {"CMU_CLKSTOP_GPS_SYS_PWR_REG", CMU_CLKSTOP_GPS_SYS_PWR_REG, 0xFFFFFFFF},
283df91b48fSMaksim Kozlov     {"CMU_RESET_CAM_SYS_PWR_REG", CMU_RESET_CAM_SYS_PWR_REG, 0xFFFFFFFF},
284df91b48fSMaksim Kozlov     {"CMU_RESET_TV_SYS_PWR_REG", CMU_RESET_TV_SYS_PWR_REG, 0xFFFFFFFF},
285df91b48fSMaksim Kozlov     {"CMU_RESET_MFC_SYS_PWR_REG", CMU_RESET_MFC_SYS_PWR_REG, 0xFFFFFFFF},
286df91b48fSMaksim Kozlov     {"CMU_RESET_G3D_SYS_PWR_REG", CMU_RESET_G3D_SYS_PWR_REG, 0xFFFFFFFF},
287df91b48fSMaksim Kozlov     {"CMU_RESET_LCD0_SYS_PWR_REG", CMU_RESET_LCD0_SYS_PWR_REG, 0xFFFFFFFF},
288df91b48fSMaksim Kozlov     {"CMU_RESET_LCD1_SYS_PWR_REG", CMU_RESET_LCD1_SYS_PWR_REG, 0xFFFFFFFF},
289df91b48fSMaksim Kozlov     {"CMU_RESET_MAUDIO_SYS_PWR_REG", CMU_RESET_MAUDIO_SYS_PWR_REG, 0xFFFFFFFF},
290df91b48fSMaksim Kozlov     {"CMU_RESET_GPS_SYS_PWR_REG", CMU_RESET_GPS_SYS_PWR_REG, 0xFFFFFFFF},
291df91b48fSMaksim Kozlov     {"TOP_BUS_SYS_PWR_REG", TOP_BUS_SYS_PWR_REG, 0xFFFFFFFF},
292df91b48fSMaksim Kozlov     {"TOP_RETENTION_SYS_PWR_REG", TOP_RETENTION_SYS_PWR_REG, 0xFFFFFFFF},
293df91b48fSMaksim Kozlov     {"TOP_PWR_SYS_PWR_REG", TOP_PWR_SYS_PWR_REG, 0xFFFFFFFF},
294df91b48fSMaksim Kozlov     {"LOGIC_RESET_SYS_PWR_REG", LOGIC_RESET_SYS_PWR_REG, 0xFFFFFFFF},
295df91b48fSMaksim Kozlov     {"OneNANDXL_MEM_SYS_PWR_REG", OneNANDXL_MEM_SYS_PWR_REG, 0xFFFFFFFF},
296df91b48fSMaksim Kozlov     {"MODEMIF_MEM_SYS_PWR_REG", MODEMIF_MEM_SYS_PWR_REG, 0xFFFFFFFF},
297df91b48fSMaksim Kozlov     {"USBDEVICE_MEM_SYS_PWR_REG", USBDEVICE_MEM_SYS_PWR_REG, 0xFFFFFFFF},
298df91b48fSMaksim Kozlov     {"SDMMC_MEM_SYS_PWR_REG", SDMMC_MEM_SYS_PWR_REG, 0xFFFFFFFF},
299df91b48fSMaksim Kozlov     {"CSSYS_MEM_SYS_PWR_REG", CSSYS_MEM_SYS_PWR_REG, 0xFFFFFFFF},
300df91b48fSMaksim Kozlov     {"SECSS_MEM_SYS_PWR_REG", SECSS_MEM_SYS_PWR_REG, 0xFFFFFFFF},
301df91b48fSMaksim Kozlov     {"PCIe_MEM_SYS_PWR_REG", PCIe_MEM_SYS_PWR_REG, 0xFFFFFFFF},
302df91b48fSMaksim Kozlov     {"SATA_MEM_SYS_PWR_REG", SATA_MEM_SYS_PWR_REG, 0xFFFFFFFF},
303df91b48fSMaksim Kozlov     {"PAD_RETENTION_DRAM_SYS_PWR_REG", PAD_RETENTION_DRAM_SYS_PWR_REG,
304df91b48fSMaksim Kozlov             0xFFFFFFFF},
305df91b48fSMaksim Kozlov     {"PAD_RETENTION_MAUDIO_SYS_PWR_REG", PAD_RETENTION_MAUDIO_SYS_PWR_REG,
306df91b48fSMaksim Kozlov             0xFFFFFFFF},
307df91b48fSMaksim Kozlov     {"PAD_RETENTION_GPIO_SYS_PWR_REG", PAD_RETENTION_GPIO_SYS_PWR_REG,
308df91b48fSMaksim Kozlov             0xFFFFFFFF},
309df91b48fSMaksim Kozlov     {"PAD_RETENTION_UART_SYS_PWR_REG", PAD_RETENTION_UART_SYS_PWR_REG,
310df91b48fSMaksim Kozlov             0xFFFFFFFF},
311df91b48fSMaksim Kozlov     {"PAD_RETENTION_MMCA_SYS_PWR_REG", PAD_RETENTION_MMCA_SYS_PWR_REG,
312df91b48fSMaksim Kozlov             0xFFFFFFFF},
313df91b48fSMaksim Kozlov     {"PAD_RETENTION_MMCB_SYS_PWR_REG", PAD_RETENTION_MMCB_SYS_PWR_REG,
314df91b48fSMaksim Kozlov             0xFFFFFFFF},
315df91b48fSMaksim Kozlov     {"PAD_RETENTION_EBIA_SYS_PWR_REG", PAD_RETENTION_EBIA_SYS_PWR_REG,
316df91b48fSMaksim Kozlov             0xFFFFFFFF},
317df91b48fSMaksim Kozlov     {"PAD_RETENTION_EBIB_SYS_PWR_REG", PAD_RETENTION_EBIB_SYS_PWR_REG,
318df91b48fSMaksim Kozlov             0xFFFFFFFF},
319df91b48fSMaksim Kozlov     {"PAD_ISOLATION_SYS_PWR_REG", PAD_ISOLATION_SYS_PWR_REG, 0xFFFFFFFF},
320df91b48fSMaksim Kozlov     {"PAD_ALV_SEL_SYS_PWR_REG", PAD_ALV_SEL_SYS_PWR_REG, 0xFFFFFFFF},
321df91b48fSMaksim Kozlov     {"XUSBXTI_SYS_PWR_REG", XUSBXTI_SYS_PWR_REG, 0xFFFFFFFF},
322df91b48fSMaksim Kozlov     {"XXTI_SYS_PWR_REG", XXTI_SYS_PWR_REG, 0xFFFFFFFF},
323df91b48fSMaksim Kozlov     {"EXT_REGULATOR_SYS_PWR_REG", EXT_REGULATOR_SYS_PWR_REG, 0xFFFFFFFF},
324df91b48fSMaksim Kozlov     {"GPIO_MODE_SYS_PWR_REG", GPIO_MODE_SYS_PWR_REG, 0xFFFFFFFF},
325df91b48fSMaksim Kozlov     {"GPIO_MODE_MAUDIO_SYS_PWR_REG", GPIO_MODE_MAUDIO_SYS_PWR_REG, 0xFFFFFFFF},
326df91b48fSMaksim Kozlov     {"CAM_SYS_PWR_REG", CAM_SYS_PWR_REG, 0xFFFFFFFF},
327df91b48fSMaksim Kozlov     {"TV_SYS_PWR_REG", TV_SYS_PWR_REG, 0xFFFFFFFF},
328df91b48fSMaksim Kozlov     {"MFC_SYS_PWR_REG", MFC_SYS_PWR_REG, 0xFFFFFFFF},
329df91b48fSMaksim Kozlov     {"G3D_SYS_PWR_REG", G3D_SYS_PWR_REG, 0xFFFFFFFF},
330df91b48fSMaksim Kozlov     {"LCD0_SYS_PWR_REG", LCD0_SYS_PWR_REG, 0xFFFFFFFF},
331df91b48fSMaksim Kozlov     {"LCD1_SYS_PWR_REG", LCD1_SYS_PWR_REG, 0xFFFFFFFF},
332df91b48fSMaksim Kozlov     {"MAUDIO_SYS_PWR_REG", MAUDIO_SYS_PWR_REG, 0xFFFFFFFF},
333df91b48fSMaksim Kozlov     {"GPS_SYS_PWR_REG", GPS_SYS_PWR_REG, 0xFFFFFFFF},
334df91b48fSMaksim Kozlov     {"GPS_ALIVE_SYS_PWR_REG", GPS_ALIVE_SYS_PWR_REG, 0xFFFFFFFF},
335df91b48fSMaksim Kozlov     {"ARM_CORE0_CONFIGURATION", ARM_CORE0_CONFIGURATION, 0x00000003},
336df91b48fSMaksim Kozlov     {"ARM_CORE0_STATUS", ARM_CORE0_STATUS, 0x00030003},
337df91b48fSMaksim Kozlov     {"ARM_CORE0_OPTION", ARM_CORE0_OPTION, 0x01010001},
338df91b48fSMaksim Kozlov     {"ARM_CORE1_CONFIGURATION", ARM_CORE1_CONFIGURATION, 0x00000003},
339df91b48fSMaksim Kozlov     {"ARM_CORE1_STATUS", ARM_CORE1_STATUS, 0x00030003},
340df91b48fSMaksim Kozlov     {"ARM_CORE1_OPTION", ARM_CORE1_OPTION, 0x01010001},
341df91b48fSMaksim Kozlov     {"ARM_COMMON_OPTION", ARM_COMMON_OPTION, 0x00000001},
342df91b48fSMaksim Kozlov     {"ARM_CPU_L2_0_CONFIGURATION", ARM_CPU_L2_0_CONFIGURATION, 0x00000003},
343df91b48fSMaksim Kozlov     {"ARM_CPU_L2_0_STATUS", ARM_CPU_L2_0_STATUS, 0x00000003},
344df91b48fSMaksim Kozlov     {"ARM_CPU_L2_1_CONFIGURATION", ARM_CPU_L2_1_CONFIGURATION, 0x00000003},
345df91b48fSMaksim Kozlov     {"ARM_CPU_L2_1_STATUS", ARM_CPU_L2_1_STATUS, 0x00000003},
346df91b48fSMaksim Kozlov     {"PAD_RETENTION_MAUDIO_OPTION", PAD_RETENTION_MAUDIO_OPTION, 0x00000000},
347df91b48fSMaksim Kozlov     {"PAD_RETENTION_GPIO_OPTION", PAD_RETENTION_GPIO_OPTION, 0x00000000},
348df91b48fSMaksim Kozlov     {"PAD_RETENTION_UART_OPTION", PAD_RETENTION_UART_OPTION, 0x00000000},
349df91b48fSMaksim Kozlov     {"PAD_RETENTION_MMCA_OPTION", PAD_RETENTION_MMCA_OPTION, 0x00000000},
350df91b48fSMaksim Kozlov     {"PAD_RETENTION_MMCB_OPTION", PAD_RETENTION_MMCB_OPTION, 0x00000000},
351df91b48fSMaksim Kozlov     {"PAD_RETENTION_EBIA_OPTION", PAD_RETENTION_EBIA_OPTION, 0x00000000},
352df91b48fSMaksim Kozlov     {"PAD_RETENTION_EBIB_OPTION", PAD_RETENTION_EBIB_OPTION, 0x00000000},
353df91b48fSMaksim Kozlov     {"PS_HOLD_CONTROL", PS_HOLD_CONTROL, 0x00005200},
354df91b48fSMaksim Kozlov     {"XUSBXTI_CONFIGURATION", XUSBXTI_CONFIGURATION, 0x00000001},
355df91b48fSMaksim Kozlov     {"XUSBXTI_STATUS", XUSBXTI_STATUS, 0x00000001},
356df91b48fSMaksim Kozlov     {"XUSBXTI_DURATION", XUSBXTI_DURATION, 0xFFF00000},
357df91b48fSMaksim Kozlov     {"XXTI_CONFIGURATION", XXTI_CONFIGURATION, 0x00000001},
358df91b48fSMaksim Kozlov     {"XXTI_STATUS", XXTI_STATUS, 0x00000001},
359df91b48fSMaksim Kozlov     {"XXTI_DURATION", XXTI_DURATION, 0xFFF00000},
360df91b48fSMaksim Kozlov     {"EXT_REGULATOR_DURATION", EXT_REGULATOR_DURATION, 0xFFF03FFF},
361df91b48fSMaksim Kozlov     {"CAM_CONFIGURATION", CAM_CONFIGURATION, 0x00000007},
362df91b48fSMaksim Kozlov     {"CAM_STATUS", CAM_STATUS, 0x00060007},
363df91b48fSMaksim Kozlov     {"CAM_OPTION", CAM_OPTION, 0x00000001},
364df91b48fSMaksim Kozlov     {"TV_CONFIGURATION", TV_CONFIGURATION, 0x00000007},
365df91b48fSMaksim Kozlov     {"TV_STATUS", TV_STATUS, 0x00060007},
366df91b48fSMaksim Kozlov     {"TV_OPTION", TV_OPTION, 0x00000001},
367df91b48fSMaksim Kozlov     {"MFC_CONFIGURATION", MFC_CONFIGURATION, 0x00000007},
368df91b48fSMaksim Kozlov     {"MFC_STATUS", MFC_STATUS, 0x00060007},
369df91b48fSMaksim Kozlov     {"MFC_OPTION", MFC_OPTION, 0x00000001},
370df91b48fSMaksim Kozlov     {"G3D_CONFIGURATION", G3D_CONFIGURATION, 0x00000007},
371df91b48fSMaksim Kozlov     {"G3D_STATUS", G3D_STATUS, 0x00060007},
372df91b48fSMaksim Kozlov     {"G3D_OPTION", G3D_OPTION, 0x00000001},
373df91b48fSMaksim Kozlov     {"LCD0_CONFIGURATION", LCD0_CONFIGURATION, 0x00000007},
374df91b48fSMaksim Kozlov     {"LCD0_STATUS", LCD0_STATUS, 0x00060007},
375df91b48fSMaksim Kozlov     {"LCD0_OPTION", LCD0_OPTION, 0x00000001},
376df91b48fSMaksim Kozlov     {"LCD1_CONFIGURATION", LCD1_CONFIGURATION, 0x00000007},
377df91b48fSMaksim Kozlov     {"LCD1_STATUS", LCD1_STATUS, 0x00060007},
378df91b48fSMaksim Kozlov     {"LCD1_OPTION", LCD1_OPTION, 0x00000001},
379df91b48fSMaksim Kozlov     {"GPS_CONFIGURATION", GPS_CONFIGURATION, 0x00000007},
380df91b48fSMaksim Kozlov     {"GPS_STATUS", GPS_STATUS, 0x00060007},
381df91b48fSMaksim Kozlov     {"GPS_OPTION", GPS_OPTION, 0x00000001},
382df91b48fSMaksim Kozlov     {"GPS_ALIVE_CONFIGURATION", GPS_ALIVE_CONFIGURATION, 0x00000007},
383df91b48fSMaksim Kozlov     {"GPS_ALIVE_STATUS", GPS_ALIVE_STATUS, 0x00060007},
384df91b48fSMaksim Kozlov     {"GPS_ALIVE_OPTION", GPS_ALIVE_OPTION, 0x00000001},
385df91b48fSMaksim Kozlov };
386df91b48fSMaksim Kozlov 
387c46b07f0SStefan Weil #define PMU_NUM_OF_REGISTERS ARRAY_SIZE(exynos4210_pmu_regs)
388df91b48fSMaksim Kozlov 
389b6e1df2eSAndreas Färber #define TYPE_EXYNOS4210_PMU "exynos4210.pmu"
390b6e1df2eSAndreas Färber #define EXYNOS4210_PMU(obj) \
391b6e1df2eSAndreas Färber     OBJECT_CHECK(Exynos4210PmuState, (obj), TYPE_EXYNOS4210_PMU)
392b6e1df2eSAndreas Färber 
393df91b48fSMaksim Kozlov typedef struct Exynos4210PmuState {
394b6e1df2eSAndreas Färber     SysBusDevice parent_obj;
395b6e1df2eSAndreas Färber 
396df91b48fSMaksim Kozlov     MemoryRegion iomem;
397df91b48fSMaksim Kozlov     uint32_t reg[PMU_NUM_OF_REGISTERS];
398df91b48fSMaksim Kozlov } Exynos4210PmuState;
399df91b48fSMaksim Kozlov 
400a8170e5eSAvi Kivity static uint64_t exynos4210_pmu_read(void *opaque, hwaddr offset,
401df91b48fSMaksim Kozlov                                     unsigned size)
402df91b48fSMaksim Kozlov {
403df91b48fSMaksim Kozlov     Exynos4210PmuState *s = (Exynos4210PmuState *)opaque;
404df91b48fSMaksim Kozlov     unsigned i;
405df91b48fSMaksim Kozlov     const Exynos4210PmuReg *reg_p = exynos4210_pmu_regs;
406df91b48fSMaksim Kozlov 
407df91b48fSMaksim Kozlov     for (i = 0; i < PMU_NUM_OF_REGISTERS; i++) {
408df91b48fSMaksim Kozlov         if (reg_p->offset == offset) {
409df91b48fSMaksim Kozlov             PRINT_DEBUG_EXTEND("%s [0x%04x] -> 0x%04x\n", reg_p->name,
410df91b48fSMaksim Kozlov                                    (uint32_t)offset, s->reg[i]);
411df91b48fSMaksim Kozlov             return s->reg[i];
412df91b48fSMaksim Kozlov         }
413df91b48fSMaksim Kozlov         reg_p++;
414df91b48fSMaksim Kozlov     }
415df91b48fSMaksim Kozlov     PRINT_DEBUG("QEMU PMU ERROR: bad read offset 0x%04x\n", (uint32_t)offset);
416df91b48fSMaksim Kozlov     return 0;
417df91b48fSMaksim Kozlov }
418df91b48fSMaksim Kozlov 
419a8170e5eSAvi Kivity static void exynos4210_pmu_write(void *opaque, hwaddr offset,
420df91b48fSMaksim Kozlov                                  uint64_t val, unsigned size)
421df91b48fSMaksim Kozlov {
422df91b48fSMaksim Kozlov     Exynos4210PmuState *s = (Exynos4210PmuState *)opaque;
423df91b48fSMaksim Kozlov     unsigned i;
424df91b48fSMaksim Kozlov     const Exynos4210PmuReg *reg_p = exynos4210_pmu_regs;
425df91b48fSMaksim Kozlov 
426df91b48fSMaksim Kozlov     for (i = 0; i < PMU_NUM_OF_REGISTERS; i++) {
427df91b48fSMaksim Kozlov         if (reg_p->offset == offset) {
428df91b48fSMaksim Kozlov             PRINT_DEBUG_EXTEND("%s <0x%04x> <- 0x%04x\n", reg_p->name,
429df91b48fSMaksim Kozlov                     (uint32_t)offset, (uint32_t)val);
430df91b48fSMaksim Kozlov             s->reg[i] = val;
431df91b48fSMaksim Kozlov             return;
432df91b48fSMaksim Kozlov         }
433df91b48fSMaksim Kozlov         reg_p++;
434df91b48fSMaksim Kozlov     }
435df91b48fSMaksim Kozlov     PRINT_DEBUG("QEMU PMU ERROR: bad write offset 0x%04x\n", (uint32_t)offset);
436df91b48fSMaksim Kozlov }
437df91b48fSMaksim Kozlov 
438df91b48fSMaksim Kozlov static const MemoryRegionOps exynos4210_pmu_ops = {
439df91b48fSMaksim Kozlov     .read = exynos4210_pmu_read,
440df91b48fSMaksim Kozlov     .write = exynos4210_pmu_write,
441df91b48fSMaksim Kozlov     .endianness = DEVICE_NATIVE_ENDIAN,
442df91b48fSMaksim Kozlov     .valid = {
443df91b48fSMaksim Kozlov         .min_access_size = 4,
444df91b48fSMaksim Kozlov         .max_access_size = 4,
445df91b48fSMaksim Kozlov         .unaligned = false
446df91b48fSMaksim Kozlov     }
447df91b48fSMaksim Kozlov };
448df91b48fSMaksim Kozlov 
449df91b48fSMaksim Kozlov static void exynos4210_pmu_reset(DeviceState *dev)
450df91b48fSMaksim Kozlov {
451b6e1df2eSAndreas Färber     Exynos4210PmuState *s = EXYNOS4210_PMU(dev);
452df91b48fSMaksim Kozlov     unsigned i;
453df91b48fSMaksim Kozlov 
454df91b48fSMaksim Kozlov     /* Set default values for registers */
455df91b48fSMaksim Kozlov     for (i = 0; i < PMU_NUM_OF_REGISTERS; i++) {
456df91b48fSMaksim Kozlov         s->reg[i] = exynos4210_pmu_regs[i].reset_value;
457df91b48fSMaksim Kozlov     }
458df91b48fSMaksim Kozlov }
459df91b48fSMaksim Kozlov 
460df91b48fSMaksim Kozlov static int exynos4210_pmu_init(SysBusDevice *dev)
461df91b48fSMaksim Kozlov {
462b6e1df2eSAndreas Färber     Exynos4210PmuState *s = EXYNOS4210_PMU(dev);
463df91b48fSMaksim Kozlov 
464df91b48fSMaksim Kozlov     /* memory mapping */
4653c161542SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(dev), &exynos4210_pmu_ops, s,
4663c161542SPaolo Bonzini                           "exynos4210.pmu", EXYNOS4210_PMU_REGS_MEM_SIZE);
467df91b48fSMaksim Kozlov     sysbus_init_mmio(dev, &s->iomem);
468df91b48fSMaksim Kozlov     return 0;
469df91b48fSMaksim Kozlov }
470df91b48fSMaksim Kozlov 
471df91b48fSMaksim Kozlov static const VMStateDescription exynos4210_pmu_vmstate = {
472df91b48fSMaksim Kozlov     .name = "exynos4210.pmu",
473df91b48fSMaksim Kozlov     .version_id = 1,
474df91b48fSMaksim Kozlov     .minimum_version_id = 1,
475df91b48fSMaksim Kozlov     .fields = (VMStateField[]) {
476df91b48fSMaksim Kozlov         VMSTATE_UINT32_ARRAY(reg, Exynos4210PmuState, PMU_NUM_OF_REGISTERS),
477df91b48fSMaksim Kozlov         VMSTATE_END_OF_LIST()
478df91b48fSMaksim Kozlov     }
479df91b48fSMaksim Kozlov };
480df91b48fSMaksim Kozlov 
481df91b48fSMaksim Kozlov static void exynos4210_pmu_class_init(ObjectClass *klass, void *data)
482df91b48fSMaksim Kozlov {
483df91b48fSMaksim Kozlov     DeviceClass *dc = DEVICE_CLASS(klass);
484df91b48fSMaksim Kozlov     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
485df91b48fSMaksim Kozlov 
486df91b48fSMaksim Kozlov     k->init = exynos4210_pmu_init;
487df91b48fSMaksim Kozlov     dc->reset = exynos4210_pmu_reset;
488df91b48fSMaksim Kozlov     dc->vmsd = &exynos4210_pmu_vmstate;
489df91b48fSMaksim Kozlov }
490df91b48fSMaksim Kozlov 
4918c43a6f0SAndreas Färber static const TypeInfo exynos4210_pmu_info = {
492b6e1df2eSAndreas Färber     .name          = TYPE_EXYNOS4210_PMU,
493df91b48fSMaksim Kozlov     .parent        = TYPE_SYS_BUS_DEVICE,
494df91b48fSMaksim Kozlov     .instance_size = sizeof(Exynos4210PmuState),
495df91b48fSMaksim Kozlov     .class_init    = exynos4210_pmu_class_init,
496df91b48fSMaksim Kozlov };
497df91b48fSMaksim Kozlov 
498df91b48fSMaksim Kozlov static void exynos4210_pmu_register(void)
499df91b48fSMaksim Kozlov {
500df91b48fSMaksim Kozlov     type_register_static(&exynos4210_pmu_info);
501df91b48fSMaksim Kozlov }
502df91b48fSMaksim Kozlov 
503df91b48fSMaksim Kozlov type_init(exynos4210_pmu_register)
504