xref: /qemu/hw/misc/edu.c (revision d73415a315471ac0b127ed3fad45c8ec5d711de1)
1b30934cbSJiri Slaby /*
2b30934cbSJiri Slaby  * QEMU educational PCI device
3b30934cbSJiri Slaby  *
4b30934cbSJiri Slaby  * Copyright (c) 2012-2015 Jiri Slaby
5b30934cbSJiri Slaby  *
6b30934cbSJiri Slaby  * Permission is hereby granted, free of charge, to any person obtaining a
7b30934cbSJiri Slaby  * copy of this software and associated documentation files (the "Software"),
8b30934cbSJiri Slaby  * to deal in the Software without restriction, including without limitation
9b30934cbSJiri Slaby  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10b30934cbSJiri Slaby  * and/or sell copies of the Software, and to permit persons to whom the
11b30934cbSJiri Slaby  * Software is furnished to do so, subject to the following conditions:
12b30934cbSJiri Slaby  *
13b30934cbSJiri Slaby  * The above copyright notice and this permission notice shall be included in
14b30934cbSJiri Slaby  * all copies or substantial portions of the Software.
15b30934cbSJiri Slaby  *
16b30934cbSJiri Slaby  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17b30934cbSJiri Slaby  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18b30934cbSJiri Slaby  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
19b30934cbSJiri Slaby  * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20b30934cbSJiri Slaby  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21b30934cbSJiri Slaby  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22b30934cbSJiri Slaby  * DEALINGS IN THE SOFTWARE.
23b30934cbSJiri Slaby  */
24b30934cbSJiri Slaby 
250d1c9782SPeter Maydell #include "qemu/osdep.h"
26de9b602eSPhilippe Mathieu-Daudé #include "qemu/units.h"
27b30934cbSJiri Slaby #include "hw/pci/pci.h"
28650d103dSMarkus Armbruster #include "hw/hw.h"
29eabb5782SPeter Xu #include "hw/pci/msi.h"
30b30934cbSJiri Slaby #include "qemu/timer.h"
31db1015e9SEduardo Habkost #include "qom/object.h"
32b30934cbSJiri Slaby #include "qemu/main-loop.h" /* iothread mutex */
330b8fa32fSMarkus Armbruster #include "qemu/module.h"
34b30934cbSJiri Slaby #include "qapi/visitor.h"
35b30934cbSJiri Slaby 
368371158bSLi Qiang #define TYPE_PCI_EDU_DEVICE "edu"
37db1015e9SEduardo Habkost typedef struct EduState EduState;
388110fa1dSEduardo Habkost DECLARE_INSTANCE_CHECKER(EduState, EDU,
398110fa1dSEduardo Habkost                          TYPE_PCI_EDU_DEVICE)
40b30934cbSJiri Slaby 
41b30934cbSJiri Slaby #define FACT_IRQ        0x00000001
42b30934cbSJiri Slaby #define DMA_IRQ         0x00000100
43b30934cbSJiri Slaby 
44b30934cbSJiri Slaby #define DMA_START       0x40000
45b30934cbSJiri Slaby #define DMA_SIZE        4096
46b30934cbSJiri Slaby 
47db1015e9SEduardo Habkost struct EduState {
48b30934cbSJiri Slaby     PCIDevice pdev;
49b30934cbSJiri Slaby     MemoryRegion mmio;
50b30934cbSJiri Slaby 
51b30934cbSJiri Slaby     QemuThread thread;
52b30934cbSJiri Slaby     QemuMutex thr_mutex;
53b30934cbSJiri Slaby     QemuCond thr_cond;
54b30934cbSJiri Slaby     bool stopping;
55b30934cbSJiri Slaby 
56b30934cbSJiri Slaby     uint32_t addr4;
57b30934cbSJiri Slaby     uint32_t fact;
58b30934cbSJiri Slaby #define EDU_STATUS_COMPUTING    0x01
59b30934cbSJiri Slaby #define EDU_STATUS_IRQFACT      0x80
60b30934cbSJiri Slaby     uint32_t status;
61b30934cbSJiri Slaby 
62b30934cbSJiri Slaby     uint32_t irq_status;
63b30934cbSJiri Slaby 
64b30934cbSJiri Slaby #define EDU_DMA_RUN             0x1
65b30934cbSJiri Slaby #define EDU_DMA_DIR(cmd)        (((cmd) & 0x2) >> 1)
66b30934cbSJiri Slaby # define EDU_DMA_FROM_PCI       0
67b30934cbSJiri Slaby # define EDU_DMA_TO_PCI         1
68b30934cbSJiri Slaby #define EDU_DMA_IRQ             0x4
69b30934cbSJiri Slaby     struct dma_state {
70b30934cbSJiri Slaby         dma_addr_t src;
71b30934cbSJiri Slaby         dma_addr_t dst;
72b30934cbSJiri Slaby         dma_addr_t cnt;
73b30934cbSJiri Slaby         dma_addr_t cmd;
74b30934cbSJiri Slaby     } dma;
75b30934cbSJiri Slaby     QEMUTimer dma_timer;
76b30934cbSJiri Slaby     char dma_buf[DMA_SIZE];
77b30934cbSJiri Slaby     uint64_t dma_mask;
78db1015e9SEduardo Habkost };
79b30934cbSJiri Slaby 
80eabb5782SPeter Xu static bool edu_msi_enabled(EduState *edu)
81eabb5782SPeter Xu {
82eabb5782SPeter Xu     return msi_enabled(&edu->pdev);
83eabb5782SPeter Xu }
84eabb5782SPeter Xu 
85b30934cbSJiri Slaby static void edu_raise_irq(EduState *edu, uint32_t val)
86b30934cbSJiri Slaby {
87b30934cbSJiri Slaby     edu->irq_status |= val;
88b30934cbSJiri Slaby     if (edu->irq_status) {
89eabb5782SPeter Xu         if (edu_msi_enabled(edu)) {
90eabb5782SPeter Xu             msi_notify(&edu->pdev, 0);
91eabb5782SPeter Xu         } else {
92b30934cbSJiri Slaby             pci_set_irq(&edu->pdev, 1);
93b30934cbSJiri Slaby         }
94b30934cbSJiri Slaby     }
95eabb5782SPeter Xu }
96b30934cbSJiri Slaby 
97b30934cbSJiri Slaby static void edu_lower_irq(EduState *edu, uint32_t val)
98b30934cbSJiri Slaby {
99b30934cbSJiri Slaby     edu->irq_status &= ~val;
100b30934cbSJiri Slaby 
101eabb5782SPeter Xu     if (!edu->irq_status && !edu_msi_enabled(edu)) {
102b30934cbSJiri Slaby         pci_set_irq(&edu->pdev, 0);
103b30934cbSJiri Slaby     }
104b30934cbSJiri Slaby }
105b30934cbSJiri Slaby 
1067fca21c8SLi Qiang static bool within(uint64_t addr, uint64_t start, uint64_t end)
107b30934cbSJiri Slaby {
108b30934cbSJiri Slaby     return start <= addr && addr < end;
109b30934cbSJiri Slaby }
110b30934cbSJiri Slaby 
1117fca21c8SLi Qiang static void edu_check_range(uint64_t addr, uint64_t size1, uint64_t start,
1127fca21c8SLi Qiang                 uint64_t size2)
113b30934cbSJiri Slaby {
1147fca21c8SLi Qiang     uint64_t end1 = addr + size1;
1157fca21c8SLi Qiang     uint64_t end2 = start + size2;
116b30934cbSJiri Slaby 
117b30934cbSJiri Slaby     if (within(addr, start, end2) &&
118b30934cbSJiri Slaby             end1 > addr && within(end1, start, end2)) {
119b30934cbSJiri Slaby         return;
120b30934cbSJiri Slaby     }
121b30934cbSJiri Slaby 
1227fca21c8SLi Qiang     hw_error("EDU: DMA range 0x%016"PRIx64"-0x%016"PRIx64
1237fca21c8SLi Qiang              " out of bounds (0x%016"PRIx64"-0x%016"PRIx64")!",
124b30934cbSJiri Slaby             addr, end1 - 1, start, end2 - 1);
125b30934cbSJiri Slaby }
126b30934cbSJiri Slaby 
127b30934cbSJiri Slaby static dma_addr_t edu_clamp_addr(const EduState *edu, dma_addr_t addr)
128b30934cbSJiri Slaby {
129b30934cbSJiri Slaby     dma_addr_t res = addr & edu->dma_mask;
130b30934cbSJiri Slaby 
131b30934cbSJiri Slaby     if (addr != res) {
132b30934cbSJiri Slaby         printf("EDU: clamping DMA %#.16"PRIx64" to %#.16"PRIx64"!\n", addr, res);
133b30934cbSJiri Slaby     }
134b30934cbSJiri Slaby 
135b30934cbSJiri Slaby     return res;
136b30934cbSJiri Slaby }
137b30934cbSJiri Slaby 
138b30934cbSJiri Slaby static void edu_dma_timer(void *opaque)
139b30934cbSJiri Slaby {
140b30934cbSJiri Slaby     EduState *edu = opaque;
141b30934cbSJiri Slaby     bool raise_irq = false;
142b30934cbSJiri Slaby 
143b30934cbSJiri Slaby     if (!(edu->dma.cmd & EDU_DMA_RUN)) {
144b30934cbSJiri Slaby         return;
145b30934cbSJiri Slaby     }
146b30934cbSJiri Slaby 
147b30934cbSJiri Slaby     if (EDU_DMA_DIR(edu->dma.cmd) == EDU_DMA_FROM_PCI) {
1487fca21c8SLi Qiang         uint64_t dst = edu->dma.dst;
149b30934cbSJiri Slaby         edu_check_range(dst, edu->dma.cnt, DMA_START, DMA_SIZE);
150b30934cbSJiri Slaby         dst -= DMA_START;
151b30934cbSJiri Slaby         pci_dma_read(&edu->pdev, edu_clamp_addr(edu, edu->dma.src),
152b30934cbSJiri Slaby                 edu->dma_buf + dst, edu->dma.cnt);
153b30934cbSJiri Slaby     } else {
1547fca21c8SLi Qiang         uint64_t src = edu->dma.src;
155b30934cbSJiri Slaby         edu_check_range(src, edu->dma.cnt, DMA_START, DMA_SIZE);
156b30934cbSJiri Slaby         src -= DMA_START;
157b30934cbSJiri Slaby         pci_dma_write(&edu->pdev, edu_clamp_addr(edu, edu->dma.dst),
158b30934cbSJiri Slaby                 edu->dma_buf + src, edu->dma.cnt);
159b30934cbSJiri Slaby     }
160b30934cbSJiri Slaby 
161b30934cbSJiri Slaby     edu->dma.cmd &= ~EDU_DMA_RUN;
162b30934cbSJiri Slaby     if (edu->dma.cmd & EDU_DMA_IRQ) {
163b30934cbSJiri Slaby         raise_irq = true;
164b30934cbSJiri Slaby     }
165b30934cbSJiri Slaby 
166b30934cbSJiri Slaby     if (raise_irq) {
167b30934cbSJiri Slaby         edu_raise_irq(edu, DMA_IRQ);
168b30934cbSJiri Slaby     }
169b30934cbSJiri Slaby }
170b30934cbSJiri Slaby 
171b30934cbSJiri Slaby static void dma_rw(EduState *edu, bool write, dma_addr_t *val, dma_addr_t *dma,
172b30934cbSJiri Slaby                 bool timer)
173b30934cbSJiri Slaby {
174b30934cbSJiri Slaby     if (write && (edu->dma.cmd & EDU_DMA_RUN)) {
175b30934cbSJiri Slaby         return;
176b30934cbSJiri Slaby     }
177b30934cbSJiri Slaby 
178b30934cbSJiri Slaby     if (write) {
179b30934cbSJiri Slaby         *dma = *val;
180b30934cbSJiri Slaby     } else {
181b30934cbSJiri Slaby         *val = *dma;
182b30934cbSJiri Slaby     }
183b30934cbSJiri Slaby 
184b30934cbSJiri Slaby     if (timer) {
185b30934cbSJiri Slaby         timer_mod(&edu->dma_timer, qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 100);
186b30934cbSJiri Slaby     }
187b30934cbSJiri Slaby }
188b30934cbSJiri Slaby 
189b30934cbSJiri Slaby static uint64_t edu_mmio_read(void *opaque, hwaddr addr, unsigned size)
190b30934cbSJiri Slaby {
191b30934cbSJiri Slaby     EduState *edu = opaque;
192b30934cbSJiri Slaby     uint64_t val = ~0ULL;
193b30934cbSJiri Slaby 
194c45eb53aSLi Qiang     if (addr < 0x80 && size != 4) {
195c45eb53aSLi Qiang         return val;
196c45eb53aSLi Qiang     }
197c45eb53aSLi Qiang 
198c45eb53aSLi Qiang     if (addr >= 0x80 && size != 4 && size != 8) {
199b30934cbSJiri Slaby         return val;
200b30934cbSJiri Slaby     }
201b30934cbSJiri Slaby 
202b30934cbSJiri Slaby     switch (addr) {
203b30934cbSJiri Slaby     case 0x00:
204b30934cbSJiri Slaby         val = 0x010000edu;
205b30934cbSJiri Slaby         break;
206b30934cbSJiri Slaby     case 0x04:
207b30934cbSJiri Slaby         val = edu->addr4;
208b30934cbSJiri Slaby         break;
209b30934cbSJiri Slaby     case 0x08:
210b30934cbSJiri Slaby         qemu_mutex_lock(&edu->thr_mutex);
211b30934cbSJiri Slaby         val = edu->fact;
212b30934cbSJiri Slaby         qemu_mutex_unlock(&edu->thr_mutex);
213b30934cbSJiri Slaby         break;
214b30934cbSJiri Slaby     case 0x20:
215*d73415a3SStefan Hajnoczi         val = qatomic_read(&edu->status);
216b30934cbSJiri Slaby         break;
217b30934cbSJiri Slaby     case 0x24:
218b30934cbSJiri Slaby         val = edu->irq_status;
219b30934cbSJiri Slaby         break;
220b30934cbSJiri Slaby     case 0x80:
221b30934cbSJiri Slaby         dma_rw(edu, false, &val, &edu->dma.src, false);
222b30934cbSJiri Slaby         break;
223b30934cbSJiri Slaby     case 0x88:
224b30934cbSJiri Slaby         dma_rw(edu, false, &val, &edu->dma.dst, false);
225b30934cbSJiri Slaby         break;
226b30934cbSJiri Slaby     case 0x90:
227b30934cbSJiri Slaby         dma_rw(edu, false, &val, &edu->dma.cnt, false);
228b30934cbSJiri Slaby         break;
229b30934cbSJiri Slaby     case 0x98:
230b30934cbSJiri Slaby         dma_rw(edu, false, &val, &edu->dma.cmd, false);
231b30934cbSJiri Slaby         break;
232b30934cbSJiri Slaby     }
233b30934cbSJiri Slaby 
234b30934cbSJiri Slaby     return val;
235b30934cbSJiri Slaby }
236b30934cbSJiri Slaby 
237b30934cbSJiri Slaby static void edu_mmio_write(void *opaque, hwaddr addr, uint64_t val,
238b30934cbSJiri Slaby                 unsigned size)
239b30934cbSJiri Slaby {
240b30934cbSJiri Slaby     EduState *edu = opaque;
241b30934cbSJiri Slaby 
242b30934cbSJiri Slaby     if (addr < 0x80 && size != 4) {
243b30934cbSJiri Slaby         return;
244b30934cbSJiri Slaby     }
245b30934cbSJiri Slaby 
246b30934cbSJiri Slaby     if (addr >= 0x80 && size != 4 && size != 8) {
247b30934cbSJiri Slaby         return;
248b30934cbSJiri Slaby     }
249b30934cbSJiri Slaby 
250b30934cbSJiri Slaby     switch (addr) {
251b30934cbSJiri Slaby     case 0x04:
252b30934cbSJiri Slaby         edu->addr4 = ~val;
253b30934cbSJiri Slaby         break;
254b30934cbSJiri Slaby     case 0x08:
255*d73415a3SStefan Hajnoczi         if (qatomic_read(&edu->status) & EDU_STATUS_COMPUTING) {
256b30934cbSJiri Slaby             break;
257b30934cbSJiri Slaby         }
258b30934cbSJiri Slaby         /* EDU_STATUS_COMPUTING cannot go 0->1 concurrently, because it is only
259b30934cbSJiri Slaby          * set in this function and it is under the iothread mutex.
260b30934cbSJiri Slaby          */
261b30934cbSJiri Slaby         qemu_mutex_lock(&edu->thr_mutex);
262b30934cbSJiri Slaby         edu->fact = val;
263*d73415a3SStefan Hajnoczi         qatomic_or(&edu->status, EDU_STATUS_COMPUTING);
264b30934cbSJiri Slaby         qemu_cond_signal(&edu->thr_cond);
265b30934cbSJiri Slaby         qemu_mutex_unlock(&edu->thr_mutex);
266b30934cbSJiri Slaby         break;
267b30934cbSJiri Slaby     case 0x20:
268b30934cbSJiri Slaby         if (val & EDU_STATUS_IRQFACT) {
269*d73415a3SStefan Hajnoczi             qatomic_or(&edu->status, EDU_STATUS_IRQFACT);
270b30934cbSJiri Slaby         } else {
271*d73415a3SStefan Hajnoczi             qatomic_and(&edu->status, ~EDU_STATUS_IRQFACT);
272b30934cbSJiri Slaby         }
273b30934cbSJiri Slaby         break;
274b30934cbSJiri Slaby     case 0x60:
275b30934cbSJiri Slaby         edu_raise_irq(edu, val);
276b30934cbSJiri Slaby         break;
277b30934cbSJiri Slaby     case 0x64:
278b30934cbSJiri Slaby         edu_lower_irq(edu, val);
279b30934cbSJiri Slaby         break;
280b30934cbSJiri Slaby     case 0x80:
281b30934cbSJiri Slaby         dma_rw(edu, true, &val, &edu->dma.src, false);
282b30934cbSJiri Slaby         break;
283b30934cbSJiri Slaby     case 0x88:
284b30934cbSJiri Slaby         dma_rw(edu, true, &val, &edu->dma.dst, false);
285b30934cbSJiri Slaby         break;
286b30934cbSJiri Slaby     case 0x90:
287b30934cbSJiri Slaby         dma_rw(edu, true, &val, &edu->dma.cnt, false);
288b30934cbSJiri Slaby         break;
289b30934cbSJiri Slaby     case 0x98:
290b30934cbSJiri Slaby         if (!(val & EDU_DMA_RUN)) {
291b30934cbSJiri Slaby             break;
292b30934cbSJiri Slaby         }
293b30934cbSJiri Slaby         dma_rw(edu, true, &val, &edu->dma.cmd, true);
294b30934cbSJiri Slaby         break;
295b30934cbSJiri Slaby     }
296b30934cbSJiri Slaby }
297b30934cbSJiri Slaby 
298b30934cbSJiri Slaby static const MemoryRegionOps edu_mmio_ops = {
299b30934cbSJiri Slaby     .read = edu_mmio_read,
300b30934cbSJiri Slaby     .write = edu_mmio_write,
301b30934cbSJiri Slaby     .endianness = DEVICE_NATIVE_ENDIAN,
30220fb3105SLi Qiang     .valid = {
30320fb3105SLi Qiang         .min_access_size = 4,
30420fb3105SLi Qiang         .max_access_size = 8,
30520fb3105SLi Qiang     },
30620fb3105SLi Qiang     .impl = {
30720fb3105SLi Qiang         .min_access_size = 4,
30820fb3105SLi Qiang         .max_access_size = 8,
30920fb3105SLi Qiang     },
31020fb3105SLi Qiang 
311b30934cbSJiri Slaby };
312b30934cbSJiri Slaby 
313b30934cbSJiri Slaby /*
314631b22eaSStefan Weil  * We purposely use a thread, so that users are forced to wait for the status
315b30934cbSJiri Slaby  * register.
316b30934cbSJiri Slaby  */
317b30934cbSJiri Slaby static void *edu_fact_thread(void *opaque)
318b30934cbSJiri Slaby {
319b30934cbSJiri Slaby     EduState *edu = opaque;
320b30934cbSJiri Slaby 
321b30934cbSJiri Slaby     while (1) {
322b30934cbSJiri Slaby         uint32_t val, ret = 1;
323b30934cbSJiri Slaby 
324b30934cbSJiri Slaby         qemu_mutex_lock(&edu->thr_mutex);
325*d73415a3SStefan Hajnoczi         while ((qatomic_read(&edu->status) & EDU_STATUS_COMPUTING) == 0 &&
326b30934cbSJiri Slaby                         !edu->stopping) {
327b30934cbSJiri Slaby             qemu_cond_wait(&edu->thr_cond, &edu->thr_mutex);
328b30934cbSJiri Slaby         }
329b30934cbSJiri Slaby 
330b30934cbSJiri Slaby         if (edu->stopping) {
331b30934cbSJiri Slaby             qemu_mutex_unlock(&edu->thr_mutex);
332b30934cbSJiri Slaby             break;
333b30934cbSJiri Slaby         }
334b30934cbSJiri Slaby 
335b30934cbSJiri Slaby         val = edu->fact;
336b30934cbSJiri Slaby         qemu_mutex_unlock(&edu->thr_mutex);
337b30934cbSJiri Slaby 
338b30934cbSJiri Slaby         while (val > 0) {
339b30934cbSJiri Slaby             ret *= val--;
340b30934cbSJiri Slaby         }
341b30934cbSJiri Slaby 
342b30934cbSJiri Slaby         /*
343b30934cbSJiri Slaby          * We should sleep for a random period here, so that students are
344b30934cbSJiri Slaby          * forced to check the status properly.
345b30934cbSJiri Slaby          */
346b30934cbSJiri Slaby 
347b30934cbSJiri Slaby         qemu_mutex_lock(&edu->thr_mutex);
348b30934cbSJiri Slaby         edu->fact = ret;
349b30934cbSJiri Slaby         qemu_mutex_unlock(&edu->thr_mutex);
350*d73415a3SStefan Hajnoczi         qatomic_and(&edu->status, ~EDU_STATUS_COMPUTING);
351b30934cbSJiri Slaby 
352*d73415a3SStefan Hajnoczi         if (qatomic_read(&edu->status) & EDU_STATUS_IRQFACT) {
353b30934cbSJiri Slaby             qemu_mutex_lock_iothread();
354b30934cbSJiri Slaby             edu_raise_irq(edu, FACT_IRQ);
355b30934cbSJiri Slaby             qemu_mutex_unlock_iothread();
356b30934cbSJiri Slaby         }
357b30934cbSJiri Slaby     }
358b30934cbSJiri Slaby 
359b30934cbSJiri Slaby     return NULL;
360b30934cbSJiri Slaby }
361b30934cbSJiri Slaby 
362f922254cSCao jin static void pci_edu_realize(PCIDevice *pdev, Error **errp)
363b30934cbSJiri Slaby {
364a519e389SLi Qiang     EduState *edu = EDU(pdev);
365b30934cbSJiri Slaby     uint8_t *pci_conf = pdev->config;
366b30934cbSJiri Slaby 
367c25a67f0SPaolo Bonzini     pci_config_set_interrupt_pin(pci_conf, 1);
368c25a67f0SPaolo Bonzini 
369c25a67f0SPaolo Bonzini     if (msi_init(pdev, 0, 1, true, false, errp)) {
370c25a67f0SPaolo Bonzini         return;
371c25a67f0SPaolo Bonzini     }
372c25a67f0SPaolo Bonzini 
373b30934cbSJiri Slaby     timer_init_ms(&edu->dma_timer, QEMU_CLOCK_VIRTUAL, edu_dma_timer, edu);
374b30934cbSJiri Slaby 
375b30934cbSJiri Slaby     qemu_mutex_init(&edu->thr_mutex);
376b30934cbSJiri Slaby     qemu_cond_init(&edu->thr_cond);
377b30934cbSJiri Slaby     qemu_thread_create(&edu->thread, "edu", edu_fact_thread,
378b30934cbSJiri Slaby                        edu, QEMU_THREAD_JOINABLE);
379b30934cbSJiri Slaby 
380b30934cbSJiri Slaby     memory_region_init_io(&edu->mmio, OBJECT(edu), &edu_mmio_ops, edu,
381de9b602eSPhilippe Mathieu-Daudé                     "edu-mmio", 1 * MiB);
382b30934cbSJiri Slaby     pci_register_bar(pdev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &edu->mmio);
383b30934cbSJiri Slaby }
384b30934cbSJiri Slaby 
385b30934cbSJiri Slaby static void pci_edu_uninit(PCIDevice *pdev)
386b30934cbSJiri Slaby {
387a519e389SLi Qiang     EduState *edu = EDU(pdev);
388b30934cbSJiri Slaby 
389b30934cbSJiri Slaby     qemu_mutex_lock(&edu->thr_mutex);
390b30934cbSJiri Slaby     edu->stopping = true;
391b30934cbSJiri Slaby     qemu_mutex_unlock(&edu->thr_mutex);
392b30934cbSJiri Slaby     qemu_cond_signal(&edu->thr_cond);
393b30934cbSJiri Slaby     qemu_thread_join(&edu->thread);
394b30934cbSJiri Slaby 
395b30934cbSJiri Slaby     qemu_cond_destroy(&edu->thr_cond);
396b30934cbSJiri Slaby     qemu_mutex_destroy(&edu->thr_mutex);
397b30934cbSJiri Slaby 
398b30934cbSJiri Slaby     timer_del(&edu->dma_timer);
399812e710aSFei Li     msi_uninit(pdev);
400b30934cbSJiri Slaby }
401b30934cbSJiri Slaby 
402b30934cbSJiri Slaby static void edu_instance_init(Object *obj)
403b30934cbSJiri Slaby {
404b30934cbSJiri Slaby     EduState *edu = EDU(obj);
405b30934cbSJiri Slaby 
406b30934cbSJiri Slaby     edu->dma_mask = (1UL << 28) - 1;
40764a7b8deSFelipe Franciosi     object_property_add_uint64_ptr(obj, "dma_mask",
408d2623129SMarkus Armbruster                                    &edu->dma_mask, OBJ_PROP_FLAG_READWRITE);
409b30934cbSJiri Slaby }
410b30934cbSJiri Slaby 
411b30934cbSJiri Slaby static void edu_class_init(ObjectClass *class, void *data)
412b30934cbSJiri Slaby {
413aae04907Skumar sourav     DeviceClass *dc = DEVICE_CLASS(class);
414b30934cbSJiri Slaby     PCIDeviceClass *k = PCI_DEVICE_CLASS(class);
415b30934cbSJiri Slaby 
416f922254cSCao jin     k->realize = pci_edu_realize;
417b30934cbSJiri Slaby     k->exit = pci_edu_uninit;
418b30934cbSJiri Slaby     k->vendor_id = PCI_VENDOR_ID_QEMU;
419b30934cbSJiri Slaby     k->device_id = 0x11e8;
420b30934cbSJiri Slaby     k->revision = 0x10;
421b30934cbSJiri Slaby     k->class_id = PCI_CLASS_OTHERS;
422aae04907Skumar sourav     set_bit(DEVICE_CATEGORY_MISC, dc->categories);
423b30934cbSJiri Slaby }
424b30934cbSJiri Slaby 
425b30934cbSJiri Slaby static void pci_edu_register_types(void)
426b30934cbSJiri Slaby {
427fd3b02c8SEduardo Habkost     static InterfaceInfo interfaces[] = {
428fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
429fd3b02c8SEduardo Habkost         { },
430fd3b02c8SEduardo Habkost     };
431b30934cbSJiri Slaby     static const TypeInfo edu_info = {
4328371158bSLi Qiang         .name          = TYPE_PCI_EDU_DEVICE,
433b30934cbSJiri Slaby         .parent        = TYPE_PCI_DEVICE,
434b30934cbSJiri Slaby         .instance_size = sizeof(EduState),
435b30934cbSJiri Slaby         .instance_init = edu_instance_init,
436b30934cbSJiri Slaby         .class_init    = edu_class_init,
437fd3b02c8SEduardo Habkost         .interfaces = interfaces,
438b30934cbSJiri Slaby     };
439b30934cbSJiri Slaby 
440b30934cbSJiri Slaby     type_register_static(&edu_info);
441b30934cbSJiri Slaby }
442b30934cbSJiri Slaby type_init(pci_edu_register_types)
443