xref: /qemu/hw/misc/eccmemctl.c (revision 64552b6be4758d3a774f7787b294543ccebd5358)
17eb0c8e8Sblueswir1 /*
27eb0c8e8Sblueswir1  * QEMU Sparc Sun4m ECC memory controller emulation
37eb0c8e8Sblueswir1  *
47eb0c8e8Sblueswir1  * Copyright (c) 2007 Robert Reif
57eb0c8e8Sblueswir1  *
67eb0c8e8Sblueswir1  * Permission is hereby granted, free of charge, to any person obtaining a copy
77eb0c8e8Sblueswir1  * of this software and associated documentation files (the "Software"), to deal
87eb0c8e8Sblueswir1  * in the Software without restriction, including without limitation the rights
97eb0c8e8Sblueswir1  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
107eb0c8e8Sblueswir1  * copies of the Software, and to permit persons to whom the Software is
117eb0c8e8Sblueswir1  * furnished to do so, subject to the following conditions:
127eb0c8e8Sblueswir1  *
137eb0c8e8Sblueswir1  * The above copyright notice and this permission notice shall be included in
147eb0c8e8Sblueswir1  * all copies or substantial portions of the Software.
157eb0c8e8Sblueswir1  *
167eb0c8e8Sblueswir1  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
177eb0c8e8Sblueswir1  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
187eb0c8e8Sblueswir1  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
197eb0c8e8Sblueswir1  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
207eb0c8e8Sblueswir1  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
217eb0c8e8Sblueswir1  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
227eb0c8e8Sblueswir1  * THE SOFTWARE.
237eb0c8e8Sblueswir1  */
2449e66373SBlue Swirl 
250d1c9782SPeter Maydell #include "qemu/osdep.h"
26*64552b6bSMarkus Armbruster #include "hw/irq.h"
2783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
280b8fa32fSMarkus Armbruster #include "qemu/module.h"
2997bf4851SBlue Swirl #include "trace.h"
307eb0c8e8Sblueswir1 
317eb0c8e8Sblueswir1 /* There are 3 versions of this chip used in SMP sun4m systems:
327eb0c8e8Sblueswir1  * MCC (version 0, implementation 0) SS-600MP
337eb0c8e8Sblueswir1  * EMC (version 0, implementation 1) SS-10
347eb0c8e8Sblueswir1  * SMC (version 0, implementation 2) SS-10SX and SS-20
355ac574c4SBlue Swirl  *
365ac574c4SBlue Swirl  * Chipset docs:
375ac574c4SBlue Swirl  * "Sun-4M System Architecture (revision 2.0) by Chuck Narad", 950-1373-01,
385ac574c4SBlue Swirl  * http://mediacast.sun.com/users/Barton808/media/Sun4M_SystemArchitecture_edited2.pdf
397eb0c8e8Sblueswir1  */
407eb0c8e8Sblueswir1 
410bb3602cSblueswir1 #define ECC_MCC        0x00000000
420bb3602cSblueswir1 #define ECC_EMC        0x10000000
430bb3602cSblueswir1 #define ECC_SMC        0x20000000
440bb3602cSblueswir1 
458f2ad0a3Sblueswir1 /* Register indexes */
46dd53ded3Sblueswir1 #define ECC_MER        0               /* Memory Enable Register */
478f2ad0a3Sblueswir1 #define ECC_MDR        1               /* Memory Delay Register */
488f2ad0a3Sblueswir1 #define ECC_MFSR       2               /* Memory Fault Status Register */
498f2ad0a3Sblueswir1 #define ECC_VCR        3               /* Video Configuration Register */
508f2ad0a3Sblueswir1 #define ECC_MFAR0      4               /* Memory Fault Address Register 0 */
518f2ad0a3Sblueswir1 #define ECC_MFAR1      5               /* Memory Fault Address Register 1 */
528f2ad0a3Sblueswir1 #define ECC_DR         6               /* Diagnostic Register */
538f2ad0a3Sblueswir1 #define ECC_ECR0       7               /* Event Count Register 0 */
548f2ad0a3Sblueswir1 #define ECC_ECR1       8               /* Event Count Register 1 */
557eb0c8e8Sblueswir1 
567eb0c8e8Sblueswir1 /* ECC fault control register */
57dd53ded3Sblueswir1 #define ECC_MER_EE     0x00000001      /* Enable ECC checking */
5877f193daSblueswir1 #define ECC_MER_EI     0x00000002      /* Enable Interrupts on
5977f193daSblueswir1                                           correctable errors */
60dd53ded3Sblueswir1 #define ECC_MER_MRR0   0x00000004      /* SIMM 0 */
61dd53ded3Sblueswir1 #define ECC_MER_MRR1   0x00000008      /* SIMM 1 */
62dd53ded3Sblueswir1 #define ECC_MER_MRR2   0x00000010      /* SIMM 2 */
63dd53ded3Sblueswir1 #define ECC_MER_MRR3   0x00000020      /* SIMM 3 */
64dd53ded3Sblueswir1 #define ECC_MER_MRR4   0x00000040      /* SIMM 4 */
65dd53ded3Sblueswir1 #define ECC_MER_MRR5   0x00000080      /* SIMM 5 */
66dd53ded3Sblueswir1 #define ECC_MER_MRR6   0x00000100      /* SIMM 6 */
67dd53ded3Sblueswir1 #define ECC_MER_MRR7   0x00000200      /* SIMM 7 */
680bb3602cSblueswir1 #define ECC_MER_REU    0x00000100      /* Memory Refresh Enable (600MP) */
69dd53ded3Sblueswir1 #define ECC_MER_MRR    0x000003fc      /* MRR mask */
700bb3602cSblueswir1 #define ECC_MER_A      0x00000400      /* Memory controller addr map select */
7177f193daSblueswir1 #define ECC_MER_DCI    0x00000800      /* Disables Coherent Invalidate ACK */
72dd53ded3Sblueswir1 #define ECC_MER_VER    0x0f000000      /* Version */
73dd53ded3Sblueswir1 #define ECC_MER_IMPL   0xf0000000      /* Implementation */
740bb3602cSblueswir1 #define ECC_MER_MASK_0 0x00000103      /* Version 0 (MCC) mask */
750bb3602cSblueswir1 #define ECC_MER_MASK_1 0x00000bff      /* Version 1 (EMC) mask */
760bb3602cSblueswir1 #define ECC_MER_MASK_2 0x00000bff      /* Version 2 (SMC) mask */
77dd53ded3Sblueswir1 
78dd53ded3Sblueswir1 /* ECC memory delay register */
79dd53ded3Sblueswir1 #define ECC_MDR_RRI    0x000003ff      /* Refresh Request Interval */
80dd53ded3Sblueswir1 #define ECC_MDR_MI     0x00001c00      /* MIH Delay */
81dd53ded3Sblueswir1 #define ECC_MDR_CI     0x0000e000      /* Coherent Invalidate Delay */
82dd53ded3Sblueswir1 #define ECC_MDR_MDL    0x001f0000      /* MBus Master arbitration delay */
83dd53ded3Sblueswir1 #define ECC_MDR_MDH    0x03e00000      /* MBus Master arbitration delay */
84dd53ded3Sblueswir1 #define ECC_MDR_GAD    0x7c000000      /* Graphics Arbitration Delay */
85dd53ded3Sblueswir1 #define ECC_MDR_RSC    0x80000000      /* Refresh load control */
86dd53ded3Sblueswir1 #define ECC_MDR_MASK   0x7fffffff
877eb0c8e8Sblueswir1 
887eb0c8e8Sblueswir1 /* ECC fault status register */
89dd53ded3Sblueswir1 #define ECC_MFSR_CE    0x00000001      /* Correctable error */
90dd53ded3Sblueswir1 #define ECC_MFSR_BS    0x00000002      /* C2 graphics bad slot access */
91dd53ded3Sblueswir1 #define ECC_MFSR_TO    0x00000004      /* Timeout on write */
92dd53ded3Sblueswir1 #define ECC_MFSR_UE    0x00000008      /* Uncorrectable error */
93dd53ded3Sblueswir1 #define ECC_MFSR_DW    0x000000f0      /* Index of double word in block */
94dd53ded3Sblueswir1 #define ECC_MFSR_SYND  0x0000ff00      /* Syndrome for correctable error */
95dd53ded3Sblueswir1 #define ECC_MFSR_ME    0x00010000      /* Multiple errors */
96dd53ded3Sblueswir1 #define ECC_MFSR_C2ERR 0x00020000      /* C2 graphics error */
977eb0c8e8Sblueswir1 
987eb0c8e8Sblueswir1 /* ECC fault address register 0 */
99dd53ded3Sblueswir1 #define ECC_MFAR0_PADDR 0x0000000f     /* PA[32-35] */
100dd53ded3Sblueswir1 #define ECC_MFAR0_TYPE  0x000000f0     /* Transaction type */
101dd53ded3Sblueswir1 #define ECC_MFAR0_SIZE  0x00000700     /* Transaction size */
102dd53ded3Sblueswir1 #define ECC_MFAR0_CACHE 0x00000800     /* Mapped cacheable */
103dd53ded3Sblueswir1 #define ECC_MFAR0_LOCK  0x00001000     /* Error occurred in atomic cycle */
104dd53ded3Sblueswir1 #define ECC_MFAR0_BMODE 0x00002000     /* Boot mode */
105dd53ded3Sblueswir1 #define ECC_MFAR0_VADDR 0x003fc000     /* VA[12-19] (superset bits) */
106dd53ded3Sblueswir1 #define ECC_MFAR0_S     0x08000000     /* Supervisor mode */
107dd53ded3Sblueswir1 #define ECC_MFARO_MID   0xf0000000     /* Module ID */
1087eb0c8e8Sblueswir1 
1097eb0c8e8Sblueswir1 /* ECC diagnostic register */
110dd53ded3Sblueswir1 #define ECC_DR_CBX     0x00000001
111dd53ded3Sblueswir1 #define ECC_DR_CB0     0x00000002
112dd53ded3Sblueswir1 #define ECC_DR_CB1     0x00000004
113dd53ded3Sblueswir1 #define ECC_DR_CB2     0x00000008
114dd53ded3Sblueswir1 #define ECC_DR_CB4     0x00000010
115dd53ded3Sblueswir1 #define ECC_DR_CB8     0x00000020
116dd53ded3Sblueswir1 #define ECC_DR_CB16    0x00000040
117dd53ded3Sblueswir1 #define ECC_DR_CB32    0x00000080
118dd53ded3Sblueswir1 #define ECC_DR_DMODE   0x00000c00
1197eb0c8e8Sblueswir1 
120dd53ded3Sblueswir1 #define ECC_NREGS      9
1217eb0c8e8Sblueswir1 #define ECC_SIZE       (ECC_NREGS * sizeof(uint32_t))
122dd53ded3Sblueswir1 
123dd53ded3Sblueswir1 #define ECC_DIAG_SIZE  4
124dd53ded3Sblueswir1 #define ECC_DIAG_MASK  (ECC_DIAG_SIZE - 1)
1257eb0c8e8Sblueswir1 
126100bb15cSAndreas Färber #define TYPE_ECC_MEMCTL "eccmemctl"
127100bb15cSAndreas Färber #define ECC_MEMCTL(obj) OBJECT_CHECK(ECCState, (obj), TYPE_ECC_MEMCTL)
128100bb15cSAndreas Färber 
1297eb0c8e8Sblueswir1 typedef struct ECCState {
130100bb15cSAndreas Färber     SysBusDevice parent_obj;
131100bb15cSAndreas Färber 
1327ef57ccaSAvi Kivity     MemoryRegion iomem, iomem_diag;
133e42c20b4Sblueswir1     qemu_irq irq;
1347eb0c8e8Sblueswir1     uint32_t regs[ECC_NREGS];
135dd53ded3Sblueswir1     uint8_t diag[ECC_DIAG_SIZE];
1360bb3602cSblueswir1     uint32_t version;
1377eb0c8e8Sblueswir1 } ECCState;
1387eb0c8e8Sblueswir1 
139a8170e5eSAvi Kivity static void ecc_mem_write(void *opaque, hwaddr addr, uint64_t val,
1407ef57ccaSAvi Kivity                           unsigned size)
1417eb0c8e8Sblueswir1 {
1427eb0c8e8Sblueswir1     ECCState *s = opaque;
1437eb0c8e8Sblueswir1 
144e64d7d59Sblueswir1     switch (addr >> 2) {
145dd53ded3Sblueswir1     case ECC_MER:
1460bb3602cSblueswir1         if (s->version == ECC_MCC)
1470bb3602cSblueswir1             s->regs[ECC_MER] = (val & ECC_MER_MASK_0);
1480bb3602cSblueswir1         else if (s->version == ECC_EMC)
1490bb3602cSblueswir1             s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_1);
1500bb3602cSblueswir1         else if (s->version == ECC_SMC)
1510bb3602cSblueswir1             s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_2);
15297bf4851SBlue Swirl         trace_ecc_mem_writel_mer(val);
1537eb0c8e8Sblueswir1         break;
154dd53ded3Sblueswir1     case ECC_MDR:
1558f2ad0a3Sblueswir1         s->regs[ECC_MDR] =  val & ECC_MDR_MASK;
15697bf4851SBlue Swirl         trace_ecc_mem_writel_mdr(val);
1577eb0c8e8Sblueswir1         break;
158dd53ded3Sblueswir1     case ECC_MFSR:
1598f2ad0a3Sblueswir1         s->regs[ECC_MFSR] =  val;
1600bb3602cSblueswir1         qemu_irq_lower(s->irq);
16197bf4851SBlue Swirl         trace_ecc_mem_writel_mfsr(val);
1627eb0c8e8Sblueswir1         break;
163dd53ded3Sblueswir1     case ECC_VCR:
1648f2ad0a3Sblueswir1         s->regs[ECC_VCR] =  val;
16597bf4851SBlue Swirl         trace_ecc_mem_writel_vcr(val);
1667eb0c8e8Sblueswir1         break;
167dd53ded3Sblueswir1     case ECC_DR:
1688f2ad0a3Sblueswir1         s->regs[ECC_DR] =  val;
16997bf4851SBlue Swirl         trace_ecc_mem_writel_dr(val);
1707eb0c8e8Sblueswir1         break;
171dd53ded3Sblueswir1     case ECC_ECR0:
1728f2ad0a3Sblueswir1         s->regs[ECC_ECR0] =  val;
17397bf4851SBlue Swirl         trace_ecc_mem_writel_ecr0(val);
174dd53ded3Sblueswir1         break;
175dd53ded3Sblueswir1     case ECC_ECR1:
1768f2ad0a3Sblueswir1         s->regs[ECC_ECR0] =  val;
17797bf4851SBlue Swirl         trace_ecc_mem_writel_ecr1(val);
1787eb0c8e8Sblueswir1         break;
1797eb0c8e8Sblueswir1     }
1807eb0c8e8Sblueswir1 }
1817eb0c8e8Sblueswir1 
182a8170e5eSAvi Kivity static uint64_t ecc_mem_read(void *opaque, hwaddr addr,
1837ef57ccaSAvi Kivity                              unsigned size)
1847eb0c8e8Sblueswir1 {
1857eb0c8e8Sblueswir1     ECCState *s = opaque;
1867eb0c8e8Sblueswir1     uint32_t ret = 0;
1877eb0c8e8Sblueswir1 
188e64d7d59Sblueswir1     switch (addr >> 2) {
189dd53ded3Sblueswir1     case ECC_MER:
1908f2ad0a3Sblueswir1         ret = s->regs[ECC_MER];
19197bf4851SBlue Swirl         trace_ecc_mem_readl_mer(ret);
1927eb0c8e8Sblueswir1         break;
193dd53ded3Sblueswir1     case ECC_MDR:
1948f2ad0a3Sblueswir1         ret = s->regs[ECC_MDR];
19597bf4851SBlue Swirl         trace_ecc_mem_readl_mdr(ret);
1967eb0c8e8Sblueswir1         break;
197dd53ded3Sblueswir1     case ECC_MFSR:
1988f2ad0a3Sblueswir1         ret = s->regs[ECC_MFSR];
19997bf4851SBlue Swirl         trace_ecc_mem_readl_mfsr(ret);
2007eb0c8e8Sblueswir1         break;
201dd53ded3Sblueswir1     case ECC_VCR:
2028f2ad0a3Sblueswir1         ret = s->regs[ECC_VCR];
20397bf4851SBlue Swirl         trace_ecc_mem_readl_vcr(ret);
2047eb0c8e8Sblueswir1         break;
205dd53ded3Sblueswir1     case ECC_MFAR0:
2068f2ad0a3Sblueswir1         ret = s->regs[ECC_MFAR0];
20797bf4851SBlue Swirl         trace_ecc_mem_readl_mfar0(ret);
2087eb0c8e8Sblueswir1         break;
209dd53ded3Sblueswir1     case ECC_MFAR1:
2108f2ad0a3Sblueswir1         ret = s->regs[ECC_MFAR1];
21197bf4851SBlue Swirl         trace_ecc_mem_readl_mfar1(ret);
2127eb0c8e8Sblueswir1         break;
213dd53ded3Sblueswir1     case ECC_DR:
2148f2ad0a3Sblueswir1         ret = s->regs[ECC_DR];
21597bf4851SBlue Swirl         trace_ecc_mem_readl_dr(ret);
2167eb0c8e8Sblueswir1         break;
217dd53ded3Sblueswir1     case ECC_ECR0:
2188f2ad0a3Sblueswir1         ret = s->regs[ECC_ECR0];
21997bf4851SBlue Swirl         trace_ecc_mem_readl_ecr0(ret);
220dd53ded3Sblueswir1         break;
221dd53ded3Sblueswir1     case ECC_ECR1:
2228f2ad0a3Sblueswir1         ret = s->regs[ECC_ECR0];
22397bf4851SBlue Swirl         trace_ecc_mem_readl_ecr1(ret);
2247eb0c8e8Sblueswir1         break;
2257eb0c8e8Sblueswir1     }
2267eb0c8e8Sblueswir1     return ret;
2277eb0c8e8Sblueswir1 }
2287eb0c8e8Sblueswir1 
2297ef57ccaSAvi Kivity static const MemoryRegionOps ecc_mem_ops = {
2307ef57ccaSAvi Kivity     .read = ecc_mem_read,
2317ef57ccaSAvi Kivity     .write = ecc_mem_write,
2327ef57ccaSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
2337ef57ccaSAvi Kivity     .valid = {
2347ef57ccaSAvi Kivity         .min_access_size = 4,
2357ef57ccaSAvi Kivity         .max_access_size = 4,
2367ef57ccaSAvi Kivity     },
2377eb0c8e8Sblueswir1 };
2387eb0c8e8Sblueswir1 
239a8170e5eSAvi Kivity static void ecc_diag_mem_write(void *opaque, hwaddr addr,
2407ef57ccaSAvi Kivity                                uint64_t val, unsigned size)
241dd53ded3Sblueswir1 {
242dd53ded3Sblueswir1     ECCState *s = opaque;
243dd53ded3Sblueswir1 
24497bf4851SBlue Swirl     trace_ecc_diag_mem_writeb(addr, val);
245dd53ded3Sblueswir1     s->diag[addr & ECC_DIAG_MASK] = val;
246dd53ded3Sblueswir1 }
247dd53ded3Sblueswir1 
248a8170e5eSAvi Kivity static uint64_t ecc_diag_mem_read(void *opaque, hwaddr addr,
2497ef57ccaSAvi Kivity                                   unsigned size)
250dd53ded3Sblueswir1 {
251dd53ded3Sblueswir1     ECCState *s = opaque;
252e64d7d59Sblueswir1     uint32_t ret = s->diag[(int)addr];
253e64d7d59Sblueswir1 
25497bf4851SBlue Swirl     trace_ecc_diag_mem_readb(addr, ret);
255dd53ded3Sblueswir1     return ret;
256dd53ded3Sblueswir1 }
257dd53ded3Sblueswir1 
2587ef57ccaSAvi Kivity static const MemoryRegionOps ecc_diag_mem_ops = {
2597ef57ccaSAvi Kivity     .read = ecc_diag_mem_read,
2607ef57ccaSAvi Kivity     .write = ecc_diag_mem_write,
2617ef57ccaSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
2627ef57ccaSAvi Kivity     .valid = {
2637ef57ccaSAvi Kivity         .min_access_size = 1,
2647ef57ccaSAvi Kivity         .max_access_size = 1,
2657ef57ccaSAvi Kivity     },
266dd53ded3Sblueswir1 };
267dd53ded3Sblueswir1 
268c21011a9SBlue Swirl static const VMStateDescription vmstate_ecc = {
269c21011a9SBlue Swirl     .name ="ECC",
270c21011a9SBlue Swirl     .version_id = 3,
271c21011a9SBlue Swirl     .minimum_version_id = 3,
272c21011a9SBlue Swirl     .fields = (VMStateField[]) {
273c21011a9SBlue Swirl         VMSTATE_UINT32_ARRAY(regs, ECCState, ECC_NREGS),
274c21011a9SBlue Swirl         VMSTATE_BUFFER(diag, ECCState),
275c21011a9SBlue Swirl         VMSTATE_UINT32(version, ECCState),
276c21011a9SBlue Swirl         VMSTATE_END_OF_LIST()
2777eb0c8e8Sblueswir1     }
278c21011a9SBlue Swirl };
2797eb0c8e8Sblueswir1 
2800284dc54SBlue Swirl static void ecc_reset(DeviceState *d)
2817eb0c8e8Sblueswir1 {
282100bb15cSAndreas Färber     ECCState *s = ECC_MEMCTL(d);
2837eb0c8e8Sblueswir1 
284100bb15cSAndreas Färber     if (s->version == ECC_MCC) {
2850bb3602cSblueswir1         s->regs[ECC_MER] &= ECC_MER_REU;
286100bb15cSAndreas Färber     } else {
2870bb3602cSblueswir1         s->regs[ECC_MER] &= (ECC_MER_VER | ECC_MER_IMPL | ECC_MER_MRR |
2880bb3602cSblueswir1                              ECC_MER_DCI);
289100bb15cSAndreas Färber     }
290dd53ded3Sblueswir1     s->regs[ECC_MDR] = 0x20;
291dd53ded3Sblueswir1     s->regs[ECC_MFSR] = 0;
292dd53ded3Sblueswir1     s->regs[ECC_VCR] = 0;
293dd53ded3Sblueswir1     s->regs[ECC_MFAR0] = 0x07c00000;
294dd53ded3Sblueswir1     s->regs[ECC_MFAR1] = 0;
295dd53ded3Sblueswir1     s->regs[ECC_DR] = 0;
296dd53ded3Sblueswir1     s->regs[ECC_ECR0] = 0;
297dd53ded3Sblueswir1     s->regs[ECC_ECR1] = 0;
2987eb0c8e8Sblueswir1 }
2997eb0c8e8Sblueswir1 
300b229a576Sxiaoqiang zhao static void ecc_init(Object *obj)
3017eb0c8e8Sblueswir1 {
302b229a576Sxiaoqiang zhao     ECCState *s = ECC_MEMCTL(obj);
303b229a576Sxiaoqiang zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
3047eb0c8e8Sblueswir1 
30549e66373SBlue Swirl     sysbus_init_irq(dev, &s->irq);
306b229a576Sxiaoqiang zhao 
307b229a576Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &ecc_mem_ops, s, "ecc", ECC_SIZE);
308750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
309b229a576Sxiaoqiang zhao }
310b229a576Sxiaoqiang zhao 
311b229a576Sxiaoqiang zhao static void ecc_realize(DeviceState *dev, Error **errp)
312b229a576Sxiaoqiang zhao {
313b229a576Sxiaoqiang zhao     ECCState *s = ECC_MEMCTL(dev);
314b229a576Sxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
315b229a576Sxiaoqiang zhao 
316b229a576Sxiaoqiang zhao     s->regs[0] = s->version;
31749e66373SBlue Swirl 
31849e66373SBlue Swirl     if (s->version == ECC_MCC) { // SS-600MP only
3193c161542SPaolo Bonzini         memory_region_init_io(&s->iomem_diag, OBJECT(dev), &ecc_diag_mem_ops, s,
3207ef57ccaSAvi Kivity                               "ecc.diag", ECC_DIAG_SIZE);
321b229a576Sxiaoqiang zhao         sysbus_init_mmio(sbd, &s->iomem_diag);
322dd53ded3Sblueswir1     }
3237eb0c8e8Sblueswir1 }
32449e66373SBlue Swirl 
325999e12bbSAnthony Liguori static Property ecc_properties[] = {
326c7bcc85dSPaolo Bonzini     DEFINE_PROP_UINT32("version", ECCState, version, -1),
327d210a1b4SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
328999e12bbSAnthony Liguori };
329999e12bbSAnthony Liguori 
330999e12bbSAnthony Liguori static void ecc_class_init(ObjectClass *klass, void *data)
331999e12bbSAnthony Liguori {
33239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
333999e12bbSAnthony Liguori 
334b229a576Sxiaoqiang zhao     dc->realize = ecc_realize;
33539bffca2SAnthony Liguori     dc->reset = ecc_reset;
33639bffca2SAnthony Liguori     dc->vmsd = &vmstate_ecc;
33739bffca2SAnthony Liguori     dc->props = ecc_properties;
338ee6847d1SGerd Hoffmann }
339999e12bbSAnthony Liguori 
3408c43a6f0SAndreas Färber static const TypeInfo ecc_info = {
341100bb15cSAndreas Färber     .name          = TYPE_ECC_MEMCTL,
34239bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
34339bffca2SAnthony Liguori     .instance_size = sizeof(ECCState),
344b229a576Sxiaoqiang zhao     .instance_init = ecc_init,
345999e12bbSAnthony Liguori     .class_init    = ecc_class_init,
346ee6847d1SGerd Hoffmann };
347ee6847d1SGerd Hoffmann 
348ee6847d1SGerd Hoffmann 
34983f7d43aSAndreas Färber static void ecc_register_types(void)
35049e66373SBlue Swirl {
35139bffca2SAnthony Liguori     type_register_static(&ecc_info);
35249e66373SBlue Swirl }
35349e66373SBlue Swirl 
35483f7d43aSAndreas Färber type_init(ecc_register_types)
355