17eb0c8e8Sblueswir1 /* 27eb0c8e8Sblueswir1 * QEMU Sparc Sun4m ECC memory controller emulation 37eb0c8e8Sblueswir1 * 47eb0c8e8Sblueswir1 * Copyright (c) 2007 Robert Reif 57eb0c8e8Sblueswir1 * 67eb0c8e8Sblueswir1 * Permission is hereby granted, free of charge, to any person obtaining a copy 77eb0c8e8Sblueswir1 * of this software and associated documentation files (the "Software"), to deal 87eb0c8e8Sblueswir1 * in the Software without restriction, including without limitation the rights 97eb0c8e8Sblueswir1 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 107eb0c8e8Sblueswir1 * copies of the Software, and to permit persons to whom the Software is 117eb0c8e8Sblueswir1 * furnished to do so, subject to the following conditions: 127eb0c8e8Sblueswir1 * 137eb0c8e8Sblueswir1 * The above copyright notice and this permission notice shall be included in 147eb0c8e8Sblueswir1 * all copies or substantial portions of the Software. 157eb0c8e8Sblueswir1 * 167eb0c8e8Sblueswir1 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 177eb0c8e8Sblueswir1 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 187eb0c8e8Sblueswir1 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 197eb0c8e8Sblueswir1 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 207eb0c8e8Sblueswir1 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 217eb0c8e8Sblueswir1 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 227eb0c8e8Sblueswir1 * THE SOFTWARE. 237eb0c8e8Sblueswir1 */ 2449e66373SBlue Swirl 2583c9f4caSPaolo Bonzini #include "hw/sysbus.h" 2697bf4851SBlue Swirl #include "trace.h" 277eb0c8e8Sblueswir1 287eb0c8e8Sblueswir1 /* There are 3 versions of this chip used in SMP sun4m systems: 297eb0c8e8Sblueswir1 * MCC (version 0, implementation 0) SS-600MP 307eb0c8e8Sblueswir1 * EMC (version 0, implementation 1) SS-10 317eb0c8e8Sblueswir1 * SMC (version 0, implementation 2) SS-10SX and SS-20 325ac574c4SBlue Swirl * 335ac574c4SBlue Swirl * Chipset docs: 345ac574c4SBlue Swirl * "Sun-4M System Architecture (revision 2.0) by Chuck Narad", 950-1373-01, 355ac574c4SBlue Swirl * http://mediacast.sun.com/users/Barton808/media/Sun4M_SystemArchitecture_edited2.pdf 367eb0c8e8Sblueswir1 */ 377eb0c8e8Sblueswir1 380bb3602cSblueswir1 #define ECC_MCC 0x00000000 390bb3602cSblueswir1 #define ECC_EMC 0x10000000 400bb3602cSblueswir1 #define ECC_SMC 0x20000000 410bb3602cSblueswir1 428f2ad0a3Sblueswir1 /* Register indexes */ 43dd53ded3Sblueswir1 #define ECC_MER 0 /* Memory Enable Register */ 448f2ad0a3Sblueswir1 #define ECC_MDR 1 /* Memory Delay Register */ 458f2ad0a3Sblueswir1 #define ECC_MFSR 2 /* Memory Fault Status Register */ 468f2ad0a3Sblueswir1 #define ECC_VCR 3 /* Video Configuration Register */ 478f2ad0a3Sblueswir1 #define ECC_MFAR0 4 /* Memory Fault Address Register 0 */ 488f2ad0a3Sblueswir1 #define ECC_MFAR1 5 /* Memory Fault Address Register 1 */ 498f2ad0a3Sblueswir1 #define ECC_DR 6 /* Diagnostic Register */ 508f2ad0a3Sblueswir1 #define ECC_ECR0 7 /* Event Count Register 0 */ 518f2ad0a3Sblueswir1 #define ECC_ECR1 8 /* Event Count Register 1 */ 527eb0c8e8Sblueswir1 537eb0c8e8Sblueswir1 /* ECC fault control register */ 54dd53ded3Sblueswir1 #define ECC_MER_EE 0x00000001 /* Enable ECC checking */ 5577f193daSblueswir1 #define ECC_MER_EI 0x00000002 /* Enable Interrupts on 5677f193daSblueswir1 correctable errors */ 57dd53ded3Sblueswir1 #define ECC_MER_MRR0 0x00000004 /* SIMM 0 */ 58dd53ded3Sblueswir1 #define ECC_MER_MRR1 0x00000008 /* SIMM 1 */ 59dd53ded3Sblueswir1 #define ECC_MER_MRR2 0x00000010 /* SIMM 2 */ 60dd53ded3Sblueswir1 #define ECC_MER_MRR3 0x00000020 /* SIMM 3 */ 61dd53ded3Sblueswir1 #define ECC_MER_MRR4 0x00000040 /* SIMM 4 */ 62dd53ded3Sblueswir1 #define ECC_MER_MRR5 0x00000080 /* SIMM 5 */ 63dd53ded3Sblueswir1 #define ECC_MER_MRR6 0x00000100 /* SIMM 6 */ 64dd53ded3Sblueswir1 #define ECC_MER_MRR7 0x00000200 /* SIMM 7 */ 650bb3602cSblueswir1 #define ECC_MER_REU 0x00000100 /* Memory Refresh Enable (600MP) */ 66dd53ded3Sblueswir1 #define ECC_MER_MRR 0x000003fc /* MRR mask */ 670bb3602cSblueswir1 #define ECC_MER_A 0x00000400 /* Memory controller addr map select */ 6877f193daSblueswir1 #define ECC_MER_DCI 0x00000800 /* Disables Coherent Invalidate ACK */ 69dd53ded3Sblueswir1 #define ECC_MER_VER 0x0f000000 /* Version */ 70dd53ded3Sblueswir1 #define ECC_MER_IMPL 0xf0000000 /* Implementation */ 710bb3602cSblueswir1 #define ECC_MER_MASK_0 0x00000103 /* Version 0 (MCC) mask */ 720bb3602cSblueswir1 #define ECC_MER_MASK_1 0x00000bff /* Version 1 (EMC) mask */ 730bb3602cSblueswir1 #define ECC_MER_MASK_2 0x00000bff /* Version 2 (SMC) mask */ 74dd53ded3Sblueswir1 75dd53ded3Sblueswir1 /* ECC memory delay register */ 76dd53ded3Sblueswir1 #define ECC_MDR_RRI 0x000003ff /* Refresh Request Interval */ 77dd53ded3Sblueswir1 #define ECC_MDR_MI 0x00001c00 /* MIH Delay */ 78dd53ded3Sblueswir1 #define ECC_MDR_CI 0x0000e000 /* Coherent Invalidate Delay */ 79dd53ded3Sblueswir1 #define ECC_MDR_MDL 0x001f0000 /* MBus Master arbitration delay */ 80dd53ded3Sblueswir1 #define ECC_MDR_MDH 0x03e00000 /* MBus Master arbitration delay */ 81dd53ded3Sblueswir1 #define ECC_MDR_GAD 0x7c000000 /* Graphics Arbitration Delay */ 82dd53ded3Sblueswir1 #define ECC_MDR_RSC 0x80000000 /* Refresh load control */ 83dd53ded3Sblueswir1 #define ECC_MDR_MASK 0x7fffffff 847eb0c8e8Sblueswir1 857eb0c8e8Sblueswir1 /* ECC fault status register */ 86dd53ded3Sblueswir1 #define ECC_MFSR_CE 0x00000001 /* Correctable error */ 87dd53ded3Sblueswir1 #define ECC_MFSR_BS 0x00000002 /* C2 graphics bad slot access */ 88dd53ded3Sblueswir1 #define ECC_MFSR_TO 0x00000004 /* Timeout on write */ 89dd53ded3Sblueswir1 #define ECC_MFSR_UE 0x00000008 /* Uncorrectable error */ 90dd53ded3Sblueswir1 #define ECC_MFSR_DW 0x000000f0 /* Index of double word in block */ 91dd53ded3Sblueswir1 #define ECC_MFSR_SYND 0x0000ff00 /* Syndrome for correctable error */ 92dd53ded3Sblueswir1 #define ECC_MFSR_ME 0x00010000 /* Multiple errors */ 93dd53ded3Sblueswir1 #define ECC_MFSR_C2ERR 0x00020000 /* C2 graphics error */ 947eb0c8e8Sblueswir1 957eb0c8e8Sblueswir1 /* ECC fault address register 0 */ 96dd53ded3Sblueswir1 #define ECC_MFAR0_PADDR 0x0000000f /* PA[32-35] */ 97dd53ded3Sblueswir1 #define ECC_MFAR0_TYPE 0x000000f0 /* Transaction type */ 98dd53ded3Sblueswir1 #define ECC_MFAR0_SIZE 0x00000700 /* Transaction size */ 99dd53ded3Sblueswir1 #define ECC_MFAR0_CACHE 0x00000800 /* Mapped cacheable */ 100dd53ded3Sblueswir1 #define ECC_MFAR0_LOCK 0x00001000 /* Error occurred in atomic cycle */ 101dd53ded3Sblueswir1 #define ECC_MFAR0_BMODE 0x00002000 /* Boot mode */ 102dd53ded3Sblueswir1 #define ECC_MFAR0_VADDR 0x003fc000 /* VA[12-19] (superset bits) */ 103dd53ded3Sblueswir1 #define ECC_MFAR0_S 0x08000000 /* Supervisor mode */ 104dd53ded3Sblueswir1 #define ECC_MFARO_MID 0xf0000000 /* Module ID */ 1057eb0c8e8Sblueswir1 1067eb0c8e8Sblueswir1 /* ECC diagnostic register */ 107dd53ded3Sblueswir1 #define ECC_DR_CBX 0x00000001 108dd53ded3Sblueswir1 #define ECC_DR_CB0 0x00000002 109dd53ded3Sblueswir1 #define ECC_DR_CB1 0x00000004 110dd53ded3Sblueswir1 #define ECC_DR_CB2 0x00000008 111dd53ded3Sblueswir1 #define ECC_DR_CB4 0x00000010 112dd53ded3Sblueswir1 #define ECC_DR_CB8 0x00000020 113dd53ded3Sblueswir1 #define ECC_DR_CB16 0x00000040 114dd53ded3Sblueswir1 #define ECC_DR_CB32 0x00000080 115dd53ded3Sblueswir1 #define ECC_DR_DMODE 0x00000c00 1167eb0c8e8Sblueswir1 117dd53ded3Sblueswir1 #define ECC_NREGS 9 1187eb0c8e8Sblueswir1 #define ECC_SIZE (ECC_NREGS * sizeof(uint32_t)) 119dd53ded3Sblueswir1 120dd53ded3Sblueswir1 #define ECC_DIAG_SIZE 4 121dd53ded3Sblueswir1 #define ECC_DIAG_MASK (ECC_DIAG_SIZE - 1) 1227eb0c8e8Sblueswir1 1237eb0c8e8Sblueswir1 typedef struct ECCState { 12449e66373SBlue Swirl SysBusDevice busdev; 1257ef57ccaSAvi Kivity MemoryRegion iomem, iomem_diag; 126e42c20b4Sblueswir1 qemu_irq irq; 1277eb0c8e8Sblueswir1 uint32_t regs[ECC_NREGS]; 128dd53ded3Sblueswir1 uint8_t diag[ECC_DIAG_SIZE]; 1290bb3602cSblueswir1 uint32_t version; 1307eb0c8e8Sblueswir1 } ECCState; 1317eb0c8e8Sblueswir1 132a8170e5eSAvi Kivity static void ecc_mem_write(void *opaque, hwaddr addr, uint64_t val, 1337ef57ccaSAvi Kivity unsigned size) 1347eb0c8e8Sblueswir1 { 1357eb0c8e8Sblueswir1 ECCState *s = opaque; 1367eb0c8e8Sblueswir1 137e64d7d59Sblueswir1 switch (addr >> 2) { 138dd53ded3Sblueswir1 case ECC_MER: 1390bb3602cSblueswir1 if (s->version == ECC_MCC) 1400bb3602cSblueswir1 s->regs[ECC_MER] = (val & ECC_MER_MASK_0); 1410bb3602cSblueswir1 else if (s->version == ECC_EMC) 1420bb3602cSblueswir1 s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_1); 1430bb3602cSblueswir1 else if (s->version == ECC_SMC) 1440bb3602cSblueswir1 s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_2); 14597bf4851SBlue Swirl trace_ecc_mem_writel_mer(val); 1467eb0c8e8Sblueswir1 break; 147dd53ded3Sblueswir1 case ECC_MDR: 1488f2ad0a3Sblueswir1 s->regs[ECC_MDR] = val & ECC_MDR_MASK; 14997bf4851SBlue Swirl trace_ecc_mem_writel_mdr(val); 1507eb0c8e8Sblueswir1 break; 151dd53ded3Sblueswir1 case ECC_MFSR: 1528f2ad0a3Sblueswir1 s->regs[ECC_MFSR] = val; 1530bb3602cSblueswir1 qemu_irq_lower(s->irq); 15497bf4851SBlue Swirl trace_ecc_mem_writel_mfsr(val); 1557eb0c8e8Sblueswir1 break; 156dd53ded3Sblueswir1 case ECC_VCR: 1578f2ad0a3Sblueswir1 s->regs[ECC_VCR] = val; 15897bf4851SBlue Swirl trace_ecc_mem_writel_vcr(val); 1597eb0c8e8Sblueswir1 break; 160dd53ded3Sblueswir1 case ECC_DR: 1618f2ad0a3Sblueswir1 s->regs[ECC_DR] = val; 16297bf4851SBlue Swirl trace_ecc_mem_writel_dr(val); 1637eb0c8e8Sblueswir1 break; 164dd53ded3Sblueswir1 case ECC_ECR0: 1658f2ad0a3Sblueswir1 s->regs[ECC_ECR0] = val; 16697bf4851SBlue Swirl trace_ecc_mem_writel_ecr0(val); 167dd53ded3Sblueswir1 break; 168dd53ded3Sblueswir1 case ECC_ECR1: 1698f2ad0a3Sblueswir1 s->regs[ECC_ECR0] = val; 17097bf4851SBlue Swirl trace_ecc_mem_writel_ecr1(val); 1717eb0c8e8Sblueswir1 break; 1727eb0c8e8Sblueswir1 } 1737eb0c8e8Sblueswir1 } 1747eb0c8e8Sblueswir1 175a8170e5eSAvi Kivity static uint64_t ecc_mem_read(void *opaque, hwaddr addr, 1767ef57ccaSAvi Kivity unsigned size) 1777eb0c8e8Sblueswir1 { 1787eb0c8e8Sblueswir1 ECCState *s = opaque; 1797eb0c8e8Sblueswir1 uint32_t ret = 0; 1807eb0c8e8Sblueswir1 181e64d7d59Sblueswir1 switch (addr >> 2) { 182dd53ded3Sblueswir1 case ECC_MER: 1838f2ad0a3Sblueswir1 ret = s->regs[ECC_MER]; 18497bf4851SBlue Swirl trace_ecc_mem_readl_mer(ret); 1857eb0c8e8Sblueswir1 break; 186dd53ded3Sblueswir1 case ECC_MDR: 1878f2ad0a3Sblueswir1 ret = s->regs[ECC_MDR]; 18897bf4851SBlue Swirl trace_ecc_mem_readl_mdr(ret); 1897eb0c8e8Sblueswir1 break; 190dd53ded3Sblueswir1 case ECC_MFSR: 1918f2ad0a3Sblueswir1 ret = s->regs[ECC_MFSR]; 19297bf4851SBlue Swirl trace_ecc_mem_readl_mfsr(ret); 1937eb0c8e8Sblueswir1 break; 194dd53ded3Sblueswir1 case ECC_VCR: 1958f2ad0a3Sblueswir1 ret = s->regs[ECC_VCR]; 19697bf4851SBlue Swirl trace_ecc_mem_readl_vcr(ret); 1977eb0c8e8Sblueswir1 break; 198dd53ded3Sblueswir1 case ECC_MFAR0: 1998f2ad0a3Sblueswir1 ret = s->regs[ECC_MFAR0]; 20097bf4851SBlue Swirl trace_ecc_mem_readl_mfar0(ret); 2017eb0c8e8Sblueswir1 break; 202dd53ded3Sblueswir1 case ECC_MFAR1: 2038f2ad0a3Sblueswir1 ret = s->regs[ECC_MFAR1]; 20497bf4851SBlue Swirl trace_ecc_mem_readl_mfar1(ret); 2057eb0c8e8Sblueswir1 break; 206dd53ded3Sblueswir1 case ECC_DR: 2078f2ad0a3Sblueswir1 ret = s->regs[ECC_DR]; 20897bf4851SBlue Swirl trace_ecc_mem_readl_dr(ret); 2097eb0c8e8Sblueswir1 break; 210dd53ded3Sblueswir1 case ECC_ECR0: 2118f2ad0a3Sblueswir1 ret = s->regs[ECC_ECR0]; 21297bf4851SBlue Swirl trace_ecc_mem_readl_ecr0(ret); 213dd53ded3Sblueswir1 break; 214dd53ded3Sblueswir1 case ECC_ECR1: 2158f2ad0a3Sblueswir1 ret = s->regs[ECC_ECR0]; 21697bf4851SBlue Swirl trace_ecc_mem_readl_ecr1(ret); 2177eb0c8e8Sblueswir1 break; 2187eb0c8e8Sblueswir1 } 2197eb0c8e8Sblueswir1 return ret; 2207eb0c8e8Sblueswir1 } 2217eb0c8e8Sblueswir1 2227ef57ccaSAvi Kivity static const MemoryRegionOps ecc_mem_ops = { 2237ef57ccaSAvi Kivity .read = ecc_mem_read, 2247ef57ccaSAvi Kivity .write = ecc_mem_write, 2257ef57ccaSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 2267ef57ccaSAvi Kivity .valid = { 2277ef57ccaSAvi Kivity .min_access_size = 4, 2287ef57ccaSAvi Kivity .max_access_size = 4, 2297ef57ccaSAvi Kivity }, 2307eb0c8e8Sblueswir1 }; 2317eb0c8e8Sblueswir1 232a8170e5eSAvi Kivity static void ecc_diag_mem_write(void *opaque, hwaddr addr, 2337ef57ccaSAvi Kivity uint64_t val, unsigned size) 234dd53ded3Sblueswir1 { 235dd53ded3Sblueswir1 ECCState *s = opaque; 236dd53ded3Sblueswir1 23797bf4851SBlue Swirl trace_ecc_diag_mem_writeb(addr, val); 238dd53ded3Sblueswir1 s->diag[addr & ECC_DIAG_MASK] = val; 239dd53ded3Sblueswir1 } 240dd53ded3Sblueswir1 241a8170e5eSAvi Kivity static uint64_t ecc_diag_mem_read(void *opaque, hwaddr addr, 2427ef57ccaSAvi Kivity unsigned size) 243dd53ded3Sblueswir1 { 244dd53ded3Sblueswir1 ECCState *s = opaque; 245e64d7d59Sblueswir1 uint32_t ret = s->diag[(int)addr]; 246e64d7d59Sblueswir1 24797bf4851SBlue Swirl trace_ecc_diag_mem_readb(addr, ret); 248dd53ded3Sblueswir1 return ret; 249dd53ded3Sblueswir1 } 250dd53ded3Sblueswir1 2517ef57ccaSAvi Kivity static const MemoryRegionOps ecc_diag_mem_ops = { 2527ef57ccaSAvi Kivity .read = ecc_diag_mem_read, 2537ef57ccaSAvi Kivity .write = ecc_diag_mem_write, 2547ef57ccaSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 2557ef57ccaSAvi Kivity .valid = { 2567ef57ccaSAvi Kivity .min_access_size = 1, 2577ef57ccaSAvi Kivity .max_access_size = 1, 2587ef57ccaSAvi Kivity }, 259dd53ded3Sblueswir1 }; 260dd53ded3Sblueswir1 261c21011a9SBlue Swirl static const VMStateDescription vmstate_ecc = { 262c21011a9SBlue Swirl .name ="ECC", 263c21011a9SBlue Swirl .version_id = 3, 264c21011a9SBlue Swirl .minimum_version_id = 3, 265c21011a9SBlue Swirl .minimum_version_id_old = 3, 266c21011a9SBlue Swirl .fields = (VMStateField []) { 267c21011a9SBlue Swirl VMSTATE_UINT32_ARRAY(regs, ECCState, ECC_NREGS), 268c21011a9SBlue Swirl VMSTATE_BUFFER(diag, ECCState), 269c21011a9SBlue Swirl VMSTATE_UINT32(version, ECCState), 270c21011a9SBlue Swirl VMSTATE_END_OF_LIST() 2717eb0c8e8Sblueswir1 } 272c21011a9SBlue Swirl }; 2737eb0c8e8Sblueswir1 2740284dc54SBlue Swirl static void ecc_reset(DeviceState *d) 2757eb0c8e8Sblueswir1 { 2760284dc54SBlue Swirl ECCState *s = container_of(d, ECCState, busdev.qdev); 2777eb0c8e8Sblueswir1 2780bb3602cSblueswir1 if (s->version == ECC_MCC) 2790bb3602cSblueswir1 s->regs[ECC_MER] &= ECC_MER_REU; 2800bb3602cSblueswir1 else 2810bb3602cSblueswir1 s->regs[ECC_MER] &= (ECC_MER_VER | ECC_MER_IMPL | ECC_MER_MRR | 2820bb3602cSblueswir1 ECC_MER_DCI); 283dd53ded3Sblueswir1 s->regs[ECC_MDR] = 0x20; 284dd53ded3Sblueswir1 s->regs[ECC_MFSR] = 0; 285dd53ded3Sblueswir1 s->regs[ECC_VCR] = 0; 286dd53ded3Sblueswir1 s->regs[ECC_MFAR0] = 0x07c00000; 287dd53ded3Sblueswir1 s->regs[ECC_MFAR1] = 0; 288dd53ded3Sblueswir1 s->regs[ECC_DR] = 0; 289dd53ded3Sblueswir1 s->regs[ECC_ECR0] = 0; 290dd53ded3Sblueswir1 s->regs[ECC_ECR1] = 0; 2917eb0c8e8Sblueswir1 } 2927eb0c8e8Sblueswir1 29381a322d4SGerd Hoffmann static int ecc_init1(SysBusDevice *dev) 2947eb0c8e8Sblueswir1 { 29549e66373SBlue Swirl ECCState *s = FROM_SYSBUS(ECCState, dev); 2967eb0c8e8Sblueswir1 29749e66373SBlue Swirl sysbus_init_irq(dev, &s->irq); 29849e66373SBlue Swirl s->regs[0] = s->version; 299*3c161542SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(dev), &ecc_mem_ops, s, "ecc", ECC_SIZE); 300750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem); 30149e66373SBlue Swirl 30249e66373SBlue Swirl if (s->version == ECC_MCC) { // SS-600MP only 303*3c161542SPaolo Bonzini memory_region_init_io(&s->iomem_diag, OBJECT(dev), &ecc_diag_mem_ops, s, 3047ef57ccaSAvi Kivity "ecc.diag", ECC_DIAG_SIZE); 305750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem_diag); 306dd53ded3Sblueswir1 } 3070284dc54SBlue Swirl 30881a322d4SGerd Hoffmann return 0; 3097eb0c8e8Sblueswir1 } 31049e66373SBlue Swirl 311999e12bbSAnthony Liguori static Property ecc_properties[] = { 312d210a1b4SGerd Hoffmann DEFINE_PROP_HEX32("version", ECCState, version, -1), 313d210a1b4SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 314999e12bbSAnthony Liguori }; 315999e12bbSAnthony Liguori 316999e12bbSAnthony Liguori static void ecc_class_init(ObjectClass *klass, void *data) 317999e12bbSAnthony Liguori { 31839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 319999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 320999e12bbSAnthony Liguori 321999e12bbSAnthony Liguori k->init = ecc_init1; 32239bffca2SAnthony Liguori dc->reset = ecc_reset; 32339bffca2SAnthony Liguori dc->vmsd = &vmstate_ecc; 32439bffca2SAnthony Liguori dc->props = ecc_properties; 325ee6847d1SGerd Hoffmann } 326999e12bbSAnthony Liguori 3278c43a6f0SAndreas Färber static const TypeInfo ecc_info = { 328999e12bbSAnthony Liguori .name = "eccmemctl", 32939bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 33039bffca2SAnthony Liguori .instance_size = sizeof(ECCState), 331999e12bbSAnthony Liguori .class_init = ecc_class_init, 332ee6847d1SGerd Hoffmann }; 333ee6847d1SGerd Hoffmann 334ee6847d1SGerd Hoffmann 33583f7d43aSAndreas Färber static void ecc_register_types(void) 33649e66373SBlue Swirl { 33739bffca2SAnthony Liguori type_register_static(&ecc_info); 33849e66373SBlue Swirl } 33949e66373SBlue Swirl 34083f7d43aSAndreas Färber type_init(ecc_register_types) 341