xref: /qemu/hw/misc/eccmemctl.c (revision 100bb15cb8e8788cca36f708c51c3d8e03041759)
17eb0c8e8Sblueswir1 /*
27eb0c8e8Sblueswir1  * QEMU Sparc Sun4m ECC memory controller emulation
37eb0c8e8Sblueswir1  *
47eb0c8e8Sblueswir1  * Copyright (c) 2007 Robert Reif
57eb0c8e8Sblueswir1  *
67eb0c8e8Sblueswir1  * Permission is hereby granted, free of charge, to any person obtaining a copy
77eb0c8e8Sblueswir1  * of this software and associated documentation files (the "Software"), to deal
87eb0c8e8Sblueswir1  * in the Software without restriction, including without limitation the rights
97eb0c8e8Sblueswir1  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
107eb0c8e8Sblueswir1  * copies of the Software, and to permit persons to whom the Software is
117eb0c8e8Sblueswir1  * furnished to do so, subject to the following conditions:
127eb0c8e8Sblueswir1  *
137eb0c8e8Sblueswir1  * The above copyright notice and this permission notice shall be included in
147eb0c8e8Sblueswir1  * all copies or substantial portions of the Software.
157eb0c8e8Sblueswir1  *
167eb0c8e8Sblueswir1  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
177eb0c8e8Sblueswir1  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
187eb0c8e8Sblueswir1  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
197eb0c8e8Sblueswir1  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
207eb0c8e8Sblueswir1  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
217eb0c8e8Sblueswir1  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
227eb0c8e8Sblueswir1  * THE SOFTWARE.
237eb0c8e8Sblueswir1  */
2449e66373SBlue Swirl 
2583c9f4caSPaolo Bonzini #include "hw/sysbus.h"
2697bf4851SBlue Swirl #include "trace.h"
277eb0c8e8Sblueswir1 
287eb0c8e8Sblueswir1 /* There are 3 versions of this chip used in SMP sun4m systems:
297eb0c8e8Sblueswir1  * MCC (version 0, implementation 0) SS-600MP
307eb0c8e8Sblueswir1  * EMC (version 0, implementation 1) SS-10
317eb0c8e8Sblueswir1  * SMC (version 0, implementation 2) SS-10SX and SS-20
325ac574c4SBlue Swirl  *
335ac574c4SBlue Swirl  * Chipset docs:
345ac574c4SBlue Swirl  * "Sun-4M System Architecture (revision 2.0) by Chuck Narad", 950-1373-01,
355ac574c4SBlue Swirl  * http://mediacast.sun.com/users/Barton808/media/Sun4M_SystemArchitecture_edited2.pdf
367eb0c8e8Sblueswir1  */
377eb0c8e8Sblueswir1 
380bb3602cSblueswir1 #define ECC_MCC        0x00000000
390bb3602cSblueswir1 #define ECC_EMC        0x10000000
400bb3602cSblueswir1 #define ECC_SMC        0x20000000
410bb3602cSblueswir1 
428f2ad0a3Sblueswir1 /* Register indexes */
43dd53ded3Sblueswir1 #define ECC_MER        0               /* Memory Enable Register */
448f2ad0a3Sblueswir1 #define ECC_MDR        1               /* Memory Delay Register */
458f2ad0a3Sblueswir1 #define ECC_MFSR       2               /* Memory Fault Status Register */
468f2ad0a3Sblueswir1 #define ECC_VCR        3               /* Video Configuration Register */
478f2ad0a3Sblueswir1 #define ECC_MFAR0      4               /* Memory Fault Address Register 0 */
488f2ad0a3Sblueswir1 #define ECC_MFAR1      5               /* Memory Fault Address Register 1 */
498f2ad0a3Sblueswir1 #define ECC_DR         6               /* Diagnostic Register */
508f2ad0a3Sblueswir1 #define ECC_ECR0       7               /* Event Count Register 0 */
518f2ad0a3Sblueswir1 #define ECC_ECR1       8               /* Event Count Register 1 */
527eb0c8e8Sblueswir1 
537eb0c8e8Sblueswir1 /* ECC fault control register */
54dd53ded3Sblueswir1 #define ECC_MER_EE     0x00000001      /* Enable ECC checking */
5577f193daSblueswir1 #define ECC_MER_EI     0x00000002      /* Enable Interrupts on
5677f193daSblueswir1                                           correctable errors */
57dd53ded3Sblueswir1 #define ECC_MER_MRR0   0x00000004      /* SIMM 0 */
58dd53ded3Sblueswir1 #define ECC_MER_MRR1   0x00000008      /* SIMM 1 */
59dd53ded3Sblueswir1 #define ECC_MER_MRR2   0x00000010      /* SIMM 2 */
60dd53ded3Sblueswir1 #define ECC_MER_MRR3   0x00000020      /* SIMM 3 */
61dd53ded3Sblueswir1 #define ECC_MER_MRR4   0x00000040      /* SIMM 4 */
62dd53ded3Sblueswir1 #define ECC_MER_MRR5   0x00000080      /* SIMM 5 */
63dd53ded3Sblueswir1 #define ECC_MER_MRR6   0x00000100      /* SIMM 6 */
64dd53ded3Sblueswir1 #define ECC_MER_MRR7   0x00000200      /* SIMM 7 */
650bb3602cSblueswir1 #define ECC_MER_REU    0x00000100      /* Memory Refresh Enable (600MP) */
66dd53ded3Sblueswir1 #define ECC_MER_MRR    0x000003fc      /* MRR mask */
670bb3602cSblueswir1 #define ECC_MER_A      0x00000400      /* Memory controller addr map select */
6877f193daSblueswir1 #define ECC_MER_DCI    0x00000800      /* Disables Coherent Invalidate ACK */
69dd53ded3Sblueswir1 #define ECC_MER_VER    0x0f000000      /* Version */
70dd53ded3Sblueswir1 #define ECC_MER_IMPL   0xf0000000      /* Implementation */
710bb3602cSblueswir1 #define ECC_MER_MASK_0 0x00000103      /* Version 0 (MCC) mask */
720bb3602cSblueswir1 #define ECC_MER_MASK_1 0x00000bff      /* Version 1 (EMC) mask */
730bb3602cSblueswir1 #define ECC_MER_MASK_2 0x00000bff      /* Version 2 (SMC) mask */
74dd53ded3Sblueswir1 
75dd53ded3Sblueswir1 /* ECC memory delay register */
76dd53ded3Sblueswir1 #define ECC_MDR_RRI    0x000003ff      /* Refresh Request Interval */
77dd53ded3Sblueswir1 #define ECC_MDR_MI     0x00001c00      /* MIH Delay */
78dd53ded3Sblueswir1 #define ECC_MDR_CI     0x0000e000      /* Coherent Invalidate Delay */
79dd53ded3Sblueswir1 #define ECC_MDR_MDL    0x001f0000      /* MBus Master arbitration delay */
80dd53ded3Sblueswir1 #define ECC_MDR_MDH    0x03e00000      /* MBus Master arbitration delay */
81dd53ded3Sblueswir1 #define ECC_MDR_GAD    0x7c000000      /* Graphics Arbitration Delay */
82dd53ded3Sblueswir1 #define ECC_MDR_RSC    0x80000000      /* Refresh load control */
83dd53ded3Sblueswir1 #define ECC_MDR_MASK   0x7fffffff
847eb0c8e8Sblueswir1 
857eb0c8e8Sblueswir1 /* ECC fault status register */
86dd53ded3Sblueswir1 #define ECC_MFSR_CE    0x00000001      /* Correctable error */
87dd53ded3Sblueswir1 #define ECC_MFSR_BS    0x00000002      /* C2 graphics bad slot access */
88dd53ded3Sblueswir1 #define ECC_MFSR_TO    0x00000004      /* Timeout on write */
89dd53ded3Sblueswir1 #define ECC_MFSR_UE    0x00000008      /* Uncorrectable error */
90dd53ded3Sblueswir1 #define ECC_MFSR_DW    0x000000f0      /* Index of double word in block */
91dd53ded3Sblueswir1 #define ECC_MFSR_SYND  0x0000ff00      /* Syndrome for correctable error */
92dd53ded3Sblueswir1 #define ECC_MFSR_ME    0x00010000      /* Multiple errors */
93dd53ded3Sblueswir1 #define ECC_MFSR_C2ERR 0x00020000      /* C2 graphics error */
947eb0c8e8Sblueswir1 
957eb0c8e8Sblueswir1 /* ECC fault address register 0 */
96dd53ded3Sblueswir1 #define ECC_MFAR0_PADDR 0x0000000f     /* PA[32-35] */
97dd53ded3Sblueswir1 #define ECC_MFAR0_TYPE  0x000000f0     /* Transaction type */
98dd53ded3Sblueswir1 #define ECC_MFAR0_SIZE  0x00000700     /* Transaction size */
99dd53ded3Sblueswir1 #define ECC_MFAR0_CACHE 0x00000800     /* Mapped cacheable */
100dd53ded3Sblueswir1 #define ECC_MFAR0_LOCK  0x00001000     /* Error occurred in atomic cycle */
101dd53ded3Sblueswir1 #define ECC_MFAR0_BMODE 0x00002000     /* Boot mode */
102dd53ded3Sblueswir1 #define ECC_MFAR0_VADDR 0x003fc000     /* VA[12-19] (superset bits) */
103dd53ded3Sblueswir1 #define ECC_MFAR0_S     0x08000000     /* Supervisor mode */
104dd53ded3Sblueswir1 #define ECC_MFARO_MID   0xf0000000     /* Module ID */
1057eb0c8e8Sblueswir1 
1067eb0c8e8Sblueswir1 /* ECC diagnostic register */
107dd53ded3Sblueswir1 #define ECC_DR_CBX     0x00000001
108dd53ded3Sblueswir1 #define ECC_DR_CB0     0x00000002
109dd53ded3Sblueswir1 #define ECC_DR_CB1     0x00000004
110dd53ded3Sblueswir1 #define ECC_DR_CB2     0x00000008
111dd53ded3Sblueswir1 #define ECC_DR_CB4     0x00000010
112dd53ded3Sblueswir1 #define ECC_DR_CB8     0x00000020
113dd53ded3Sblueswir1 #define ECC_DR_CB16    0x00000040
114dd53ded3Sblueswir1 #define ECC_DR_CB32    0x00000080
115dd53ded3Sblueswir1 #define ECC_DR_DMODE   0x00000c00
1167eb0c8e8Sblueswir1 
117dd53ded3Sblueswir1 #define ECC_NREGS      9
1187eb0c8e8Sblueswir1 #define ECC_SIZE       (ECC_NREGS * sizeof(uint32_t))
119dd53ded3Sblueswir1 
120dd53ded3Sblueswir1 #define ECC_DIAG_SIZE  4
121dd53ded3Sblueswir1 #define ECC_DIAG_MASK  (ECC_DIAG_SIZE - 1)
1227eb0c8e8Sblueswir1 
123*100bb15cSAndreas Färber #define TYPE_ECC_MEMCTL "eccmemctl"
124*100bb15cSAndreas Färber #define ECC_MEMCTL(obj) OBJECT_CHECK(ECCState, (obj), TYPE_ECC_MEMCTL)
125*100bb15cSAndreas Färber 
1267eb0c8e8Sblueswir1 typedef struct ECCState {
127*100bb15cSAndreas Färber     SysBusDevice parent_obj;
128*100bb15cSAndreas Färber 
1297ef57ccaSAvi Kivity     MemoryRegion iomem, iomem_diag;
130e42c20b4Sblueswir1     qemu_irq irq;
1317eb0c8e8Sblueswir1     uint32_t regs[ECC_NREGS];
132dd53ded3Sblueswir1     uint8_t diag[ECC_DIAG_SIZE];
1330bb3602cSblueswir1     uint32_t version;
1347eb0c8e8Sblueswir1 } ECCState;
1357eb0c8e8Sblueswir1 
136a8170e5eSAvi Kivity static void ecc_mem_write(void *opaque, hwaddr addr, uint64_t val,
1377ef57ccaSAvi Kivity                           unsigned size)
1387eb0c8e8Sblueswir1 {
1397eb0c8e8Sblueswir1     ECCState *s = opaque;
1407eb0c8e8Sblueswir1 
141e64d7d59Sblueswir1     switch (addr >> 2) {
142dd53ded3Sblueswir1     case ECC_MER:
1430bb3602cSblueswir1         if (s->version == ECC_MCC)
1440bb3602cSblueswir1             s->regs[ECC_MER] = (val & ECC_MER_MASK_0);
1450bb3602cSblueswir1         else if (s->version == ECC_EMC)
1460bb3602cSblueswir1             s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_1);
1470bb3602cSblueswir1         else if (s->version == ECC_SMC)
1480bb3602cSblueswir1             s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_2);
14997bf4851SBlue Swirl         trace_ecc_mem_writel_mer(val);
1507eb0c8e8Sblueswir1         break;
151dd53ded3Sblueswir1     case ECC_MDR:
1528f2ad0a3Sblueswir1         s->regs[ECC_MDR] =  val & ECC_MDR_MASK;
15397bf4851SBlue Swirl         trace_ecc_mem_writel_mdr(val);
1547eb0c8e8Sblueswir1         break;
155dd53ded3Sblueswir1     case ECC_MFSR:
1568f2ad0a3Sblueswir1         s->regs[ECC_MFSR] =  val;
1570bb3602cSblueswir1         qemu_irq_lower(s->irq);
15897bf4851SBlue Swirl         trace_ecc_mem_writel_mfsr(val);
1597eb0c8e8Sblueswir1         break;
160dd53ded3Sblueswir1     case ECC_VCR:
1618f2ad0a3Sblueswir1         s->regs[ECC_VCR] =  val;
16297bf4851SBlue Swirl         trace_ecc_mem_writel_vcr(val);
1637eb0c8e8Sblueswir1         break;
164dd53ded3Sblueswir1     case ECC_DR:
1658f2ad0a3Sblueswir1         s->regs[ECC_DR] =  val;
16697bf4851SBlue Swirl         trace_ecc_mem_writel_dr(val);
1677eb0c8e8Sblueswir1         break;
168dd53ded3Sblueswir1     case ECC_ECR0:
1698f2ad0a3Sblueswir1         s->regs[ECC_ECR0] =  val;
17097bf4851SBlue Swirl         trace_ecc_mem_writel_ecr0(val);
171dd53ded3Sblueswir1         break;
172dd53ded3Sblueswir1     case ECC_ECR1:
1738f2ad0a3Sblueswir1         s->regs[ECC_ECR0] =  val;
17497bf4851SBlue Swirl         trace_ecc_mem_writel_ecr1(val);
1757eb0c8e8Sblueswir1         break;
1767eb0c8e8Sblueswir1     }
1777eb0c8e8Sblueswir1 }
1787eb0c8e8Sblueswir1 
179a8170e5eSAvi Kivity static uint64_t ecc_mem_read(void *opaque, hwaddr addr,
1807ef57ccaSAvi Kivity                              unsigned size)
1817eb0c8e8Sblueswir1 {
1827eb0c8e8Sblueswir1     ECCState *s = opaque;
1837eb0c8e8Sblueswir1     uint32_t ret = 0;
1847eb0c8e8Sblueswir1 
185e64d7d59Sblueswir1     switch (addr >> 2) {
186dd53ded3Sblueswir1     case ECC_MER:
1878f2ad0a3Sblueswir1         ret = s->regs[ECC_MER];
18897bf4851SBlue Swirl         trace_ecc_mem_readl_mer(ret);
1897eb0c8e8Sblueswir1         break;
190dd53ded3Sblueswir1     case ECC_MDR:
1918f2ad0a3Sblueswir1         ret = s->regs[ECC_MDR];
19297bf4851SBlue Swirl         trace_ecc_mem_readl_mdr(ret);
1937eb0c8e8Sblueswir1         break;
194dd53ded3Sblueswir1     case ECC_MFSR:
1958f2ad0a3Sblueswir1         ret = s->regs[ECC_MFSR];
19697bf4851SBlue Swirl         trace_ecc_mem_readl_mfsr(ret);
1977eb0c8e8Sblueswir1         break;
198dd53ded3Sblueswir1     case ECC_VCR:
1998f2ad0a3Sblueswir1         ret = s->regs[ECC_VCR];
20097bf4851SBlue Swirl         trace_ecc_mem_readl_vcr(ret);
2017eb0c8e8Sblueswir1         break;
202dd53ded3Sblueswir1     case ECC_MFAR0:
2038f2ad0a3Sblueswir1         ret = s->regs[ECC_MFAR0];
20497bf4851SBlue Swirl         trace_ecc_mem_readl_mfar0(ret);
2057eb0c8e8Sblueswir1         break;
206dd53ded3Sblueswir1     case ECC_MFAR1:
2078f2ad0a3Sblueswir1         ret = s->regs[ECC_MFAR1];
20897bf4851SBlue Swirl         trace_ecc_mem_readl_mfar1(ret);
2097eb0c8e8Sblueswir1         break;
210dd53ded3Sblueswir1     case ECC_DR:
2118f2ad0a3Sblueswir1         ret = s->regs[ECC_DR];
21297bf4851SBlue Swirl         trace_ecc_mem_readl_dr(ret);
2137eb0c8e8Sblueswir1         break;
214dd53ded3Sblueswir1     case ECC_ECR0:
2158f2ad0a3Sblueswir1         ret = s->regs[ECC_ECR0];
21697bf4851SBlue Swirl         trace_ecc_mem_readl_ecr0(ret);
217dd53ded3Sblueswir1         break;
218dd53ded3Sblueswir1     case ECC_ECR1:
2198f2ad0a3Sblueswir1         ret = s->regs[ECC_ECR0];
22097bf4851SBlue Swirl         trace_ecc_mem_readl_ecr1(ret);
2217eb0c8e8Sblueswir1         break;
2227eb0c8e8Sblueswir1     }
2237eb0c8e8Sblueswir1     return ret;
2247eb0c8e8Sblueswir1 }
2257eb0c8e8Sblueswir1 
2267ef57ccaSAvi Kivity static const MemoryRegionOps ecc_mem_ops = {
2277ef57ccaSAvi Kivity     .read = ecc_mem_read,
2287ef57ccaSAvi Kivity     .write = ecc_mem_write,
2297ef57ccaSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
2307ef57ccaSAvi Kivity     .valid = {
2317ef57ccaSAvi Kivity         .min_access_size = 4,
2327ef57ccaSAvi Kivity         .max_access_size = 4,
2337ef57ccaSAvi Kivity     },
2347eb0c8e8Sblueswir1 };
2357eb0c8e8Sblueswir1 
236a8170e5eSAvi Kivity static void ecc_diag_mem_write(void *opaque, hwaddr addr,
2377ef57ccaSAvi Kivity                                uint64_t val, unsigned size)
238dd53ded3Sblueswir1 {
239dd53ded3Sblueswir1     ECCState *s = opaque;
240dd53ded3Sblueswir1 
24197bf4851SBlue Swirl     trace_ecc_diag_mem_writeb(addr, val);
242dd53ded3Sblueswir1     s->diag[addr & ECC_DIAG_MASK] = val;
243dd53ded3Sblueswir1 }
244dd53ded3Sblueswir1 
245a8170e5eSAvi Kivity static uint64_t ecc_diag_mem_read(void *opaque, hwaddr addr,
2467ef57ccaSAvi Kivity                                   unsigned size)
247dd53ded3Sblueswir1 {
248dd53ded3Sblueswir1     ECCState *s = opaque;
249e64d7d59Sblueswir1     uint32_t ret = s->diag[(int)addr];
250e64d7d59Sblueswir1 
25197bf4851SBlue Swirl     trace_ecc_diag_mem_readb(addr, ret);
252dd53ded3Sblueswir1     return ret;
253dd53ded3Sblueswir1 }
254dd53ded3Sblueswir1 
2557ef57ccaSAvi Kivity static const MemoryRegionOps ecc_diag_mem_ops = {
2567ef57ccaSAvi Kivity     .read = ecc_diag_mem_read,
2577ef57ccaSAvi Kivity     .write = ecc_diag_mem_write,
2587ef57ccaSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
2597ef57ccaSAvi Kivity     .valid = {
2607ef57ccaSAvi Kivity         .min_access_size = 1,
2617ef57ccaSAvi Kivity         .max_access_size = 1,
2627ef57ccaSAvi Kivity     },
263dd53ded3Sblueswir1 };
264dd53ded3Sblueswir1 
265c21011a9SBlue Swirl static const VMStateDescription vmstate_ecc = {
266c21011a9SBlue Swirl     .name ="ECC",
267c21011a9SBlue Swirl     .version_id = 3,
268c21011a9SBlue Swirl     .minimum_version_id = 3,
269c21011a9SBlue Swirl     .minimum_version_id_old = 3,
270c21011a9SBlue Swirl     .fields      = (VMStateField []) {
271c21011a9SBlue Swirl         VMSTATE_UINT32_ARRAY(regs, ECCState, ECC_NREGS),
272c21011a9SBlue Swirl         VMSTATE_BUFFER(diag, ECCState),
273c21011a9SBlue Swirl         VMSTATE_UINT32(version, ECCState),
274c21011a9SBlue Swirl         VMSTATE_END_OF_LIST()
2757eb0c8e8Sblueswir1     }
276c21011a9SBlue Swirl };
2777eb0c8e8Sblueswir1 
2780284dc54SBlue Swirl static void ecc_reset(DeviceState *d)
2797eb0c8e8Sblueswir1 {
280*100bb15cSAndreas Färber     ECCState *s = ECC_MEMCTL(d);
2817eb0c8e8Sblueswir1 
282*100bb15cSAndreas Färber     if (s->version == ECC_MCC) {
2830bb3602cSblueswir1         s->regs[ECC_MER] &= ECC_MER_REU;
284*100bb15cSAndreas Färber     } else {
2850bb3602cSblueswir1         s->regs[ECC_MER] &= (ECC_MER_VER | ECC_MER_IMPL | ECC_MER_MRR |
2860bb3602cSblueswir1                              ECC_MER_DCI);
287*100bb15cSAndreas Färber     }
288dd53ded3Sblueswir1     s->regs[ECC_MDR] = 0x20;
289dd53ded3Sblueswir1     s->regs[ECC_MFSR] = 0;
290dd53ded3Sblueswir1     s->regs[ECC_VCR] = 0;
291dd53ded3Sblueswir1     s->regs[ECC_MFAR0] = 0x07c00000;
292dd53ded3Sblueswir1     s->regs[ECC_MFAR1] = 0;
293dd53ded3Sblueswir1     s->regs[ECC_DR] = 0;
294dd53ded3Sblueswir1     s->regs[ECC_ECR0] = 0;
295dd53ded3Sblueswir1     s->regs[ECC_ECR1] = 0;
2967eb0c8e8Sblueswir1 }
2977eb0c8e8Sblueswir1 
29881a322d4SGerd Hoffmann static int ecc_init1(SysBusDevice *dev)
2997eb0c8e8Sblueswir1 {
300*100bb15cSAndreas Färber     ECCState *s = ECC_MEMCTL(dev);
3017eb0c8e8Sblueswir1 
30249e66373SBlue Swirl     sysbus_init_irq(dev, &s->irq);
30349e66373SBlue Swirl     s->regs[0] = s->version;
3043c161542SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(dev), &ecc_mem_ops, s, "ecc", ECC_SIZE);
305750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
30649e66373SBlue Swirl 
30749e66373SBlue Swirl     if (s->version == ECC_MCC) { // SS-600MP only
3083c161542SPaolo Bonzini         memory_region_init_io(&s->iomem_diag, OBJECT(dev), &ecc_diag_mem_ops, s,
3097ef57ccaSAvi Kivity                               "ecc.diag", ECC_DIAG_SIZE);
310750ecd44SAvi Kivity         sysbus_init_mmio(dev, &s->iomem_diag);
311dd53ded3Sblueswir1     }
3120284dc54SBlue Swirl 
31381a322d4SGerd Hoffmann     return 0;
3147eb0c8e8Sblueswir1 }
31549e66373SBlue Swirl 
316999e12bbSAnthony Liguori static Property ecc_properties[] = {
317d210a1b4SGerd Hoffmann     DEFINE_PROP_HEX32("version", ECCState, version, -1),
318d210a1b4SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
319999e12bbSAnthony Liguori };
320999e12bbSAnthony Liguori 
321999e12bbSAnthony Liguori static void ecc_class_init(ObjectClass *klass, void *data)
322999e12bbSAnthony Liguori {
32339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
324999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
325999e12bbSAnthony Liguori 
326999e12bbSAnthony Liguori     k->init = ecc_init1;
32739bffca2SAnthony Liguori     dc->reset = ecc_reset;
32839bffca2SAnthony Liguori     dc->vmsd = &vmstate_ecc;
32939bffca2SAnthony Liguori     dc->props = ecc_properties;
330ee6847d1SGerd Hoffmann }
331999e12bbSAnthony Liguori 
3328c43a6f0SAndreas Färber static const TypeInfo ecc_info = {
333*100bb15cSAndreas Färber     .name          = TYPE_ECC_MEMCTL,
33439bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
33539bffca2SAnthony Liguori     .instance_size = sizeof(ECCState),
336999e12bbSAnthony Liguori     .class_init    = ecc_class_init,
337ee6847d1SGerd Hoffmann };
338ee6847d1SGerd Hoffmann 
339ee6847d1SGerd Hoffmann 
34083f7d43aSAndreas Färber static void ecc_register_types(void)
34149e66373SBlue Swirl {
34239bffca2SAnthony Liguori     type_register_static(&ecc_info);
34349e66373SBlue Swirl }
34449e66373SBlue Swirl 
34583f7d43aSAndreas Färber type_init(ecc_register_types)
346