17eb0c8e8Sblueswir1 /* 27eb0c8e8Sblueswir1 * QEMU Sparc Sun4m ECC memory controller emulation 37eb0c8e8Sblueswir1 * 47eb0c8e8Sblueswir1 * Copyright (c) 2007 Robert Reif 57eb0c8e8Sblueswir1 * 67eb0c8e8Sblueswir1 * Permission is hereby granted, free of charge, to any person obtaining a copy 77eb0c8e8Sblueswir1 * of this software and associated documentation files (the "Software"), to deal 87eb0c8e8Sblueswir1 * in the Software without restriction, including without limitation the rights 97eb0c8e8Sblueswir1 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 107eb0c8e8Sblueswir1 * copies of the Software, and to permit persons to whom the Software is 117eb0c8e8Sblueswir1 * furnished to do so, subject to the following conditions: 127eb0c8e8Sblueswir1 * 137eb0c8e8Sblueswir1 * The above copyright notice and this permission notice shall be included in 147eb0c8e8Sblueswir1 * all copies or substantial portions of the Software. 157eb0c8e8Sblueswir1 * 167eb0c8e8Sblueswir1 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 177eb0c8e8Sblueswir1 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 187eb0c8e8Sblueswir1 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 197eb0c8e8Sblueswir1 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 207eb0c8e8Sblueswir1 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 217eb0c8e8Sblueswir1 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 227eb0c8e8Sblueswir1 * THE SOFTWARE. 237eb0c8e8Sblueswir1 */ 2449e66373SBlue Swirl 25*0d1c9782SPeter Maydell #include "qemu/osdep.h" 2683c9f4caSPaolo Bonzini #include "hw/sysbus.h" 2797bf4851SBlue Swirl #include "trace.h" 287eb0c8e8Sblueswir1 297eb0c8e8Sblueswir1 /* There are 3 versions of this chip used in SMP sun4m systems: 307eb0c8e8Sblueswir1 * MCC (version 0, implementation 0) SS-600MP 317eb0c8e8Sblueswir1 * EMC (version 0, implementation 1) SS-10 327eb0c8e8Sblueswir1 * SMC (version 0, implementation 2) SS-10SX and SS-20 335ac574c4SBlue Swirl * 345ac574c4SBlue Swirl * Chipset docs: 355ac574c4SBlue Swirl * "Sun-4M System Architecture (revision 2.0) by Chuck Narad", 950-1373-01, 365ac574c4SBlue Swirl * http://mediacast.sun.com/users/Barton808/media/Sun4M_SystemArchitecture_edited2.pdf 377eb0c8e8Sblueswir1 */ 387eb0c8e8Sblueswir1 390bb3602cSblueswir1 #define ECC_MCC 0x00000000 400bb3602cSblueswir1 #define ECC_EMC 0x10000000 410bb3602cSblueswir1 #define ECC_SMC 0x20000000 420bb3602cSblueswir1 438f2ad0a3Sblueswir1 /* Register indexes */ 44dd53ded3Sblueswir1 #define ECC_MER 0 /* Memory Enable Register */ 458f2ad0a3Sblueswir1 #define ECC_MDR 1 /* Memory Delay Register */ 468f2ad0a3Sblueswir1 #define ECC_MFSR 2 /* Memory Fault Status Register */ 478f2ad0a3Sblueswir1 #define ECC_VCR 3 /* Video Configuration Register */ 488f2ad0a3Sblueswir1 #define ECC_MFAR0 4 /* Memory Fault Address Register 0 */ 498f2ad0a3Sblueswir1 #define ECC_MFAR1 5 /* Memory Fault Address Register 1 */ 508f2ad0a3Sblueswir1 #define ECC_DR 6 /* Diagnostic Register */ 518f2ad0a3Sblueswir1 #define ECC_ECR0 7 /* Event Count Register 0 */ 528f2ad0a3Sblueswir1 #define ECC_ECR1 8 /* Event Count Register 1 */ 537eb0c8e8Sblueswir1 547eb0c8e8Sblueswir1 /* ECC fault control register */ 55dd53ded3Sblueswir1 #define ECC_MER_EE 0x00000001 /* Enable ECC checking */ 5677f193daSblueswir1 #define ECC_MER_EI 0x00000002 /* Enable Interrupts on 5777f193daSblueswir1 correctable errors */ 58dd53ded3Sblueswir1 #define ECC_MER_MRR0 0x00000004 /* SIMM 0 */ 59dd53ded3Sblueswir1 #define ECC_MER_MRR1 0x00000008 /* SIMM 1 */ 60dd53ded3Sblueswir1 #define ECC_MER_MRR2 0x00000010 /* SIMM 2 */ 61dd53ded3Sblueswir1 #define ECC_MER_MRR3 0x00000020 /* SIMM 3 */ 62dd53ded3Sblueswir1 #define ECC_MER_MRR4 0x00000040 /* SIMM 4 */ 63dd53ded3Sblueswir1 #define ECC_MER_MRR5 0x00000080 /* SIMM 5 */ 64dd53ded3Sblueswir1 #define ECC_MER_MRR6 0x00000100 /* SIMM 6 */ 65dd53ded3Sblueswir1 #define ECC_MER_MRR7 0x00000200 /* SIMM 7 */ 660bb3602cSblueswir1 #define ECC_MER_REU 0x00000100 /* Memory Refresh Enable (600MP) */ 67dd53ded3Sblueswir1 #define ECC_MER_MRR 0x000003fc /* MRR mask */ 680bb3602cSblueswir1 #define ECC_MER_A 0x00000400 /* Memory controller addr map select */ 6977f193daSblueswir1 #define ECC_MER_DCI 0x00000800 /* Disables Coherent Invalidate ACK */ 70dd53ded3Sblueswir1 #define ECC_MER_VER 0x0f000000 /* Version */ 71dd53ded3Sblueswir1 #define ECC_MER_IMPL 0xf0000000 /* Implementation */ 720bb3602cSblueswir1 #define ECC_MER_MASK_0 0x00000103 /* Version 0 (MCC) mask */ 730bb3602cSblueswir1 #define ECC_MER_MASK_1 0x00000bff /* Version 1 (EMC) mask */ 740bb3602cSblueswir1 #define ECC_MER_MASK_2 0x00000bff /* Version 2 (SMC) mask */ 75dd53ded3Sblueswir1 76dd53ded3Sblueswir1 /* ECC memory delay register */ 77dd53ded3Sblueswir1 #define ECC_MDR_RRI 0x000003ff /* Refresh Request Interval */ 78dd53ded3Sblueswir1 #define ECC_MDR_MI 0x00001c00 /* MIH Delay */ 79dd53ded3Sblueswir1 #define ECC_MDR_CI 0x0000e000 /* Coherent Invalidate Delay */ 80dd53ded3Sblueswir1 #define ECC_MDR_MDL 0x001f0000 /* MBus Master arbitration delay */ 81dd53ded3Sblueswir1 #define ECC_MDR_MDH 0x03e00000 /* MBus Master arbitration delay */ 82dd53ded3Sblueswir1 #define ECC_MDR_GAD 0x7c000000 /* Graphics Arbitration Delay */ 83dd53ded3Sblueswir1 #define ECC_MDR_RSC 0x80000000 /* Refresh load control */ 84dd53ded3Sblueswir1 #define ECC_MDR_MASK 0x7fffffff 857eb0c8e8Sblueswir1 867eb0c8e8Sblueswir1 /* ECC fault status register */ 87dd53ded3Sblueswir1 #define ECC_MFSR_CE 0x00000001 /* Correctable error */ 88dd53ded3Sblueswir1 #define ECC_MFSR_BS 0x00000002 /* C2 graphics bad slot access */ 89dd53ded3Sblueswir1 #define ECC_MFSR_TO 0x00000004 /* Timeout on write */ 90dd53ded3Sblueswir1 #define ECC_MFSR_UE 0x00000008 /* Uncorrectable error */ 91dd53ded3Sblueswir1 #define ECC_MFSR_DW 0x000000f0 /* Index of double word in block */ 92dd53ded3Sblueswir1 #define ECC_MFSR_SYND 0x0000ff00 /* Syndrome for correctable error */ 93dd53ded3Sblueswir1 #define ECC_MFSR_ME 0x00010000 /* Multiple errors */ 94dd53ded3Sblueswir1 #define ECC_MFSR_C2ERR 0x00020000 /* C2 graphics error */ 957eb0c8e8Sblueswir1 967eb0c8e8Sblueswir1 /* ECC fault address register 0 */ 97dd53ded3Sblueswir1 #define ECC_MFAR0_PADDR 0x0000000f /* PA[32-35] */ 98dd53ded3Sblueswir1 #define ECC_MFAR0_TYPE 0x000000f0 /* Transaction type */ 99dd53ded3Sblueswir1 #define ECC_MFAR0_SIZE 0x00000700 /* Transaction size */ 100dd53ded3Sblueswir1 #define ECC_MFAR0_CACHE 0x00000800 /* Mapped cacheable */ 101dd53ded3Sblueswir1 #define ECC_MFAR0_LOCK 0x00001000 /* Error occurred in atomic cycle */ 102dd53ded3Sblueswir1 #define ECC_MFAR0_BMODE 0x00002000 /* Boot mode */ 103dd53ded3Sblueswir1 #define ECC_MFAR0_VADDR 0x003fc000 /* VA[12-19] (superset bits) */ 104dd53ded3Sblueswir1 #define ECC_MFAR0_S 0x08000000 /* Supervisor mode */ 105dd53ded3Sblueswir1 #define ECC_MFARO_MID 0xf0000000 /* Module ID */ 1067eb0c8e8Sblueswir1 1077eb0c8e8Sblueswir1 /* ECC diagnostic register */ 108dd53ded3Sblueswir1 #define ECC_DR_CBX 0x00000001 109dd53ded3Sblueswir1 #define ECC_DR_CB0 0x00000002 110dd53ded3Sblueswir1 #define ECC_DR_CB1 0x00000004 111dd53ded3Sblueswir1 #define ECC_DR_CB2 0x00000008 112dd53ded3Sblueswir1 #define ECC_DR_CB4 0x00000010 113dd53ded3Sblueswir1 #define ECC_DR_CB8 0x00000020 114dd53ded3Sblueswir1 #define ECC_DR_CB16 0x00000040 115dd53ded3Sblueswir1 #define ECC_DR_CB32 0x00000080 116dd53ded3Sblueswir1 #define ECC_DR_DMODE 0x00000c00 1177eb0c8e8Sblueswir1 118dd53ded3Sblueswir1 #define ECC_NREGS 9 1197eb0c8e8Sblueswir1 #define ECC_SIZE (ECC_NREGS * sizeof(uint32_t)) 120dd53ded3Sblueswir1 121dd53ded3Sblueswir1 #define ECC_DIAG_SIZE 4 122dd53ded3Sblueswir1 #define ECC_DIAG_MASK (ECC_DIAG_SIZE - 1) 1237eb0c8e8Sblueswir1 124100bb15cSAndreas Färber #define TYPE_ECC_MEMCTL "eccmemctl" 125100bb15cSAndreas Färber #define ECC_MEMCTL(obj) OBJECT_CHECK(ECCState, (obj), TYPE_ECC_MEMCTL) 126100bb15cSAndreas Färber 1277eb0c8e8Sblueswir1 typedef struct ECCState { 128100bb15cSAndreas Färber SysBusDevice parent_obj; 129100bb15cSAndreas Färber 1307ef57ccaSAvi Kivity MemoryRegion iomem, iomem_diag; 131e42c20b4Sblueswir1 qemu_irq irq; 1327eb0c8e8Sblueswir1 uint32_t regs[ECC_NREGS]; 133dd53ded3Sblueswir1 uint8_t diag[ECC_DIAG_SIZE]; 1340bb3602cSblueswir1 uint32_t version; 1357eb0c8e8Sblueswir1 } ECCState; 1367eb0c8e8Sblueswir1 137a8170e5eSAvi Kivity static void ecc_mem_write(void *opaque, hwaddr addr, uint64_t val, 1387ef57ccaSAvi Kivity unsigned size) 1397eb0c8e8Sblueswir1 { 1407eb0c8e8Sblueswir1 ECCState *s = opaque; 1417eb0c8e8Sblueswir1 142e64d7d59Sblueswir1 switch (addr >> 2) { 143dd53ded3Sblueswir1 case ECC_MER: 1440bb3602cSblueswir1 if (s->version == ECC_MCC) 1450bb3602cSblueswir1 s->regs[ECC_MER] = (val & ECC_MER_MASK_0); 1460bb3602cSblueswir1 else if (s->version == ECC_EMC) 1470bb3602cSblueswir1 s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_1); 1480bb3602cSblueswir1 else if (s->version == ECC_SMC) 1490bb3602cSblueswir1 s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_2); 15097bf4851SBlue Swirl trace_ecc_mem_writel_mer(val); 1517eb0c8e8Sblueswir1 break; 152dd53ded3Sblueswir1 case ECC_MDR: 1538f2ad0a3Sblueswir1 s->regs[ECC_MDR] = val & ECC_MDR_MASK; 15497bf4851SBlue Swirl trace_ecc_mem_writel_mdr(val); 1557eb0c8e8Sblueswir1 break; 156dd53ded3Sblueswir1 case ECC_MFSR: 1578f2ad0a3Sblueswir1 s->regs[ECC_MFSR] = val; 1580bb3602cSblueswir1 qemu_irq_lower(s->irq); 15997bf4851SBlue Swirl trace_ecc_mem_writel_mfsr(val); 1607eb0c8e8Sblueswir1 break; 161dd53ded3Sblueswir1 case ECC_VCR: 1628f2ad0a3Sblueswir1 s->regs[ECC_VCR] = val; 16397bf4851SBlue Swirl trace_ecc_mem_writel_vcr(val); 1647eb0c8e8Sblueswir1 break; 165dd53ded3Sblueswir1 case ECC_DR: 1668f2ad0a3Sblueswir1 s->regs[ECC_DR] = val; 16797bf4851SBlue Swirl trace_ecc_mem_writel_dr(val); 1687eb0c8e8Sblueswir1 break; 169dd53ded3Sblueswir1 case ECC_ECR0: 1708f2ad0a3Sblueswir1 s->regs[ECC_ECR0] = val; 17197bf4851SBlue Swirl trace_ecc_mem_writel_ecr0(val); 172dd53ded3Sblueswir1 break; 173dd53ded3Sblueswir1 case ECC_ECR1: 1748f2ad0a3Sblueswir1 s->regs[ECC_ECR0] = val; 17597bf4851SBlue Swirl trace_ecc_mem_writel_ecr1(val); 1767eb0c8e8Sblueswir1 break; 1777eb0c8e8Sblueswir1 } 1787eb0c8e8Sblueswir1 } 1797eb0c8e8Sblueswir1 180a8170e5eSAvi Kivity static uint64_t ecc_mem_read(void *opaque, hwaddr addr, 1817ef57ccaSAvi Kivity unsigned size) 1827eb0c8e8Sblueswir1 { 1837eb0c8e8Sblueswir1 ECCState *s = opaque; 1847eb0c8e8Sblueswir1 uint32_t ret = 0; 1857eb0c8e8Sblueswir1 186e64d7d59Sblueswir1 switch (addr >> 2) { 187dd53ded3Sblueswir1 case ECC_MER: 1888f2ad0a3Sblueswir1 ret = s->regs[ECC_MER]; 18997bf4851SBlue Swirl trace_ecc_mem_readl_mer(ret); 1907eb0c8e8Sblueswir1 break; 191dd53ded3Sblueswir1 case ECC_MDR: 1928f2ad0a3Sblueswir1 ret = s->regs[ECC_MDR]; 19397bf4851SBlue Swirl trace_ecc_mem_readl_mdr(ret); 1947eb0c8e8Sblueswir1 break; 195dd53ded3Sblueswir1 case ECC_MFSR: 1968f2ad0a3Sblueswir1 ret = s->regs[ECC_MFSR]; 19797bf4851SBlue Swirl trace_ecc_mem_readl_mfsr(ret); 1987eb0c8e8Sblueswir1 break; 199dd53ded3Sblueswir1 case ECC_VCR: 2008f2ad0a3Sblueswir1 ret = s->regs[ECC_VCR]; 20197bf4851SBlue Swirl trace_ecc_mem_readl_vcr(ret); 2027eb0c8e8Sblueswir1 break; 203dd53ded3Sblueswir1 case ECC_MFAR0: 2048f2ad0a3Sblueswir1 ret = s->regs[ECC_MFAR0]; 20597bf4851SBlue Swirl trace_ecc_mem_readl_mfar0(ret); 2067eb0c8e8Sblueswir1 break; 207dd53ded3Sblueswir1 case ECC_MFAR1: 2088f2ad0a3Sblueswir1 ret = s->regs[ECC_MFAR1]; 20997bf4851SBlue Swirl trace_ecc_mem_readl_mfar1(ret); 2107eb0c8e8Sblueswir1 break; 211dd53ded3Sblueswir1 case ECC_DR: 2128f2ad0a3Sblueswir1 ret = s->regs[ECC_DR]; 21397bf4851SBlue Swirl trace_ecc_mem_readl_dr(ret); 2147eb0c8e8Sblueswir1 break; 215dd53ded3Sblueswir1 case ECC_ECR0: 2168f2ad0a3Sblueswir1 ret = s->regs[ECC_ECR0]; 21797bf4851SBlue Swirl trace_ecc_mem_readl_ecr0(ret); 218dd53ded3Sblueswir1 break; 219dd53ded3Sblueswir1 case ECC_ECR1: 2208f2ad0a3Sblueswir1 ret = s->regs[ECC_ECR0]; 22197bf4851SBlue Swirl trace_ecc_mem_readl_ecr1(ret); 2227eb0c8e8Sblueswir1 break; 2237eb0c8e8Sblueswir1 } 2247eb0c8e8Sblueswir1 return ret; 2257eb0c8e8Sblueswir1 } 2267eb0c8e8Sblueswir1 2277ef57ccaSAvi Kivity static const MemoryRegionOps ecc_mem_ops = { 2287ef57ccaSAvi Kivity .read = ecc_mem_read, 2297ef57ccaSAvi Kivity .write = ecc_mem_write, 2307ef57ccaSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 2317ef57ccaSAvi Kivity .valid = { 2327ef57ccaSAvi Kivity .min_access_size = 4, 2337ef57ccaSAvi Kivity .max_access_size = 4, 2347ef57ccaSAvi Kivity }, 2357eb0c8e8Sblueswir1 }; 2367eb0c8e8Sblueswir1 237a8170e5eSAvi Kivity static void ecc_diag_mem_write(void *opaque, hwaddr addr, 2387ef57ccaSAvi Kivity uint64_t val, unsigned size) 239dd53ded3Sblueswir1 { 240dd53ded3Sblueswir1 ECCState *s = opaque; 241dd53ded3Sblueswir1 24297bf4851SBlue Swirl trace_ecc_diag_mem_writeb(addr, val); 243dd53ded3Sblueswir1 s->diag[addr & ECC_DIAG_MASK] = val; 244dd53ded3Sblueswir1 } 245dd53ded3Sblueswir1 246a8170e5eSAvi Kivity static uint64_t ecc_diag_mem_read(void *opaque, hwaddr addr, 2477ef57ccaSAvi Kivity unsigned size) 248dd53ded3Sblueswir1 { 249dd53ded3Sblueswir1 ECCState *s = opaque; 250e64d7d59Sblueswir1 uint32_t ret = s->diag[(int)addr]; 251e64d7d59Sblueswir1 25297bf4851SBlue Swirl trace_ecc_diag_mem_readb(addr, ret); 253dd53ded3Sblueswir1 return ret; 254dd53ded3Sblueswir1 } 255dd53ded3Sblueswir1 2567ef57ccaSAvi Kivity static const MemoryRegionOps ecc_diag_mem_ops = { 2577ef57ccaSAvi Kivity .read = ecc_diag_mem_read, 2587ef57ccaSAvi Kivity .write = ecc_diag_mem_write, 2597ef57ccaSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 2607ef57ccaSAvi Kivity .valid = { 2617ef57ccaSAvi Kivity .min_access_size = 1, 2627ef57ccaSAvi Kivity .max_access_size = 1, 2637ef57ccaSAvi Kivity }, 264dd53ded3Sblueswir1 }; 265dd53ded3Sblueswir1 266c21011a9SBlue Swirl static const VMStateDescription vmstate_ecc = { 267c21011a9SBlue Swirl .name ="ECC", 268c21011a9SBlue Swirl .version_id = 3, 269c21011a9SBlue Swirl .minimum_version_id = 3, 270c21011a9SBlue Swirl .fields = (VMStateField[]) { 271c21011a9SBlue Swirl VMSTATE_UINT32_ARRAY(regs, ECCState, ECC_NREGS), 272c21011a9SBlue Swirl VMSTATE_BUFFER(diag, ECCState), 273c21011a9SBlue Swirl VMSTATE_UINT32(version, ECCState), 274c21011a9SBlue Swirl VMSTATE_END_OF_LIST() 2757eb0c8e8Sblueswir1 } 276c21011a9SBlue Swirl }; 2777eb0c8e8Sblueswir1 2780284dc54SBlue Swirl static void ecc_reset(DeviceState *d) 2797eb0c8e8Sblueswir1 { 280100bb15cSAndreas Färber ECCState *s = ECC_MEMCTL(d); 2817eb0c8e8Sblueswir1 282100bb15cSAndreas Färber if (s->version == ECC_MCC) { 2830bb3602cSblueswir1 s->regs[ECC_MER] &= ECC_MER_REU; 284100bb15cSAndreas Färber } else { 2850bb3602cSblueswir1 s->regs[ECC_MER] &= (ECC_MER_VER | ECC_MER_IMPL | ECC_MER_MRR | 2860bb3602cSblueswir1 ECC_MER_DCI); 287100bb15cSAndreas Färber } 288dd53ded3Sblueswir1 s->regs[ECC_MDR] = 0x20; 289dd53ded3Sblueswir1 s->regs[ECC_MFSR] = 0; 290dd53ded3Sblueswir1 s->regs[ECC_VCR] = 0; 291dd53ded3Sblueswir1 s->regs[ECC_MFAR0] = 0x07c00000; 292dd53ded3Sblueswir1 s->regs[ECC_MFAR1] = 0; 293dd53ded3Sblueswir1 s->regs[ECC_DR] = 0; 294dd53ded3Sblueswir1 s->regs[ECC_ECR0] = 0; 295dd53ded3Sblueswir1 s->regs[ECC_ECR1] = 0; 2967eb0c8e8Sblueswir1 } 2977eb0c8e8Sblueswir1 29881a322d4SGerd Hoffmann static int ecc_init1(SysBusDevice *dev) 2997eb0c8e8Sblueswir1 { 300100bb15cSAndreas Färber ECCState *s = ECC_MEMCTL(dev); 3017eb0c8e8Sblueswir1 30249e66373SBlue Swirl sysbus_init_irq(dev, &s->irq); 30349e66373SBlue Swirl s->regs[0] = s->version; 3043c161542SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(dev), &ecc_mem_ops, s, "ecc", ECC_SIZE); 305750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem); 30649e66373SBlue Swirl 30749e66373SBlue Swirl if (s->version == ECC_MCC) { // SS-600MP only 3083c161542SPaolo Bonzini memory_region_init_io(&s->iomem_diag, OBJECT(dev), &ecc_diag_mem_ops, s, 3097ef57ccaSAvi Kivity "ecc.diag", ECC_DIAG_SIZE); 310750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem_diag); 311dd53ded3Sblueswir1 } 3120284dc54SBlue Swirl 31381a322d4SGerd Hoffmann return 0; 3147eb0c8e8Sblueswir1 } 31549e66373SBlue Swirl 316999e12bbSAnthony Liguori static Property ecc_properties[] = { 317c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT32("version", ECCState, version, -1), 318d210a1b4SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 319999e12bbSAnthony Liguori }; 320999e12bbSAnthony Liguori 321999e12bbSAnthony Liguori static void ecc_class_init(ObjectClass *klass, void *data) 322999e12bbSAnthony Liguori { 32339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 324999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 325999e12bbSAnthony Liguori 326999e12bbSAnthony Liguori k->init = ecc_init1; 32739bffca2SAnthony Liguori dc->reset = ecc_reset; 32839bffca2SAnthony Liguori dc->vmsd = &vmstate_ecc; 32939bffca2SAnthony Liguori dc->props = ecc_properties; 330ee6847d1SGerd Hoffmann } 331999e12bbSAnthony Liguori 3328c43a6f0SAndreas Färber static const TypeInfo ecc_info = { 333100bb15cSAndreas Färber .name = TYPE_ECC_MEMCTL, 33439bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 33539bffca2SAnthony Liguori .instance_size = sizeof(ECCState), 336999e12bbSAnthony Liguori .class_init = ecc_class_init, 337ee6847d1SGerd Hoffmann }; 338ee6847d1SGerd Hoffmann 339ee6847d1SGerd Hoffmann 34083f7d43aSAndreas Färber static void ecc_register_types(void) 34149e66373SBlue Swirl { 34239bffca2SAnthony Liguori type_register_static(&ecc_info); 34349e66373SBlue Swirl } 34449e66373SBlue Swirl 34583f7d43aSAndreas Färber type_init(ecc_register_types) 346