1*99494e69SAndrew Baumann /* 2*99494e69SAndrew Baumann * Raspberry Pi emulation (c) 2012 Gregory Estrade 3*99494e69SAndrew Baumann * This code is licensed under the GNU GPLv2 and later. 4*99494e69SAndrew Baumann * 5*99494e69SAndrew Baumann * This file models the system mailboxes, which are used for 6*99494e69SAndrew Baumann * communication with low-bandwidth GPU peripherals. Refs: 7*99494e69SAndrew Baumann * https://github.com/raspberrypi/firmware/wiki/Mailboxes 8*99494e69SAndrew Baumann * https://github.com/raspberrypi/firmware/wiki/Accessing-mailboxes 9*99494e69SAndrew Baumann */ 10*99494e69SAndrew Baumann 11*99494e69SAndrew Baumann #include "hw/misc/bcm2835_mbox.h" 12*99494e69SAndrew Baumann 13*99494e69SAndrew Baumann #define MAIL0_PEEK 0x90 14*99494e69SAndrew Baumann #define MAIL0_SENDER 0x94 15*99494e69SAndrew Baumann #define MAIL1_STATUS 0xb8 16*99494e69SAndrew Baumann 17*99494e69SAndrew Baumann /* Mailbox status register */ 18*99494e69SAndrew Baumann #define MAIL0_STATUS 0x98 19*99494e69SAndrew Baumann #define ARM_MS_FULL 0x80000000 20*99494e69SAndrew Baumann #define ARM_MS_EMPTY 0x40000000 21*99494e69SAndrew Baumann #define ARM_MS_LEVEL 0x400000FF /* Max. value depends on mailbox depth */ 22*99494e69SAndrew Baumann 23*99494e69SAndrew Baumann /* MAILBOX config/status register */ 24*99494e69SAndrew Baumann #define MAIL0_CONFIG 0x9c 25*99494e69SAndrew Baumann /* ANY write to this register clears the error bits! */ 26*99494e69SAndrew Baumann #define ARM_MC_IHAVEDATAIRQEN 0x00000001 /* mbox irq enable: has data */ 27*99494e69SAndrew Baumann #define ARM_MC_IHAVESPACEIRQEN 0x00000002 /* mbox irq enable: has space */ 28*99494e69SAndrew Baumann #define ARM_MC_OPPISEMPTYIRQEN 0x00000004 /* mbox irq enable: Opp is empty */ 29*99494e69SAndrew Baumann #define ARM_MC_MAIL_CLEAR 0x00000008 /* mbox clear write 1, then 0 */ 30*99494e69SAndrew Baumann #define ARM_MC_IHAVEDATAIRQPEND 0x00000010 /* mbox irq pending: has space */ 31*99494e69SAndrew Baumann #define ARM_MC_IHAVESPACEIRQPEND 0x00000020 /* mbox irq pending: Opp is empty */ 32*99494e69SAndrew Baumann #define ARM_MC_OPPISEMPTYIRQPEND 0x00000040 /* mbox irq pending */ 33*99494e69SAndrew Baumann /* Bit 7 is unused */ 34*99494e69SAndrew Baumann #define ARM_MC_ERRNOOWN 0x00000100 /* error : none owner read from mailbox */ 35*99494e69SAndrew Baumann #define ARM_MC_ERROVERFLW 0x00000200 /* error : write to fill mailbox */ 36*99494e69SAndrew Baumann #define ARM_MC_ERRUNDRFLW 0x00000400 /* error : read from empty mailbox */ 37*99494e69SAndrew Baumann 38*99494e69SAndrew Baumann static void mbox_update_status(BCM2835Mbox *mb) 39*99494e69SAndrew Baumann { 40*99494e69SAndrew Baumann mb->status &= ~(ARM_MS_EMPTY | ARM_MS_FULL); 41*99494e69SAndrew Baumann if (mb->count == 0) { 42*99494e69SAndrew Baumann mb->status |= ARM_MS_EMPTY; 43*99494e69SAndrew Baumann } else if (mb->count == MBOX_SIZE) { 44*99494e69SAndrew Baumann mb->status |= ARM_MS_FULL; 45*99494e69SAndrew Baumann } 46*99494e69SAndrew Baumann } 47*99494e69SAndrew Baumann 48*99494e69SAndrew Baumann static void mbox_reset(BCM2835Mbox *mb) 49*99494e69SAndrew Baumann { 50*99494e69SAndrew Baumann int n; 51*99494e69SAndrew Baumann 52*99494e69SAndrew Baumann mb->count = 0; 53*99494e69SAndrew Baumann mb->config = 0; 54*99494e69SAndrew Baumann for (n = 0; n < MBOX_SIZE; n++) { 55*99494e69SAndrew Baumann mb->reg[n] = MBOX_INVALID_DATA; 56*99494e69SAndrew Baumann } 57*99494e69SAndrew Baumann mbox_update_status(mb); 58*99494e69SAndrew Baumann } 59*99494e69SAndrew Baumann 60*99494e69SAndrew Baumann static uint32_t mbox_pull(BCM2835Mbox *mb, int index) 61*99494e69SAndrew Baumann { 62*99494e69SAndrew Baumann int n; 63*99494e69SAndrew Baumann uint32_t val; 64*99494e69SAndrew Baumann 65*99494e69SAndrew Baumann assert(mb->count > 0); 66*99494e69SAndrew Baumann assert(index < mb->count); 67*99494e69SAndrew Baumann 68*99494e69SAndrew Baumann val = mb->reg[index]; 69*99494e69SAndrew Baumann for (n = index + 1; n < mb->count; n++) { 70*99494e69SAndrew Baumann mb->reg[n - 1] = mb->reg[n]; 71*99494e69SAndrew Baumann } 72*99494e69SAndrew Baumann mb->count--; 73*99494e69SAndrew Baumann mb->reg[mb->count] = MBOX_INVALID_DATA; 74*99494e69SAndrew Baumann 75*99494e69SAndrew Baumann mbox_update_status(mb); 76*99494e69SAndrew Baumann 77*99494e69SAndrew Baumann return val; 78*99494e69SAndrew Baumann } 79*99494e69SAndrew Baumann 80*99494e69SAndrew Baumann static void mbox_push(BCM2835Mbox *mb, uint32_t val) 81*99494e69SAndrew Baumann { 82*99494e69SAndrew Baumann assert(mb->count < MBOX_SIZE); 83*99494e69SAndrew Baumann mb->reg[mb->count++] = val; 84*99494e69SAndrew Baumann mbox_update_status(mb); 85*99494e69SAndrew Baumann } 86*99494e69SAndrew Baumann 87*99494e69SAndrew Baumann static void bcm2835_mbox_update(BCM2835MboxState *s) 88*99494e69SAndrew Baumann { 89*99494e69SAndrew Baumann uint32_t value; 90*99494e69SAndrew Baumann bool set; 91*99494e69SAndrew Baumann int n; 92*99494e69SAndrew Baumann 93*99494e69SAndrew Baumann s->mbox_irq_disabled = true; 94*99494e69SAndrew Baumann 95*99494e69SAndrew Baumann /* Get pending responses and put them in the vc->arm mbox, 96*99494e69SAndrew Baumann * as long as it's not full 97*99494e69SAndrew Baumann */ 98*99494e69SAndrew Baumann for (n = 0; n < MBOX_CHAN_COUNT; n++) { 99*99494e69SAndrew Baumann while (s->available[n] && !(s->mbox[0].status & ARM_MS_FULL)) { 100*99494e69SAndrew Baumann value = ldl_phys(&s->mbox_as, n << MBOX_AS_CHAN_SHIFT); 101*99494e69SAndrew Baumann assert(value != MBOX_INVALID_DATA); /* Pending interrupt but no data */ 102*99494e69SAndrew Baumann mbox_push(&s->mbox[0], value); 103*99494e69SAndrew Baumann } 104*99494e69SAndrew Baumann } 105*99494e69SAndrew Baumann 106*99494e69SAndrew Baumann /* TODO (?): Try to push pending requests from the arm->vc mbox */ 107*99494e69SAndrew Baumann 108*99494e69SAndrew Baumann /* Re-enable calls from the IRQ routine */ 109*99494e69SAndrew Baumann s->mbox_irq_disabled = false; 110*99494e69SAndrew Baumann 111*99494e69SAndrew Baumann /* Update ARM IRQ status */ 112*99494e69SAndrew Baumann set = false; 113*99494e69SAndrew Baumann s->mbox[0].config &= ~ARM_MC_IHAVEDATAIRQPEND; 114*99494e69SAndrew Baumann if (!(s->mbox[0].status & ARM_MS_EMPTY)) { 115*99494e69SAndrew Baumann s->mbox[0].config |= ARM_MC_IHAVEDATAIRQPEND; 116*99494e69SAndrew Baumann if (s->mbox[0].config & ARM_MC_IHAVEDATAIRQEN) { 117*99494e69SAndrew Baumann set = true; 118*99494e69SAndrew Baumann } 119*99494e69SAndrew Baumann } 120*99494e69SAndrew Baumann qemu_set_irq(s->arm_irq, set); 121*99494e69SAndrew Baumann } 122*99494e69SAndrew Baumann 123*99494e69SAndrew Baumann static void bcm2835_mbox_set_irq(void *opaque, int irq, int level) 124*99494e69SAndrew Baumann { 125*99494e69SAndrew Baumann BCM2835MboxState *s = opaque; 126*99494e69SAndrew Baumann 127*99494e69SAndrew Baumann s->available[irq] = level; 128*99494e69SAndrew Baumann 129*99494e69SAndrew Baumann /* avoid recursively calling bcm2835_mbox_update when the interrupt 130*99494e69SAndrew Baumann * status changes due to the ldl_phys call within that function 131*99494e69SAndrew Baumann */ 132*99494e69SAndrew Baumann if (!s->mbox_irq_disabled) { 133*99494e69SAndrew Baumann bcm2835_mbox_update(s); 134*99494e69SAndrew Baumann } 135*99494e69SAndrew Baumann } 136*99494e69SAndrew Baumann 137*99494e69SAndrew Baumann static uint64_t bcm2835_mbox_read(void *opaque, hwaddr offset, unsigned size) 138*99494e69SAndrew Baumann { 139*99494e69SAndrew Baumann BCM2835MboxState *s = opaque; 140*99494e69SAndrew Baumann uint32_t res = 0; 141*99494e69SAndrew Baumann 142*99494e69SAndrew Baumann offset &= 0xff; 143*99494e69SAndrew Baumann 144*99494e69SAndrew Baumann switch (offset) { 145*99494e69SAndrew Baumann case 0x80 ... 0x8c: /* MAIL0_READ */ 146*99494e69SAndrew Baumann if (s->mbox[0].status & ARM_MS_EMPTY) { 147*99494e69SAndrew Baumann res = MBOX_INVALID_DATA; 148*99494e69SAndrew Baumann } else { 149*99494e69SAndrew Baumann res = mbox_pull(&s->mbox[0], 0); 150*99494e69SAndrew Baumann } 151*99494e69SAndrew Baumann break; 152*99494e69SAndrew Baumann 153*99494e69SAndrew Baumann case MAIL0_PEEK: 154*99494e69SAndrew Baumann res = s->mbox[0].reg[0]; 155*99494e69SAndrew Baumann break; 156*99494e69SAndrew Baumann 157*99494e69SAndrew Baumann case MAIL0_SENDER: 158*99494e69SAndrew Baumann break; 159*99494e69SAndrew Baumann 160*99494e69SAndrew Baumann case MAIL0_STATUS: 161*99494e69SAndrew Baumann res = s->mbox[0].status; 162*99494e69SAndrew Baumann break; 163*99494e69SAndrew Baumann 164*99494e69SAndrew Baumann case MAIL0_CONFIG: 165*99494e69SAndrew Baumann res = s->mbox[0].config; 166*99494e69SAndrew Baumann break; 167*99494e69SAndrew Baumann 168*99494e69SAndrew Baumann case MAIL1_STATUS: 169*99494e69SAndrew Baumann res = s->mbox[1].status; 170*99494e69SAndrew Baumann break; 171*99494e69SAndrew Baumann 172*99494e69SAndrew Baumann default: 173*99494e69SAndrew Baumann qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", 174*99494e69SAndrew Baumann __func__, offset); 175*99494e69SAndrew Baumann return 0; 176*99494e69SAndrew Baumann } 177*99494e69SAndrew Baumann 178*99494e69SAndrew Baumann bcm2835_mbox_update(s); 179*99494e69SAndrew Baumann 180*99494e69SAndrew Baumann return res; 181*99494e69SAndrew Baumann } 182*99494e69SAndrew Baumann 183*99494e69SAndrew Baumann static void bcm2835_mbox_write(void *opaque, hwaddr offset, 184*99494e69SAndrew Baumann uint64_t value, unsigned size) 185*99494e69SAndrew Baumann { 186*99494e69SAndrew Baumann BCM2835MboxState *s = opaque; 187*99494e69SAndrew Baumann hwaddr childaddr; 188*99494e69SAndrew Baumann uint8_t ch; 189*99494e69SAndrew Baumann 190*99494e69SAndrew Baumann offset &= 0xff; 191*99494e69SAndrew Baumann 192*99494e69SAndrew Baumann switch (offset) { 193*99494e69SAndrew Baumann case MAIL0_SENDER: 194*99494e69SAndrew Baumann break; 195*99494e69SAndrew Baumann 196*99494e69SAndrew Baumann case MAIL0_CONFIG: 197*99494e69SAndrew Baumann s->mbox[0].config &= ~ARM_MC_IHAVEDATAIRQEN; 198*99494e69SAndrew Baumann s->mbox[0].config |= value & ARM_MC_IHAVEDATAIRQEN; 199*99494e69SAndrew Baumann break; 200*99494e69SAndrew Baumann 201*99494e69SAndrew Baumann case 0xa0 ... 0xac: /* MAIL1_WRITE */ 202*99494e69SAndrew Baumann if (s->mbox[1].status & ARM_MS_FULL) { 203*99494e69SAndrew Baumann /* Mailbox full */ 204*99494e69SAndrew Baumann qemu_log_mask(LOG_GUEST_ERROR, "%s: mailbox full\n", __func__); 205*99494e69SAndrew Baumann } else { 206*99494e69SAndrew Baumann ch = value & 0xf; 207*99494e69SAndrew Baumann if (ch < MBOX_CHAN_COUNT) { 208*99494e69SAndrew Baumann childaddr = ch << MBOX_AS_CHAN_SHIFT; 209*99494e69SAndrew Baumann if (ldl_phys(&s->mbox_as, childaddr + MBOX_AS_PENDING)) { 210*99494e69SAndrew Baumann /* Child busy, push delayed. Push it in the arm->vc mbox */ 211*99494e69SAndrew Baumann mbox_push(&s->mbox[1], value); 212*99494e69SAndrew Baumann } else { 213*99494e69SAndrew Baumann /* Push it directly to the child device */ 214*99494e69SAndrew Baumann stl_phys(&s->mbox_as, childaddr, value); 215*99494e69SAndrew Baumann } 216*99494e69SAndrew Baumann } else { 217*99494e69SAndrew Baumann /* Invalid channel number */ 218*99494e69SAndrew Baumann qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid channel %u\n", 219*99494e69SAndrew Baumann __func__, ch); 220*99494e69SAndrew Baumann } 221*99494e69SAndrew Baumann } 222*99494e69SAndrew Baumann break; 223*99494e69SAndrew Baumann 224*99494e69SAndrew Baumann default: 225*99494e69SAndrew Baumann qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", 226*99494e69SAndrew Baumann __func__, offset); 227*99494e69SAndrew Baumann return; 228*99494e69SAndrew Baumann } 229*99494e69SAndrew Baumann 230*99494e69SAndrew Baumann bcm2835_mbox_update(s); 231*99494e69SAndrew Baumann } 232*99494e69SAndrew Baumann 233*99494e69SAndrew Baumann static const MemoryRegionOps bcm2835_mbox_ops = { 234*99494e69SAndrew Baumann .read = bcm2835_mbox_read, 235*99494e69SAndrew Baumann .write = bcm2835_mbox_write, 236*99494e69SAndrew Baumann .endianness = DEVICE_NATIVE_ENDIAN, 237*99494e69SAndrew Baumann .valid.min_access_size = 4, 238*99494e69SAndrew Baumann .valid.max_access_size = 4, 239*99494e69SAndrew Baumann }; 240*99494e69SAndrew Baumann 241*99494e69SAndrew Baumann /* vmstate of a single mailbox */ 242*99494e69SAndrew Baumann static const VMStateDescription vmstate_bcm2835_mbox_box = { 243*99494e69SAndrew Baumann .name = TYPE_BCM2835_MBOX "_box", 244*99494e69SAndrew Baumann .version_id = 1, 245*99494e69SAndrew Baumann .minimum_version_id = 1, 246*99494e69SAndrew Baumann .fields = (VMStateField[]) { 247*99494e69SAndrew Baumann VMSTATE_UINT32_ARRAY(reg, BCM2835Mbox, MBOX_SIZE), 248*99494e69SAndrew Baumann VMSTATE_UINT32(count, BCM2835Mbox), 249*99494e69SAndrew Baumann VMSTATE_UINT32(status, BCM2835Mbox), 250*99494e69SAndrew Baumann VMSTATE_UINT32(config, BCM2835Mbox), 251*99494e69SAndrew Baumann VMSTATE_END_OF_LIST() 252*99494e69SAndrew Baumann } 253*99494e69SAndrew Baumann }; 254*99494e69SAndrew Baumann 255*99494e69SAndrew Baumann /* vmstate of the entire device */ 256*99494e69SAndrew Baumann static const VMStateDescription vmstate_bcm2835_mbox = { 257*99494e69SAndrew Baumann .name = TYPE_BCM2835_MBOX, 258*99494e69SAndrew Baumann .version_id = 1, 259*99494e69SAndrew Baumann .minimum_version_id = 1, 260*99494e69SAndrew Baumann .minimum_version_id_old = 1, 261*99494e69SAndrew Baumann .fields = (VMStateField[]) { 262*99494e69SAndrew Baumann VMSTATE_BOOL_ARRAY(available, BCM2835MboxState, MBOX_CHAN_COUNT), 263*99494e69SAndrew Baumann VMSTATE_STRUCT_ARRAY(mbox, BCM2835MboxState, 2, 1, 264*99494e69SAndrew Baumann vmstate_bcm2835_mbox_box, BCM2835Mbox), 265*99494e69SAndrew Baumann VMSTATE_END_OF_LIST() 266*99494e69SAndrew Baumann } 267*99494e69SAndrew Baumann }; 268*99494e69SAndrew Baumann 269*99494e69SAndrew Baumann static void bcm2835_mbox_init(Object *obj) 270*99494e69SAndrew Baumann { 271*99494e69SAndrew Baumann BCM2835MboxState *s = BCM2835_MBOX(obj); 272*99494e69SAndrew Baumann 273*99494e69SAndrew Baumann memory_region_init_io(&s->iomem, obj, &bcm2835_mbox_ops, s, 274*99494e69SAndrew Baumann TYPE_BCM2835_MBOX, 0x400); 275*99494e69SAndrew Baumann sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem); 276*99494e69SAndrew Baumann sysbus_init_irq(SYS_BUS_DEVICE(s), &s->arm_irq); 277*99494e69SAndrew Baumann qdev_init_gpio_in(DEVICE(s), bcm2835_mbox_set_irq, MBOX_CHAN_COUNT); 278*99494e69SAndrew Baumann } 279*99494e69SAndrew Baumann 280*99494e69SAndrew Baumann static void bcm2835_mbox_reset(DeviceState *dev) 281*99494e69SAndrew Baumann { 282*99494e69SAndrew Baumann BCM2835MboxState *s = BCM2835_MBOX(dev); 283*99494e69SAndrew Baumann int n; 284*99494e69SAndrew Baumann 285*99494e69SAndrew Baumann mbox_reset(&s->mbox[0]); 286*99494e69SAndrew Baumann mbox_reset(&s->mbox[1]); 287*99494e69SAndrew Baumann s->mbox_irq_disabled = false; 288*99494e69SAndrew Baumann for (n = 0; n < MBOX_CHAN_COUNT; n++) { 289*99494e69SAndrew Baumann s->available[n] = false; 290*99494e69SAndrew Baumann } 291*99494e69SAndrew Baumann } 292*99494e69SAndrew Baumann 293*99494e69SAndrew Baumann static void bcm2835_mbox_realize(DeviceState *dev, Error **errp) 294*99494e69SAndrew Baumann { 295*99494e69SAndrew Baumann BCM2835MboxState *s = BCM2835_MBOX(dev); 296*99494e69SAndrew Baumann Object *obj; 297*99494e69SAndrew Baumann Error *err = NULL; 298*99494e69SAndrew Baumann 299*99494e69SAndrew Baumann obj = object_property_get_link(OBJECT(dev), "mbox-mr", &err); 300*99494e69SAndrew Baumann if (obj == NULL) { 301*99494e69SAndrew Baumann error_setg(errp, "%s: required mbox-mr link not found: %s", 302*99494e69SAndrew Baumann __func__, error_get_pretty(err)); 303*99494e69SAndrew Baumann return; 304*99494e69SAndrew Baumann } 305*99494e69SAndrew Baumann 306*99494e69SAndrew Baumann s->mbox_mr = MEMORY_REGION(obj); 307*99494e69SAndrew Baumann address_space_init(&s->mbox_as, s->mbox_mr, NULL); 308*99494e69SAndrew Baumann bcm2835_mbox_reset(dev); 309*99494e69SAndrew Baumann } 310*99494e69SAndrew Baumann 311*99494e69SAndrew Baumann static void bcm2835_mbox_class_init(ObjectClass *klass, void *data) 312*99494e69SAndrew Baumann { 313*99494e69SAndrew Baumann DeviceClass *dc = DEVICE_CLASS(klass); 314*99494e69SAndrew Baumann 315*99494e69SAndrew Baumann dc->realize = bcm2835_mbox_realize; 316*99494e69SAndrew Baumann dc->reset = bcm2835_mbox_reset; 317*99494e69SAndrew Baumann dc->vmsd = &vmstate_bcm2835_mbox; 318*99494e69SAndrew Baumann } 319*99494e69SAndrew Baumann 320*99494e69SAndrew Baumann static TypeInfo bcm2835_mbox_info = { 321*99494e69SAndrew Baumann .name = TYPE_BCM2835_MBOX, 322*99494e69SAndrew Baumann .parent = TYPE_SYS_BUS_DEVICE, 323*99494e69SAndrew Baumann .instance_size = sizeof(BCM2835MboxState), 324*99494e69SAndrew Baumann .class_init = bcm2835_mbox_class_init, 325*99494e69SAndrew Baumann .instance_init = bcm2835_mbox_init, 326*99494e69SAndrew Baumann }; 327*99494e69SAndrew Baumann 328*99494e69SAndrew Baumann static void bcm2835_mbox_register_types(void) 329*99494e69SAndrew Baumann { 330*99494e69SAndrew Baumann type_register_static(&bcm2835_mbox_info); 331*99494e69SAndrew Baumann } 332*99494e69SAndrew Baumann 333*99494e69SAndrew Baumann type_init(bcm2835_mbox_register_types) 334