1c2da8a8bSCédric Le Goater /* 2c2da8a8bSCédric Le Goater * ASPEED SDRAM Memory Controller 3c2da8a8bSCédric Le Goater * 4c2da8a8bSCédric Le Goater * Copyright (C) 2016 IBM Corp. 5c2da8a8bSCédric Le Goater * 6c2da8a8bSCédric Le Goater * This code is licensed under the GPL version 2 or later. See 7c2da8a8bSCédric Le Goater * the COPYING file in the top-level directory. 8c2da8a8bSCédric Le Goater */ 9c2da8a8bSCédric Le Goater 10c2da8a8bSCédric Le Goater #include "qemu/osdep.h" 11c2da8a8bSCédric Le Goater #include "qemu/log.h" 120b8fa32fSMarkus Armbruster #include "qemu/module.h" 13b2fd4545SCédric Le Goater #include "qemu/error-report.h" 14c2da8a8bSCédric Le Goater #include "hw/misc/aspeed_sdmc.h" 15c2da8a8bSCédric Le Goater #include "hw/qdev-properties.h" 16d6454270SMarkus Armbruster #include "migration/vmstate.h" 17c2da8a8bSCédric Le Goater #include "qapi/error.h" 18c2da8a8bSCédric Le Goater #include "trace.h" 19533eb415SIgor Mammedov #include "qemu/units.h" 20533eb415SIgor Mammedov #include "qemu/cutils.h" 21533eb415SIgor Mammedov #include "qapi/visitor.h" 22c2da8a8bSCédric Le Goater 23c2da8a8bSCédric Le Goater /* Protection Key Register */ 24c2da8a8bSCédric Le Goater #define R_PROT (0x00 / 4) 25f4ab4f8eSJoel Stanley #define PROT_UNLOCKED 0x01 26f4ab4f8eSJoel Stanley #define PROT_HARDLOCKED 0x10 /* AST2600 */ 27f4ab4f8eSJoel Stanley #define PROT_SOFTLOCKED 0x00 28f4ab4f8eSJoel Stanley 29c2da8a8bSCédric Le Goater #define PROT_KEY_UNLOCK 0xFC600309 30f4ab4f8eSJoel Stanley #define PROT_KEY_HARDLOCK 0xDEADDEAD /* AST2600 */ 31c2da8a8bSCédric Le Goater 32c2da8a8bSCédric Le Goater /* Configuration Register */ 33c2da8a8bSCédric Le Goater #define R_CONF (0x04 / 4) 34c2da8a8bSCédric Le Goater 3557de884dSJoel Stanley /* Interrupt control/status */ 3657de884dSJoel Stanley #define R_ISR (0x50 / 4) 3757de884dSJoel Stanley 3833883ce8SJoel Stanley /* Control/Status Register #1 (ast2500) */ 3933883ce8SJoel Stanley #define R_STATUS1 (0x60 / 4) 4033883ce8SJoel Stanley #define PHY_BUSY_STATE BIT(0) 411550d726SJoel Stanley #define PHY_PLL_LOCK_STATUS BIT(4) 4233883ce8SJoel Stanley 4357de884dSJoel Stanley /* Reserved */ 4457de884dSJoel Stanley #define R_MCR6C (0x6c / 4) 4557de884dSJoel Stanley 46a7b4569aSJoel Stanley #define R_ECC_TEST_CTRL (0x70 / 4) 47a7b4569aSJoel Stanley #define ECC_TEST_FINISHED BIT(12) 48a7b4569aSJoel Stanley #define ECC_TEST_FAIL BIT(13) 49a7b4569aSJoel Stanley 5057de884dSJoel Stanley #define R_TEST_START_LEN (0x74 / 4) 5157de884dSJoel Stanley #define R_TEST_FAIL_DQ (0x78 / 4) 5257de884dSJoel Stanley #define R_TEST_INIT_VAL (0x7c / 4) 5357de884dSJoel Stanley #define R_DRAM_SW (0x88 / 4) 5457de884dSJoel Stanley #define R_DRAM_TIME (0x8c / 4) 5557de884dSJoel Stanley #define R_ECC_ERR_INJECT (0xb4 / 4) 5657de884dSJoel Stanley 57c2da8a8bSCédric Le Goater /* 58c2da8a8bSCédric Le Goater * Configuration register Ox4 (for Aspeed AST2400 SOC) 59c2da8a8bSCédric Le Goater * 60c2da8a8bSCédric Le Goater * These are for the record and future use. ASPEED_SDMC_DRAM_SIZE is 61c2da8a8bSCédric Le Goater * what we care about right now as it is checked by U-Boot to 62c2da8a8bSCédric Le Goater * determine the RAM size. 63c2da8a8bSCédric Le Goater */ 64c2da8a8bSCédric Le Goater 65c2da8a8bSCédric Le Goater #define ASPEED_SDMC_RESERVED 0xFFFFF800 /* 31:11 reserved */ 66c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2300_COMPAT (1 << 10) 67c2da8a8bSCédric Le Goater #define ASPEED_SDMC_SCRAMBLE_PATTERN (1 << 9) 68c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DATA_SCRAMBLE (1 << 8) 69c2da8a8bSCédric Le Goater #define ASPEED_SDMC_ECC_ENABLE (1 << 7) 70c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_COMPAT (1 << 6) /* readonly */ 71c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_BANK (1 << 5) 72c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_BURST (1 << 4) 73c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_APERTURE(x) ((x & 0x3) << 2) /* readonly */ 74c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_8MB 0x0 75c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_16MB 0x1 76c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_32MB 0x2 77c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_64MB 0x3 78c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_SIZE(x) (x & 0x3) 79c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_64MB 0x0 80c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_128MB 0x1 81c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_256MB 0x2 82c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_512MB 0x3 83c2da8a8bSCédric Le Goater 84c2da8a8bSCédric Le Goater #define ASPEED_SDMC_READONLY_MASK \ 85c2da8a8bSCédric Le Goater (ASPEED_SDMC_RESERVED | ASPEED_SDMC_VGA_COMPAT | \ 86c2da8a8bSCédric Le Goater ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB)) 87c2da8a8bSCédric Le Goater /* 88c2da8a8bSCédric Le Goater * Configuration register Ox4 (for Aspeed AST2500 SOC and higher) 89c2da8a8bSCédric Le Goater * 90c2da8a8bSCédric Le Goater * Incompatibilities are annotated in the list. ASPEED_SDMC_HW_VERSION 91c2da8a8bSCédric Le Goater * should be set to 1 for the AST2500 SOC. 92c2da8a8bSCédric Le Goater */ 93c2da8a8bSCédric Le Goater #define ASPEED_SDMC_HW_VERSION(x) ((x & 0xf) << 28) /* readonly */ 94c2da8a8bSCédric Le Goater #define ASPEED_SDMC_SW_VERSION ((x & 0xff) << 20) 95c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_INITIAL_DONE (1 << 19) /* readonly */ 96c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_RESERVED 0x7C000 /* 18:14 reserved */ 97c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_DDR4_CONF (1 << 13) 98c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_INITIAL (1 << 12) 99c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_RANGE_CTRL (1 << 11) 100c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_ENABLE (1 << 10) /* differs from AST2400 */ 101c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_TYPE (1 << 4) /* differs from AST2400 */ 102c2da8a8bSCédric Le Goater 103c2da8a8bSCédric Le Goater /* DRAM size definitions differs */ 104c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_128MB 0x0 105c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_256MB 0x1 106c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_512MB 0x2 107c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_1024MB 0x3 108c2da8a8bSCédric Le Goater 1091550d726SJoel Stanley #define ASPEED_SDMC_AST2600_256MB 0x0 1101550d726SJoel Stanley #define ASPEED_SDMC_AST2600_512MB 0x1 1111550d726SJoel Stanley #define ASPEED_SDMC_AST2600_1024MB 0x2 1121550d726SJoel Stanley #define ASPEED_SDMC_AST2600_2048MB 0x3 1131550d726SJoel Stanley 114c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_READONLY_MASK \ 115c2da8a8bSCédric Le Goater (ASPEED_SDMC_HW_VERSION(0xf) | ASPEED_SDMC_CACHE_INITIAL_DONE | \ 116c2da8a8bSCédric Le Goater ASPEED_SDMC_AST2500_RESERVED | ASPEED_SDMC_VGA_COMPAT | \ 117c2da8a8bSCédric Le Goater ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB)) 118c2da8a8bSCédric Le Goater 119c2da8a8bSCédric Le Goater static uint64_t aspeed_sdmc_read(void *opaque, hwaddr addr, unsigned size) 120c2da8a8bSCédric Le Goater { 121c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(opaque); 122c2da8a8bSCédric Le Goater 123c2da8a8bSCédric Le Goater addr >>= 2; 124c2da8a8bSCédric Le Goater 125c2da8a8bSCédric Le Goater if (addr >= ARRAY_SIZE(s->regs)) { 126c2da8a8bSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 127c2da8a8bSCédric Le Goater "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n", 12814c17954SJoel Stanley __func__, addr * 4); 129c2da8a8bSCédric Le Goater return 0; 130c2da8a8bSCédric Le Goater } 131c2da8a8bSCédric Le Goater 1323671342aSCédric Le Goater trace_aspeed_sdmc_read(addr, s->regs[addr]); 133c2da8a8bSCédric Le Goater return s->regs[addr]; 134c2da8a8bSCédric Le Goater } 135c2da8a8bSCédric Le Goater 136c2da8a8bSCédric Le Goater static void aspeed_sdmc_write(void *opaque, hwaddr addr, uint64_t data, 137c2da8a8bSCédric Le Goater unsigned int size) 138c2da8a8bSCédric Le Goater { 139c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(opaque); 1408e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 141c2da8a8bSCédric Le Goater 142c2da8a8bSCédric Le Goater addr >>= 2; 143c2da8a8bSCédric Le Goater 144c2da8a8bSCédric Le Goater if (addr >= ARRAY_SIZE(s->regs)) { 145c2da8a8bSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 146c2da8a8bSCédric Le Goater "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n", 147c2da8a8bSCédric Le Goater __func__, addr); 148c2da8a8bSCédric Le Goater return; 149c2da8a8bSCédric Le Goater } 150c2da8a8bSCédric Le Goater 1513671342aSCédric Le Goater trace_aspeed_sdmc_write(addr, data); 1528e00d1a9SCédric Le Goater asc->write(s, addr, data); 153c2da8a8bSCédric Le Goater } 154c2da8a8bSCédric Le Goater 155c2da8a8bSCédric Le Goater static const MemoryRegionOps aspeed_sdmc_ops = { 156c2da8a8bSCédric Le Goater .read = aspeed_sdmc_read, 157c2da8a8bSCédric Le Goater .write = aspeed_sdmc_write, 158c2da8a8bSCédric Le Goater .endianness = DEVICE_LITTLE_ENDIAN, 159c2da8a8bSCédric Le Goater .valid.min_access_size = 4, 160c2da8a8bSCédric Le Goater .valid.max_access_size = 4, 161c2da8a8bSCédric Le Goater }; 162c2da8a8bSCédric Le Goater 163c2da8a8bSCédric Le Goater static void aspeed_sdmc_reset(DeviceState *dev) 164c2da8a8bSCédric Le Goater { 165c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(dev); 1668e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 167c2da8a8bSCédric Le Goater 168c2da8a8bSCédric Le Goater memset(s->regs, 0, sizeof(s->regs)); 169c2da8a8bSCédric Le Goater 170c2da8a8bSCédric Le Goater /* Set ram size bit and defaults values */ 1718e00d1a9SCédric Le Goater s->regs[R_CONF] = asc->compute_conf(s, 0); 17214c17954SJoel Stanley 17314c17954SJoel Stanley /* 17414c17954SJoel Stanley * PHY status: 17514c17954SJoel Stanley * - set phy status ok (set bit 1) 17614c17954SJoel Stanley * - initial PVT calibration ok (clear bit 3) 17714c17954SJoel Stanley * - runtime calibration ok (clear bit 5) 17814c17954SJoel Stanley */ 17914c17954SJoel Stanley s->regs[0x100] = BIT(1); 18014c17954SJoel Stanley 18114c17954SJoel Stanley /* PHY eye window: set all as passing */ 18214c17954SJoel Stanley s->regs[0x100 | (0x68 / 4)] = 0xff; 18314c17954SJoel Stanley s->regs[0x100 | (0x7c / 4)] = 0xff; 18414c17954SJoel Stanley s->regs[0x100 | (0x50 / 4)] = 0xfffffff; 185c2da8a8bSCédric Le Goater } 186c2da8a8bSCédric Le Goater 187533eb415SIgor Mammedov static void aspeed_sdmc_get_ram_size(Object *obj, Visitor *v, const char *name, 188533eb415SIgor Mammedov void *opaque, Error **errp) 189533eb415SIgor Mammedov { 190533eb415SIgor Mammedov AspeedSDMCState *s = ASPEED_SDMC(obj); 191533eb415SIgor Mammedov int64_t value = s->ram_size; 192533eb415SIgor Mammedov 193533eb415SIgor Mammedov visit_type_int(v, name, &value, errp); 194533eb415SIgor Mammedov } 195533eb415SIgor Mammedov 196533eb415SIgor Mammedov static void aspeed_sdmc_set_ram_size(Object *obj, Visitor *v, const char *name, 197533eb415SIgor Mammedov void *opaque, Error **errp) 198533eb415SIgor Mammedov { 199533eb415SIgor Mammedov int i; 200533eb415SIgor Mammedov char *sz; 201533eb415SIgor Mammedov int64_t value; 202533eb415SIgor Mammedov AspeedSDMCState *s = ASPEED_SDMC(obj); 203533eb415SIgor Mammedov AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 204533eb415SIgor Mammedov 205668f62ecSMarkus Armbruster if (!visit_type_int(v, name, &value, errp)) { 206533eb415SIgor Mammedov return; 207533eb415SIgor Mammedov } 208533eb415SIgor Mammedov 209533eb415SIgor Mammedov for (i = 0; asc->valid_ram_sizes[i]; i++) { 210533eb415SIgor Mammedov if (value == asc->valid_ram_sizes[i]) { 211533eb415SIgor Mammedov s->ram_size = value; 212533eb415SIgor Mammedov return; 213533eb415SIgor Mammedov } 214533eb415SIgor Mammedov } 215533eb415SIgor Mammedov 216533eb415SIgor Mammedov sz = size_to_str(value); 217dcfe4805SMarkus Armbruster error_setg(errp, "Invalid RAM size %s", sz); 218533eb415SIgor Mammedov g_free(sz); 219533eb415SIgor Mammedov } 220533eb415SIgor Mammedov 221533eb415SIgor Mammedov static void aspeed_sdmc_initfn(Object *obj) 222533eb415SIgor Mammedov { 223533eb415SIgor Mammedov object_property_add(obj, "ram-size", "int", 224533eb415SIgor Mammedov aspeed_sdmc_get_ram_size, aspeed_sdmc_set_ram_size, 225d2623129SMarkus Armbruster NULL, NULL); 226533eb415SIgor Mammedov } 227533eb415SIgor Mammedov 228c2da8a8bSCédric Le Goater static void aspeed_sdmc_realize(DeviceState *dev, Error **errp) 229c2da8a8bSCédric Le Goater { 230c2da8a8bSCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 231c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(dev); 2328e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 233c2da8a8bSCédric Le Goater 234ca05a240SPhilippe Mathieu-Daudé assert(asc->max_ram_size < 4 * GiB); /* 32-bit address bus */ 2358e00d1a9SCédric Le Goater s->max_ram_size = asc->max_ram_size; 2363755f9e3SCédric Le Goater 237c2da8a8bSCédric Le Goater memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_sdmc_ops, s, 238c2da8a8bSCédric Le Goater TYPE_ASPEED_SDMC, 0x1000); 239c2da8a8bSCédric Le Goater sysbus_init_mmio(sbd, &s->iomem); 240c2da8a8bSCédric Le Goater } 241c2da8a8bSCédric Le Goater 242c2da8a8bSCédric Le Goater static const VMStateDescription vmstate_aspeed_sdmc = { 243c2da8a8bSCédric Le Goater .name = "aspeed.sdmc", 244c2da8a8bSCédric Le Goater .version_id = 1, 245c2da8a8bSCédric Le Goater .minimum_version_id = 1, 246*e4ea952fSRichard Henderson .fields = (const VMStateField[]) { 247c2da8a8bSCédric Le Goater VMSTATE_UINT32_ARRAY(regs, AspeedSDMCState, ASPEED_SDMC_NR_REGS), 248c2da8a8bSCédric Le Goater VMSTATE_END_OF_LIST() 249c2da8a8bSCédric Le Goater } 250c2da8a8bSCédric Le Goater }; 251c2da8a8bSCédric Le Goater 252c2da8a8bSCédric Le Goater static Property aspeed_sdmc_properties[] = { 253ebe31c0aSCédric Le Goater DEFINE_PROP_UINT64("max-ram-size", AspeedSDMCState, max_ram_size, 0), 254c2da8a8bSCédric Le Goater DEFINE_PROP_END_OF_LIST(), 255c2da8a8bSCédric Le Goater }; 256c2da8a8bSCédric Le Goater 257c2da8a8bSCédric Le Goater static void aspeed_sdmc_class_init(ObjectClass *klass, void *data) 258c2da8a8bSCédric Le Goater { 259c2da8a8bSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 260c2da8a8bSCédric Le Goater dc->realize = aspeed_sdmc_realize; 261c2da8a8bSCédric Le Goater dc->reset = aspeed_sdmc_reset; 262c2da8a8bSCédric Le Goater dc->desc = "ASPEED SDRAM Memory Controller"; 263c2da8a8bSCédric Le Goater dc->vmsd = &vmstate_aspeed_sdmc; 2644f67d30bSMarc-André Lureau device_class_set_props(dc, aspeed_sdmc_properties); 265c2da8a8bSCédric Le Goater } 266c2da8a8bSCédric Le Goater 267c2da8a8bSCédric Le Goater static const TypeInfo aspeed_sdmc_info = { 268c2da8a8bSCédric Le Goater .name = TYPE_ASPEED_SDMC, 269c2da8a8bSCédric Le Goater .parent = TYPE_SYS_BUS_DEVICE, 270c2da8a8bSCédric Le Goater .instance_size = sizeof(AspeedSDMCState), 271533eb415SIgor Mammedov .instance_init = aspeed_sdmc_initfn, 272c2da8a8bSCédric Le Goater .class_init = aspeed_sdmc_class_init, 2738e00d1a9SCédric Le Goater .class_size = sizeof(AspeedSDMCClass), 2748e00d1a9SCédric Le Goater .abstract = true, 2758e00d1a9SCédric Le Goater }; 2768e00d1a9SCédric Le Goater 2779951133eSCédric Le Goater static int aspeed_sdmc_get_ram_bits(AspeedSDMCState *s) 2789951133eSCédric Le Goater { 2799951133eSCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 2809951133eSCédric Le Goater int i; 2819951133eSCédric Le Goater 2829951133eSCédric Le Goater /* 2839951133eSCédric Le Goater * The bitfield value encoding the RAM size is the index of the 2849951133eSCédric Le Goater * possible RAM size array 2859951133eSCédric Le Goater */ 2869951133eSCédric Le Goater for (i = 0; asc->valid_ram_sizes[i]; i++) { 2879951133eSCédric Le Goater if (s->ram_size == asc->valid_ram_sizes[i]) { 2889951133eSCédric Le Goater return i; 2899951133eSCédric Le Goater } 2909951133eSCédric Le Goater } 2919951133eSCédric Le Goater 2929951133eSCédric Le Goater /* 2939951133eSCédric Le Goater * Invalid RAM sizes should have been excluded when setting the 2949951133eSCédric Le Goater * SoC RAM size. 2959951133eSCédric Le Goater */ 2969951133eSCédric Le Goater g_assert_not_reached(); 2979951133eSCédric Le Goater } 2989951133eSCédric Le Goater 2998e00d1a9SCédric Le Goater static uint32_t aspeed_2400_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) 3008e00d1a9SCédric Le Goater { 3018e00d1a9SCédric Le Goater uint32_t fixed_conf = ASPEED_SDMC_VGA_COMPAT | 3029951133eSCédric Le Goater ASPEED_SDMC_DRAM_SIZE(aspeed_sdmc_get_ram_bits(s)); 3038e00d1a9SCédric Le Goater 3048e00d1a9SCédric Le Goater /* Make sure readonly bits are kept */ 3058e00d1a9SCédric Le Goater data &= ~ASPEED_SDMC_READONLY_MASK; 3068e00d1a9SCédric Le Goater 3078e00d1a9SCédric Le Goater return data | fixed_conf; 3088e00d1a9SCédric Le Goater } 3098e00d1a9SCédric Le Goater 3108e00d1a9SCédric Le Goater static void aspeed_2400_sdmc_write(AspeedSDMCState *s, uint32_t reg, 3118e00d1a9SCédric Le Goater uint32_t data) 3128e00d1a9SCédric Le Goater { 313f4ab4f8eSJoel Stanley if (reg == R_PROT) { 314f4ab4f8eSJoel Stanley s->regs[reg] = (data == PROT_KEY_UNLOCK) ? PROT_UNLOCKED : PROT_SOFTLOCKED; 315f4ab4f8eSJoel Stanley return; 316f4ab4f8eSJoel Stanley } 317f4ab4f8eSJoel Stanley 318f4ab4f8eSJoel Stanley if (!s->regs[R_PROT]) { 319f4ab4f8eSJoel Stanley qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked!\n", __func__); 320f4ab4f8eSJoel Stanley return; 321f4ab4f8eSJoel Stanley } 322f4ab4f8eSJoel Stanley 3238e00d1a9SCédric Le Goater switch (reg) { 3248e00d1a9SCédric Le Goater case R_CONF: 3258e00d1a9SCédric Le Goater data = aspeed_2400_sdmc_compute_conf(s, data); 3268e00d1a9SCédric Le Goater break; 3278e00d1a9SCédric Le Goater default: 3288e00d1a9SCédric Le Goater break; 3298e00d1a9SCédric Le Goater } 3308e00d1a9SCédric Le Goater 3318e00d1a9SCédric Le Goater s->regs[reg] = data; 3328e00d1a9SCédric Le Goater } 3338e00d1a9SCédric Le Goater 334533eb415SIgor Mammedov static const uint64_t 335533eb415SIgor Mammedov aspeed_2400_ram_sizes[] = { 64 * MiB, 128 * MiB, 256 * MiB, 512 * MiB, 0}; 336533eb415SIgor Mammedov 3378e00d1a9SCédric Le Goater static void aspeed_2400_sdmc_class_init(ObjectClass *klass, void *data) 3388e00d1a9SCédric Le Goater { 3398e00d1a9SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 3408e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); 3418e00d1a9SCédric Le Goater 3428e00d1a9SCédric Le Goater dc->desc = "ASPEED 2400 SDRAM Memory Controller"; 343ca05a240SPhilippe Mathieu-Daudé asc->max_ram_size = 512 * MiB; 3448e00d1a9SCédric Le Goater asc->compute_conf = aspeed_2400_sdmc_compute_conf; 3458e00d1a9SCédric Le Goater asc->write = aspeed_2400_sdmc_write; 346533eb415SIgor Mammedov asc->valid_ram_sizes = aspeed_2400_ram_sizes; 3478e00d1a9SCédric Le Goater } 3488e00d1a9SCédric Le Goater 3498e00d1a9SCédric Le Goater static const TypeInfo aspeed_2400_sdmc_info = { 3508e00d1a9SCédric Le Goater .name = TYPE_ASPEED_2400_SDMC, 3518e00d1a9SCédric Le Goater .parent = TYPE_ASPEED_SDMC, 3528e00d1a9SCédric Le Goater .class_init = aspeed_2400_sdmc_class_init, 3538e00d1a9SCédric Le Goater }; 3548e00d1a9SCédric Le Goater 3558e00d1a9SCédric Le Goater static uint32_t aspeed_2500_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) 3568e00d1a9SCédric Le Goater { 3578e00d1a9SCédric Le Goater uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(1) | 3588e00d1a9SCédric Le Goater ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) | 3598e00d1a9SCédric Le Goater ASPEED_SDMC_CACHE_INITIAL_DONE | 3609951133eSCédric Le Goater ASPEED_SDMC_DRAM_SIZE(aspeed_sdmc_get_ram_bits(s)); 3618e00d1a9SCédric Le Goater 3628e00d1a9SCédric Le Goater /* Make sure readonly bits are kept */ 3638e00d1a9SCédric Le Goater data &= ~ASPEED_SDMC_AST2500_READONLY_MASK; 3648e00d1a9SCédric Le Goater 3658e00d1a9SCédric Le Goater return data | fixed_conf; 3668e00d1a9SCédric Le Goater } 3678e00d1a9SCédric Le Goater 3688e00d1a9SCédric Le Goater static void aspeed_2500_sdmc_write(AspeedSDMCState *s, uint32_t reg, 3698e00d1a9SCédric Le Goater uint32_t data) 3708e00d1a9SCédric Le Goater { 371f4ab4f8eSJoel Stanley if (reg == R_PROT) { 372f4ab4f8eSJoel Stanley s->regs[reg] = (data == PROT_KEY_UNLOCK) ? PROT_UNLOCKED : PROT_SOFTLOCKED; 373f4ab4f8eSJoel Stanley return; 374f4ab4f8eSJoel Stanley } 375f4ab4f8eSJoel Stanley 376f4ab4f8eSJoel Stanley if (!s->regs[R_PROT]) { 377f4ab4f8eSJoel Stanley qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked!\n", __func__); 378f4ab4f8eSJoel Stanley return; 379f4ab4f8eSJoel Stanley } 380f4ab4f8eSJoel Stanley 3818e00d1a9SCédric Le Goater switch (reg) { 3828e00d1a9SCédric Le Goater case R_CONF: 3838e00d1a9SCédric Le Goater data = aspeed_2500_sdmc_compute_conf(s, data); 3848e00d1a9SCédric Le Goater break; 3858e00d1a9SCédric Le Goater case R_STATUS1: 3868e00d1a9SCédric Le Goater /* Will never return 'busy' */ 3878e00d1a9SCédric Le Goater data &= ~PHY_BUSY_STATE; 3888e00d1a9SCédric Le Goater break; 3898e00d1a9SCédric Le Goater case R_ECC_TEST_CTRL: 3908e00d1a9SCédric Le Goater /* Always done, always happy */ 3918e00d1a9SCédric Le Goater data |= ECC_TEST_FINISHED; 3928e00d1a9SCédric Le Goater data &= ~ECC_TEST_FAIL; 3938e00d1a9SCédric Le Goater break; 3948e00d1a9SCédric Le Goater default: 3958e00d1a9SCédric Le Goater break; 3968e00d1a9SCédric Le Goater } 3978e00d1a9SCédric Le Goater 3988e00d1a9SCédric Le Goater s->regs[reg] = data; 3998e00d1a9SCédric Le Goater } 4008e00d1a9SCédric Le Goater 401533eb415SIgor Mammedov static const uint64_t 402533eb415SIgor Mammedov aspeed_2500_ram_sizes[] = { 128 * MiB, 256 * MiB, 512 * MiB, 1024 * MiB, 0}; 403533eb415SIgor Mammedov 4048e00d1a9SCédric Le Goater static void aspeed_2500_sdmc_class_init(ObjectClass *klass, void *data) 4058e00d1a9SCédric Le Goater { 4068e00d1a9SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 4078e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); 4088e00d1a9SCédric Le Goater 4098e00d1a9SCédric Le Goater dc->desc = "ASPEED 2500 SDRAM Memory Controller"; 410ca05a240SPhilippe Mathieu-Daudé asc->max_ram_size = 1 * GiB; 4118e00d1a9SCédric Le Goater asc->compute_conf = aspeed_2500_sdmc_compute_conf; 4128e00d1a9SCédric Le Goater asc->write = aspeed_2500_sdmc_write; 413533eb415SIgor Mammedov asc->valid_ram_sizes = aspeed_2500_ram_sizes; 4148e00d1a9SCédric Le Goater } 4158e00d1a9SCédric Le Goater 4168e00d1a9SCédric Le Goater static const TypeInfo aspeed_2500_sdmc_info = { 4178e00d1a9SCédric Le Goater .name = TYPE_ASPEED_2500_SDMC, 4188e00d1a9SCédric Le Goater .parent = TYPE_ASPEED_SDMC, 4198e00d1a9SCédric Le Goater .class_init = aspeed_2500_sdmc_class_init, 420c2da8a8bSCédric Le Goater }; 421c2da8a8bSCédric Le Goater 4221550d726SJoel Stanley static uint32_t aspeed_2600_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) 4231550d726SJoel Stanley { 4241550d726SJoel Stanley uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(3) | 4251550d726SJoel Stanley ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) | 4269951133eSCédric Le Goater ASPEED_SDMC_DRAM_SIZE(aspeed_sdmc_get_ram_bits(s)); 4271550d726SJoel Stanley 4281550d726SJoel Stanley /* Make sure readonly bits are kept (use ast2500 mask) */ 4291550d726SJoel Stanley data &= ~ASPEED_SDMC_AST2500_READONLY_MASK; 4301550d726SJoel Stanley 4311550d726SJoel Stanley return data | fixed_conf; 4321550d726SJoel Stanley } 4331550d726SJoel Stanley 4341550d726SJoel Stanley static void aspeed_2600_sdmc_write(AspeedSDMCState *s, uint32_t reg, 4351550d726SJoel Stanley uint32_t data) 4361550d726SJoel Stanley { 43757de884dSJoel Stanley /* Unprotected registers */ 43857de884dSJoel Stanley switch (reg) { 43957de884dSJoel Stanley case R_ISR: 44057de884dSJoel Stanley case R_MCR6C: 44157de884dSJoel Stanley case R_TEST_START_LEN: 44257de884dSJoel Stanley case R_TEST_FAIL_DQ: 44357de884dSJoel Stanley case R_TEST_INIT_VAL: 44457de884dSJoel Stanley case R_DRAM_SW: 44557de884dSJoel Stanley case R_DRAM_TIME: 44657de884dSJoel Stanley case R_ECC_ERR_INJECT: 44757de884dSJoel Stanley s->regs[reg] = data; 44857de884dSJoel Stanley return; 44957de884dSJoel Stanley } 45057de884dSJoel Stanley 451f4ab4f8eSJoel Stanley if (s->regs[R_PROT] == PROT_HARDLOCKED) { 452f4ab4f8eSJoel Stanley qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked until system reset!\n", 453f4ab4f8eSJoel Stanley __func__); 454f4ab4f8eSJoel Stanley return; 455f4ab4f8eSJoel Stanley } 456f4ab4f8eSJoel Stanley 457f4ab4f8eSJoel Stanley if (reg != R_PROT && s->regs[R_PROT] == PROT_SOFTLOCKED) { 45814c17954SJoel Stanley qemu_log_mask(LOG_GUEST_ERROR, 45914c17954SJoel Stanley "%s: SDMC is locked! (write to MCR%02x blocked)\n", 46014c17954SJoel Stanley __func__, reg * 4); 461f4ab4f8eSJoel Stanley return; 462f4ab4f8eSJoel Stanley } 463f4ab4f8eSJoel Stanley 4641550d726SJoel Stanley switch (reg) { 465f4ab4f8eSJoel Stanley case R_PROT: 466f4ab4f8eSJoel Stanley if (data == PROT_KEY_UNLOCK) { 467f4ab4f8eSJoel Stanley data = PROT_UNLOCKED; 468f4ab4f8eSJoel Stanley } else if (data == PROT_KEY_HARDLOCK) { 469f4ab4f8eSJoel Stanley data = PROT_HARDLOCKED; 470f4ab4f8eSJoel Stanley } else { 471f4ab4f8eSJoel Stanley data = PROT_SOFTLOCKED; 472f4ab4f8eSJoel Stanley } 473f4ab4f8eSJoel Stanley break; 4741550d726SJoel Stanley case R_CONF: 4751550d726SJoel Stanley data = aspeed_2600_sdmc_compute_conf(s, data); 4761550d726SJoel Stanley break; 4771550d726SJoel Stanley case R_STATUS1: 4781550d726SJoel Stanley /* Will never return 'busy'. 'lock status' is always set */ 4791550d726SJoel Stanley data &= ~PHY_BUSY_STATE; 4801550d726SJoel Stanley data |= PHY_PLL_LOCK_STATUS; 4811550d726SJoel Stanley break; 4821550d726SJoel Stanley case R_ECC_TEST_CTRL: 4831550d726SJoel Stanley /* Always done, always happy */ 4841550d726SJoel Stanley data |= ECC_TEST_FINISHED; 4851550d726SJoel Stanley data &= ~ECC_TEST_FAIL; 4861550d726SJoel Stanley break; 4871550d726SJoel Stanley default: 4881550d726SJoel Stanley break; 4891550d726SJoel Stanley } 4901550d726SJoel Stanley 4911550d726SJoel Stanley s->regs[reg] = data; 4921550d726SJoel Stanley } 4931550d726SJoel Stanley 494533eb415SIgor Mammedov static const uint64_t 495533eb415SIgor Mammedov aspeed_2600_ram_sizes[] = { 256 * MiB, 512 * MiB, 1024 * MiB, 2048 * MiB, 0}; 496533eb415SIgor Mammedov 4971550d726SJoel Stanley static void aspeed_2600_sdmc_class_init(ObjectClass *klass, void *data) 4981550d726SJoel Stanley { 4991550d726SJoel Stanley DeviceClass *dc = DEVICE_CLASS(klass); 5001550d726SJoel Stanley AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); 5011550d726SJoel Stanley 5021550d726SJoel Stanley dc->desc = "ASPEED 2600 SDRAM Memory Controller"; 503ca05a240SPhilippe Mathieu-Daudé asc->max_ram_size = 2 * GiB; 5041550d726SJoel Stanley asc->compute_conf = aspeed_2600_sdmc_compute_conf; 5051550d726SJoel Stanley asc->write = aspeed_2600_sdmc_write; 506533eb415SIgor Mammedov asc->valid_ram_sizes = aspeed_2600_ram_sizes; 5071550d726SJoel Stanley } 5081550d726SJoel Stanley 5091550d726SJoel Stanley static const TypeInfo aspeed_2600_sdmc_info = { 5101550d726SJoel Stanley .name = TYPE_ASPEED_2600_SDMC, 5111550d726SJoel Stanley .parent = TYPE_ASPEED_SDMC, 5121550d726SJoel Stanley .class_init = aspeed_2600_sdmc_class_init, 5131550d726SJoel Stanley }; 5141550d726SJoel Stanley 515c2da8a8bSCédric Le Goater static void aspeed_sdmc_register_types(void) 516c2da8a8bSCédric Le Goater { 517c2da8a8bSCédric Le Goater type_register_static(&aspeed_sdmc_info); 5188e00d1a9SCédric Le Goater type_register_static(&aspeed_2400_sdmc_info); 5198e00d1a9SCédric Le Goater type_register_static(&aspeed_2500_sdmc_info); 5201550d726SJoel Stanley type_register_static(&aspeed_2600_sdmc_info); 521c2da8a8bSCédric Le Goater } 522c2da8a8bSCédric Le Goater 523c2da8a8bSCédric Le Goater type_init(aspeed_sdmc_register_types); 524