1c2da8a8bSCédric Le Goater /* 2c2da8a8bSCédric Le Goater * ASPEED SDRAM Memory Controller 3c2da8a8bSCédric Le Goater * 4c2da8a8bSCédric Le Goater * Copyright (C) 2016 IBM Corp. 5c2da8a8bSCédric Le Goater * 6c2da8a8bSCédric Le Goater * This code is licensed under the GPL version 2 or later. See 7c2da8a8bSCédric Le Goater * the COPYING file in the top-level directory. 8c2da8a8bSCédric Le Goater */ 9c2da8a8bSCédric Le Goater 10c2da8a8bSCédric Le Goater #include "qemu/osdep.h" 11c2da8a8bSCédric Le Goater #include "qemu/log.h" 120b8fa32fSMarkus Armbruster #include "qemu/module.h" 13b2fd4545SCédric Le Goater #include "qemu/error-report.h" 14c2da8a8bSCédric Le Goater #include "hw/misc/aspeed_sdmc.h" 15c2da8a8bSCédric Le Goater #include "hw/misc/aspeed_scu.h" 16c2da8a8bSCédric Le Goater #include "hw/qdev-properties.h" 17d6454270SMarkus Armbruster #include "migration/vmstate.h" 18c2da8a8bSCédric Le Goater #include "qapi/error.h" 19c2da8a8bSCédric Le Goater #include "trace.h" 20533eb415SIgor Mammedov #include "qemu/units.h" 21533eb415SIgor Mammedov #include "qemu/cutils.h" 22533eb415SIgor Mammedov #include "qapi/visitor.h" 23c2da8a8bSCédric Le Goater 24c2da8a8bSCédric Le Goater /* Protection Key Register */ 25c2da8a8bSCédric Le Goater #define R_PROT (0x00 / 4) 26f4ab4f8eSJoel Stanley #define PROT_UNLOCKED 0x01 27f4ab4f8eSJoel Stanley #define PROT_HARDLOCKED 0x10 /* AST2600 */ 28f4ab4f8eSJoel Stanley #define PROT_SOFTLOCKED 0x00 29f4ab4f8eSJoel Stanley 30c2da8a8bSCédric Le Goater #define PROT_KEY_UNLOCK 0xFC600309 31f4ab4f8eSJoel Stanley #define PROT_KEY_HARDLOCK 0xDEADDEAD /* AST2600 */ 32c2da8a8bSCédric Le Goater 33c2da8a8bSCédric Le Goater /* Configuration Register */ 34c2da8a8bSCédric Le Goater #define R_CONF (0x04 / 4) 35c2da8a8bSCédric Le Goater 3633883ce8SJoel Stanley /* Control/Status Register #1 (ast2500) */ 3733883ce8SJoel Stanley #define R_STATUS1 (0x60 / 4) 3833883ce8SJoel Stanley #define PHY_BUSY_STATE BIT(0) 391550d726SJoel Stanley #define PHY_PLL_LOCK_STATUS BIT(4) 4033883ce8SJoel Stanley 41a7b4569aSJoel Stanley #define R_ECC_TEST_CTRL (0x70 / 4) 42a7b4569aSJoel Stanley #define ECC_TEST_FINISHED BIT(12) 43a7b4569aSJoel Stanley #define ECC_TEST_FAIL BIT(13) 44a7b4569aSJoel Stanley 45c2da8a8bSCédric Le Goater /* 46c2da8a8bSCédric Le Goater * Configuration register Ox4 (for Aspeed AST2400 SOC) 47c2da8a8bSCédric Le Goater * 48c2da8a8bSCédric Le Goater * These are for the record and future use. ASPEED_SDMC_DRAM_SIZE is 49c2da8a8bSCédric Le Goater * what we care about right now as it is checked by U-Boot to 50c2da8a8bSCédric Le Goater * determine the RAM size. 51c2da8a8bSCédric Le Goater */ 52c2da8a8bSCédric Le Goater 53c2da8a8bSCédric Le Goater #define ASPEED_SDMC_RESERVED 0xFFFFF800 /* 31:11 reserved */ 54c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2300_COMPAT (1 << 10) 55c2da8a8bSCédric Le Goater #define ASPEED_SDMC_SCRAMBLE_PATTERN (1 << 9) 56c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DATA_SCRAMBLE (1 << 8) 57c2da8a8bSCédric Le Goater #define ASPEED_SDMC_ECC_ENABLE (1 << 7) 58c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_COMPAT (1 << 6) /* readonly */ 59c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_BANK (1 << 5) 60c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_BURST (1 << 4) 61c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_APERTURE(x) ((x & 0x3) << 2) /* readonly */ 62c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_8MB 0x0 63c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_16MB 0x1 64c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_32MB 0x2 65c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_64MB 0x3 66c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_SIZE(x) (x & 0x3) 67c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_64MB 0x0 68c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_128MB 0x1 69c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_256MB 0x2 70c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_512MB 0x3 71c2da8a8bSCédric Le Goater 72c2da8a8bSCédric Le Goater #define ASPEED_SDMC_READONLY_MASK \ 73c2da8a8bSCédric Le Goater (ASPEED_SDMC_RESERVED | ASPEED_SDMC_VGA_COMPAT | \ 74c2da8a8bSCédric Le Goater ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB)) 75c2da8a8bSCédric Le Goater /* 76c2da8a8bSCédric Le Goater * Configuration register Ox4 (for Aspeed AST2500 SOC and higher) 77c2da8a8bSCédric Le Goater * 78c2da8a8bSCédric Le Goater * Incompatibilities are annotated in the list. ASPEED_SDMC_HW_VERSION 79c2da8a8bSCédric Le Goater * should be set to 1 for the AST2500 SOC. 80c2da8a8bSCédric Le Goater */ 81c2da8a8bSCédric Le Goater #define ASPEED_SDMC_HW_VERSION(x) ((x & 0xf) << 28) /* readonly */ 82c2da8a8bSCédric Le Goater #define ASPEED_SDMC_SW_VERSION ((x & 0xff) << 20) 83c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_INITIAL_DONE (1 << 19) /* readonly */ 84c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_RESERVED 0x7C000 /* 18:14 reserved */ 85c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_DDR4_CONF (1 << 13) 86c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_INITIAL (1 << 12) 87c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_RANGE_CTRL (1 << 11) 88c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_ENABLE (1 << 10) /* differs from AST2400 */ 89c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_TYPE (1 << 4) /* differs from AST2400 */ 90c2da8a8bSCédric Le Goater 91c2da8a8bSCédric Le Goater /* DRAM size definitions differs */ 92c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_128MB 0x0 93c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_256MB 0x1 94c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_512MB 0x2 95c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_1024MB 0x3 96c2da8a8bSCédric Le Goater 971550d726SJoel Stanley #define ASPEED_SDMC_AST2600_256MB 0x0 981550d726SJoel Stanley #define ASPEED_SDMC_AST2600_512MB 0x1 991550d726SJoel Stanley #define ASPEED_SDMC_AST2600_1024MB 0x2 1001550d726SJoel Stanley #define ASPEED_SDMC_AST2600_2048MB 0x3 1011550d726SJoel Stanley 102c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_READONLY_MASK \ 103c2da8a8bSCédric Le Goater (ASPEED_SDMC_HW_VERSION(0xf) | ASPEED_SDMC_CACHE_INITIAL_DONE | \ 104c2da8a8bSCédric Le Goater ASPEED_SDMC_AST2500_RESERVED | ASPEED_SDMC_VGA_COMPAT | \ 105c2da8a8bSCédric Le Goater ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB)) 106c2da8a8bSCédric Le Goater 107c2da8a8bSCédric Le Goater static uint64_t aspeed_sdmc_read(void *opaque, hwaddr addr, unsigned size) 108c2da8a8bSCédric Le Goater { 109c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(opaque); 110c2da8a8bSCédric Le Goater 111c2da8a8bSCédric Le Goater addr >>= 2; 112c2da8a8bSCédric Le Goater 113c2da8a8bSCédric Le Goater if (addr >= ARRAY_SIZE(s->regs)) { 114c2da8a8bSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 115c2da8a8bSCédric Le Goater "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n", 116c2da8a8bSCédric Le Goater __func__, addr); 117c2da8a8bSCédric Le Goater return 0; 118c2da8a8bSCédric Le Goater } 119c2da8a8bSCédric Le Goater 120c2da8a8bSCédric Le Goater return s->regs[addr]; 121c2da8a8bSCédric Le Goater } 122c2da8a8bSCédric Le Goater 123c2da8a8bSCédric Le Goater static void aspeed_sdmc_write(void *opaque, hwaddr addr, uint64_t data, 124c2da8a8bSCédric Le Goater unsigned int size) 125c2da8a8bSCédric Le Goater { 126c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(opaque); 1278e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 128c2da8a8bSCédric Le Goater 129c2da8a8bSCédric Le Goater addr >>= 2; 130c2da8a8bSCédric Le Goater 131c2da8a8bSCédric Le Goater if (addr >= ARRAY_SIZE(s->regs)) { 132c2da8a8bSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 133c2da8a8bSCédric Le Goater "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n", 134c2da8a8bSCédric Le Goater __func__, addr); 135c2da8a8bSCédric Le Goater return; 136c2da8a8bSCédric Le Goater } 137c2da8a8bSCédric Le Goater 1388e00d1a9SCédric Le Goater asc->write(s, addr, data); 139c2da8a8bSCédric Le Goater } 140c2da8a8bSCédric Le Goater 141c2da8a8bSCédric Le Goater static const MemoryRegionOps aspeed_sdmc_ops = { 142c2da8a8bSCédric Le Goater .read = aspeed_sdmc_read, 143c2da8a8bSCédric Le Goater .write = aspeed_sdmc_write, 144c2da8a8bSCédric Le Goater .endianness = DEVICE_LITTLE_ENDIAN, 145c2da8a8bSCédric Le Goater .valid.min_access_size = 4, 146c2da8a8bSCédric Le Goater .valid.max_access_size = 4, 147c2da8a8bSCédric Le Goater }; 148c2da8a8bSCédric Le Goater 149c6c7cfb0SCédric Le Goater static int ast2400_rambits(AspeedSDMCState *s) 150c2da8a8bSCédric Le Goater { 151c6c7cfb0SCédric Le Goater switch (s->ram_size >> 20) { 152c2da8a8bSCédric Le Goater case 64: 153c2da8a8bSCédric Le Goater return ASPEED_SDMC_DRAM_64MB; 154c2da8a8bSCédric Le Goater case 128: 155c2da8a8bSCédric Le Goater return ASPEED_SDMC_DRAM_128MB; 156c2da8a8bSCédric Le Goater case 256: 157c2da8a8bSCédric Le Goater return ASPEED_SDMC_DRAM_256MB; 158c2da8a8bSCédric Le Goater case 512: 159c2da8a8bSCédric Le Goater return ASPEED_SDMC_DRAM_512MB; 160c2da8a8bSCédric Le Goater default: 161533eb415SIgor Mammedov g_assert_not_reached(); 162c2da8a8bSCédric Le Goater break; 163c2da8a8bSCédric Le Goater } 164c2da8a8bSCédric Le Goater } 165c2da8a8bSCédric Le Goater 166c6c7cfb0SCédric Le Goater static int ast2500_rambits(AspeedSDMCState *s) 167c2da8a8bSCédric Le Goater { 168c6c7cfb0SCédric Le Goater switch (s->ram_size >> 20) { 169c2da8a8bSCédric Le Goater case 128: 170c2da8a8bSCédric Le Goater return ASPEED_SDMC_AST2500_128MB; 171c2da8a8bSCédric Le Goater case 256: 172c2da8a8bSCédric Le Goater return ASPEED_SDMC_AST2500_256MB; 173c2da8a8bSCédric Le Goater case 512: 174c2da8a8bSCédric Le Goater return ASPEED_SDMC_AST2500_512MB; 175c2da8a8bSCédric Le Goater case 1024: 176c2da8a8bSCédric Le Goater return ASPEED_SDMC_AST2500_1024MB; 177c2da8a8bSCédric Le Goater default: 178533eb415SIgor Mammedov g_assert_not_reached(); 179c2da8a8bSCédric Le Goater break; 180c2da8a8bSCédric Le Goater } 181c2da8a8bSCédric Le Goater } 182c2da8a8bSCédric Le Goater 1831550d726SJoel Stanley static int ast2600_rambits(AspeedSDMCState *s) 1841550d726SJoel Stanley { 1851550d726SJoel Stanley switch (s->ram_size >> 20) { 1861550d726SJoel Stanley case 256: 1871550d726SJoel Stanley return ASPEED_SDMC_AST2600_256MB; 1881550d726SJoel Stanley case 512: 1891550d726SJoel Stanley return ASPEED_SDMC_AST2600_512MB; 1901550d726SJoel Stanley case 1024: 1911550d726SJoel Stanley return ASPEED_SDMC_AST2600_1024MB; 1921550d726SJoel Stanley case 2048: 1931550d726SJoel Stanley return ASPEED_SDMC_AST2600_2048MB; 1941550d726SJoel Stanley default: 195533eb415SIgor Mammedov g_assert_not_reached(); 1961550d726SJoel Stanley break; 1971550d726SJoel Stanley } 1981550d726SJoel Stanley } 1991550d726SJoel Stanley 200c2da8a8bSCédric Le Goater static void aspeed_sdmc_reset(DeviceState *dev) 201c2da8a8bSCédric Le Goater { 202c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(dev); 2038e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 204c2da8a8bSCédric Le Goater 205c2da8a8bSCédric Le Goater memset(s->regs, 0, sizeof(s->regs)); 206c2da8a8bSCédric Le Goater 207c2da8a8bSCédric Le Goater /* Set ram size bit and defaults values */ 2088e00d1a9SCédric Le Goater s->regs[R_CONF] = asc->compute_conf(s, 0); 209c2da8a8bSCédric Le Goater } 210c2da8a8bSCédric Le Goater 211533eb415SIgor Mammedov static void aspeed_sdmc_get_ram_size(Object *obj, Visitor *v, const char *name, 212533eb415SIgor Mammedov void *opaque, Error **errp) 213533eb415SIgor Mammedov { 214533eb415SIgor Mammedov AspeedSDMCState *s = ASPEED_SDMC(obj); 215533eb415SIgor Mammedov int64_t value = s->ram_size; 216533eb415SIgor Mammedov 217533eb415SIgor Mammedov visit_type_int(v, name, &value, errp); 218533eb415SIgor Mammedov } 219533eb415SIgor Mammedov 220533eb415SIgor Mammedov static void aspeed_sdmc_set_ram_size(Object *obj, Visitor *v, const char *name, 221533eb415SIgor Mammedov void *opaque, Error **errp) 222533eb415SIgor Mammedov { 223533eb415SIgor Mammedov int i; 224533eb415SIgor Mammedov char *sz; 225533eb415SIgor Mammedov int64_t value; 226533eb415SIgor Mammedov Error *local_err = NULL; 227533eb415SIgor Mammedov AspeedSDMCState *s = ASPEED_SDMC(obj); 228533eb415SIgor Mammedov AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 229533eb415SIgor Mammedov 230533eb415SIgor Mammedov visit_type_int(v, name, &value, &local_err); 231533eb415SIgor Mammedov if (local_err) { 232533eb415SIgor Mammedov error_propagate(errp, local_err); 233533eb415SIgor Mammedov return; 234533eb415SIgor Mammedov } 235533eb415SIgor Mammedov 236533eb415SIgor Mammedov for (i = 0; asc->valid_ram_sizes[i]; i++) { 237533eb415SIgor Mammedov if (value == asc->valid_ram_sizes[i]) { 238533eb415SIgor Mammedov s->ram_size = value; 239533eb415SIgor Mammedov return; 240533eb415SIgor Mammedov } 241533eb415SIgor Mammedov } 242533eb415SIgor Mammedov 243533eb415SIgor Mammedov sz = size_to_str(value); 244533eb415SIgor Mammedov error_setg(&local_err, "Invalid RAM size %s", sz); 245533eb415SIgor Mammedov g_free(sz); 246533eb415SIgor Mammedov error_propagate(errp, local_err); 247533eb415SIgor Mammedov } 248533eb415SIgor Mammedov 249533eb415SIgor Mammedov static void aspeed_sdmc_initfn(Object *obj) 250533eb415SIgor Mammedov { 251533eb415SIgor Mammedov object_property_add(obj, "ram-size", "int", 252533eb415SIgor Mammedov aspeed_sdmc_get_ram_size, aspeed_sdmc_set_ram_size, 253*d2623129SMarkus Armbruster NULL, NULL); 254533eb415SIgor Mammedov } 255533eb415SIgor Mammedov 256c2da8a8bSCédric Le Goater static void aspeed_sdmc_realize(DeviceState *dev, Error **errp) 257c2da8a8bSCédric Le Goater { 258c2da8a8bSCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 259c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(dev); 2608e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 261c2da8a8bSCédric Le Goater 2628e00d1a9SCédric Le Goater s->max_ram_size = asc->max_ram_size; 2633755f9e3SCédric Le Goater 264c2da8a8bSCédric Le Goater memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_sdmc_ops, s, 265c2da8a8bSCédric Le Goater TYPE_ASPEED_SDMC, 0x1000); 266c2da8a8bSCédric Le Goater sysbus_init_mmio(sbd, &s->iomem); 267c2da8a8bSCédric Le Goater } 268c2da8a8bSCédric Le Goater 269c2da8a8bSCédric Le Goater static const VMStateDescription vmstate_aspeed_sdmc = { 270c2da8a8bSCédric Le Goater .name = "aspeed.sdmc", 271c2da8a8bSCédric Le Goater .version_id = 1, 272c2da8a8bSCédric Le Goater .minimum_version_id = 1, 273c2da8a8bSCédric Le Goater .fields = (VMStateField[]) { 274c2da8a8bSCédric Le Goater VMSTATE_UINT32_ARRAY(regs, AspeedSDMCState, ASPEED_SDMC_NR_REGS), 275c2da8a8bSCédric Le Goater VMSTATE_END_OF_LIST() 276c2da8a8bSCédric Le Goater } 277c2da8a8bSCédric Le Goater }; 278c2da8a8bSCédric Le Goater 279c2da8a8bSCédric Le Goater static Property aspeed_sdmc_properties[] = { 280ebe31c0aSCédric Le Goater DEFINE_PROP_UINT64("max-ram-size", AspeedSDMCState, max_ram_size, 0), 281c2da8a8bSCédric Le Goater DEFINE_PROP_END_OF_LIST(), 282c2da8a8bSCédric Le Goater }; 283c2da8a8bSCédric Le Goater 284c2da8a8bSCédric Le Goater static void aspeed_sdmc_class_init(ObjectClass *klass, void *data) 285c2da8a8bSCédric Le Goater { 286c2da8a8bSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 287c2da8a8bSCédric Le Goater dc->realize = aspeed_sdmc_realize; 288c2da8a8bSCédric Le Goater dc->reset = aspeed_sdmc_reset; 289c2da8a8bSCédric Le Goater dc->desc = "ASPEED SDRAM Memory Controller"; 290c2da8a8bSCédric Le Goater dc->vmsd = &vmstate_aspeed_sdmc; 2914f67d30bSMarc-André Lureau device_class_set_props(dc, aspeed_sdmc_properties); 292c2da8a8bSCédric Le Goater } 293c2da8a8bSCédric Le Goater 294c2da8a8bSCédric Le Goater static const TypeInfo aspeed_sdmc_info = { 295c2da8a8bSCédric Le Goater .name = TYPE_ASPEED_SDMC, 296c2da8a8bSCédric Le Goater .parent = TYPE_SYS_BUS_DEVICE, 297c2da8a8bSCédric Le Goater .instance_size = sizeof(AspeedSDMCState), 298533eb415SIgor Mammedov .instance_init = aspeed_sdmc_initfn, 299c2da8a8bSCédric Le Goater .class_init = aspeed_sdmc_class_init, 3008e00d1a9SCédric Le Goater .class_size = sizeof(AspeedSDMCClass), 3018e00d1a9SCédric Le Goater .abstract = true, 3028e00d1a9SCédric Le Goater }; 3038e00d1a9SCédric Le Goater 3048e00d1a9SCédric Le Goater static uint32_t aspeed_2400_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) 3058e00d1a9SCédric Le Goater { 3068e00d1a9SCédric Le Goater uint32_t fixed_conf = ASPEED_SDMC_VGA_COMPAT | 3078e00d1a9SCédric Le Goater ASPEED_SDMC_DRAM_SIZE(ast2400_rambits(s)); 3088e00d1a9SCédric Le Goater 3098e00d1a9SCédric Le Goater /* Make sure readonly bits are kept */ 3108e00d1a9SCédric Le Goater data &= ~ASPEED_SDMC_READONLY_MASK; 3118e00d1a9SCédric Le Goater 3128e00d1a9SCédric Le Goater return data | fixed_conf; 3138e00d1a9SCédric Le Goater } 3148e00d1a9SCédric Le Goater 3158e00d1a9SCédric Le Goater static void aspeed_2400_sdmc_write(AspeedSDMCState *s, uint32_t reg, 3168e00d1a9SCédric Le Goater uint32_t data) 3178e00d1a9SCédric Le Goater { 318f4ab4f8eSJoel Stanley if (reg == R_PROT) { 319f4ab4f8eSJoel Stanley s->regs[reg] = (data == PROT_KEY_UNLOCK) ? PROT_UNLOCKED : PROT_SOFTLOCKED; 320f4ab4f8eSJoel Stanley return; 321f4ab4f8eSJoel Stanley } 322f4ab4f8eSJoel Stanley 323f4ab4f8eSJoel Stanley if (!s->regs[R_PROT]) { 324f4ab4f8eSJoel Stanley qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked!\n", __func__); 325f4ab4f8eSJoel Stanley return; 326f4ab4f8eSJoel Stanley } 327f4ab4f8eSJoel Stanley 3288e00d1a9SCédric Le Goater switch (reg) { 3298e00d1a9SCédric Le Goater case R_CONF: 3308e00d1a9SCédric Le Goater data = aspeed_2400_sdmc_compute_conf(s, data); 3318e00d1a9SCédric Le Goater break; 3328e00d1a9SCédric Le Goater default: 3338e00d1a9SCédric Le Goater break; 3348e00d1a9SCédric Le Goater } 3358e00d1a9SCédric Le Goater 3368e00d1a9SCédric Le Goater s->regs[reg] = data; 3378e00d1a9SCédric Le Goater } 3388e00d1a9SCédric Le Goater 339533eb415SIgor Mammedov static const uint64_t 340533eb415SIgor Mammedov aspeed_2400_ram_sizes[] = { 64 * MiB, 128 * MiB, 256 * MiB, 512 * MiB, 0}; 341533eb415SIgor Mammedov 3428e00d1a9SCédric Le Goater static void aspeed_2400_sdmc_class_init(ObjectClass *klass, void *data) 3438e00d1a9SCédric Le Goater { 3448e00d1a9SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 3458e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); 3468e00d1a9SCédric Le Goater 3478e00d1a9SCédric Le Goater dc->desc = "ASPEED 2400 SDRAM Memory Controller"; 3488e00d1a9SCédric Le Goater asc->max_ram_size = 512 << 20; 3498e00d1a9SCédric Le Goater asc->compute_conf = aspeed_2400_sdmc_compute_conf; 3508e00d1a9SCédric Le Goater asc->write = aspeed_2400_sdmc_write; 351533eb415SIgor Mammedov asc->valid_ram_sizes = aspeed_2400_ram_sizes; 3528e00d1a9SCédric Le Goater } 3538e00d1a9SCédric Le Goater 3548e00d1a9SCédric Le Goater static const TypeInfo aspeed_2400_sdmc_info = { 3558e00d1a9SCédric Le Goater .name = TYPE_ASPEED_2400_SDMC, 3568e00d1a9SCédric Le Goater .parent = TYPE_ASPEED_SDMC, 3578e00d1a9SCédric Le Goater .class_init = aspeed_2400_sdmc_class_init, 3588e00d1a9SCédric Le Goater }; 3598e00d1a9SCédric Le Goater 3608e00d1a9SCédric Le Goater static uint32_t aspeed_2500_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) 3618e00d1a9SCédric Le Goater { 3628e00d1a9SCédric Le Goater uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(1) | 3638e00d1a9SCédric Le Goater ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) | 3648e00d1a9SCédric Le Goater ASPEED_SDMC_CACHE_INITIAL_DONE | 3658e00d1a9SCédric Le Goater ASPEED_SDMC_DRAM_SIZE(ast2500_rambits(s)); 3668e00d1a9SCédric Le Goater 3678e00d1a9SCédric Le Goater /* Make sure readonly bits are kept */ 3688e00d1a9SCédric Le Goater data &= ~ASPEED_SDMC_AST2500_READONLY_MASK; 3698e00d1a9SCédric Le Goater 3708e00d1a9SCédric Le Goater return data | fixed_conf; 3718e00d1a9SCédric Le Goater } 3728e00d1a9SCédric Le Goater 3738e00d1a9SCédric Le Goater static void aspeed_2500_sdmc_write(AspeedSDMCState *s, uint32_t reg, 3748e00d1a9SCédric Le Goater uint32_t data) 3758e00d1a9SCédric Le Goater { 376f4ab4f8eSJoel Stanley if (reg == R_PROT) { 377f4ab4f8eSJoel Stanley s->regs[reg] = (data == PROT_KEY_UNLOCK) ? PROT_UNLOCKED : PROT_SOFTLOCKED; 378f4ab4f8eSJoel Stanley return; 379f4ab4f8eSJoel Stanley } 380f4ab4f8eSJoel Stanley 381f4ab4f8eSJoel Stanley if (!s->regs[R_PROT]) { 382f4ab4f8eSJoel Stanley qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked!\n", __func__); 383f4ab4f8eSJoel Stanley return; 384f4ab4f8eSJoel Stanley } 385f4ab4f8eSJoel Stanley 3868e00d1a9SCédric Le Goater switch (reg) { 3878e00d1a9SCédric Le Goater case R_CONF: 3888e00d1a9SCédric Le Goater data = aspeed_2500_sdmc_compute_conf(s, data); 3898e00d1a9SCédric Le Goater break; 3908e00d1a9SCédric Le Goater case R_STATUS1: 3918e00d1a9SCédric Le Goater /* Will never return 'busy' */ 3928e00d1a9SCédric Le Goater data &= ~PHY_BUSY_STATE; 3938e00d1a9SCédric Le Goater break; 3948e00d1a9SCédric Le Goater case R_ECC_TEST_CTRL: 3958e00d1a9SCédric Le Goater /* Always done, always happy */ 3968e00d1a9SCédric Le Goater data |= ECC_TEST_FINISHED; 3978e00d1a9SCédric Le Goater data &= ~ECC_TEST_FAIL; 3988e00d1a9SCédric Le Goater break; 3998e00d1a9SCédric Le Goater default: 4008e00d1a9SCédric Le Goater break; 4018e00d1a9SCédric Le Goater } 4028e00d1a9SCédric Le Goater 4038e00d1a9SCédric Le Goater s->regs[reg] = data; 4048e00d1a9SCédric Le Goater } 4058e00d1a9SCédric Le Goater 406533eb415SIgor Mammedov static const uint64_t 407533eb415SIgor Mammedov aspeed_2500_ram_sizes[] = { 128 * MiB, 256 * MiB, 512 * MiB, 1024 * MiB, 0}; 408533eb415SIgor Mammedov 4098e00d1a9SCédric Le Goater static void aspeed_2500_sdmc_class_init(ObjectClass *klass, void *data) 4108e00d1a9SCédric Le Goater { 4118e00d1a9SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 4128e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); 4138e00d1a9SCédric Le Goater 4148e00d1a9SCédric Le Goater dc->desc = "ASPEED 2500 SDRAM Memory Controller"; 4158e00d1a9SCédric Le Goater asc->max_ram_size = 1024 << 20; 4168e00d1a9SCédric Le Goater asc->compute_conf = aspeed_2500_sdmc_compute_conf; 4178e00d1a9SCédric Le Goater asc->write = aspeed_2500_sdmc_write; 418533eb415SIgor Mammedov asc->valid_ram_sizes = aspeed_2500_ram_sizes; 4198e00d1a9SCédric Le Goater } 4208e00d1a9SCédric Le Goater 4218e00d1a9SCédric Le Goater static const TypeInfo aspeed_2500_sdmc_info = { 4228e00d1a9SCédric Le Goater .name = TYPE_ASPEED_2500_SDMC, 4238e00d1a9SCédric Le Goater .parent = TYPE_ASPEED_SDMC, 4248e00d1a9SCédric Le Goater .class_init = aspeed_2500_sdmc_class_init, 425c2da8a8bSCédric Le Goater }; 426c2da8a8bSCédric Le Goater 4271550d726SJoel Stanley static uint32_t aspeed_2600_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) 4281550d726SJoel Stanley { 4291550d726SJoel Stanley uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(3) | 4301550d726SJoel Stanley ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) | 4311550d726SJoel Stanley ASPEED_SDMC_DRAM_SIZE(ast2600_rambits(s)); 4321550d726SJoel Stanley 4331550d726SJoel Stanley /* Make sure readonly bits are kept (use ast2500 mask) */ 4341550d726SJoel Stanley data &= ~ASPEED_SDMC_AST2500_READONLY_MASK; 4351550d726SJoel Stanley 4361550d726SJoel Stanley return data | fixed_conf; 4371550d726SJoel Stanley } 4381550d726SJoel Stanley 4391550d726SJoel Stanley static void aspeed_2600_sdmc_write(AspeedSDMCState *s, uint32_t reg, 4401550d726SJoel Stanley uint32_t data) 4411550d726SJoel Stanley { 442f4ab4f8eSJoel Stanley if (s->regs[R_PROT] == PROT_HARDLOCKED) { 443f4ab4f8eSJoel Stanley qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked until system reset!\n", 444f4ab4f8eSJoel Stanley __func__); 445f4ab4f8eSJoel Stanley return; 446f4ab4f8eSJoel Stanley } 447f4ab4f8eSJoel Stanley 448f4ab4f8eSJoel Stanley if (reg != R_PROT && s->regs[R_PROT] == PROT_SOFTLOCKED) { 449f4ab4f8eSJoel Stanley qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked!\n", __func__); 450f4ab4f8eSJoel Stanley return; 451f4ab4f8eSJoel Stanley } 452f4ab4f8eSJoel Stanley 4531550d726SJoel Stanley switch (reg) { 454f4ab4f8eSJoel Stanley case R_PROT: 455f4ab4f8eSJoel Stanley if (data == PROT_KEY_UNLOCK) { 456f4ab4f8eSJoel Stanley data = PROT_UNLOCKED; 457f4ab4f8eSJoel Stanley } else if (data == PROT_KEY_HARDLOCK) { 458f4ab4f8eSJoel Stanley data = PROT_HARDLOCKED; 459f4ab4f8eSJoel Stanley } else { 460f4ab4f8eSJoel Stanley data = PROT_SOFTLOCKED; 461f4ab4f8eSJoel Stanley } 462f4ab4f8eSJoel Stanley break; 4631550d726SJoel Stanley case R_CONF: 4641550d726SJoel Stanley data = aspeed_2600_sdmc_compute_conf(s, data); 4651550d726SJoel Stanley break; 4661550d726SJoel Stanley case R_STATUS1: 4671550d726SJoel Stanley /* Will never return 'busy'. 'lock status' is always set */ 4681550d726SJoel Stanley data &= ~PHY_BUSY_STATE; 4691550d726SJoel Stanley data |= PHY_PLL_LOCK_STATUS; 4701550d726SJoel Stanley break; 4711550d726SJoel Stanley case R_ECC_TEST_CTRL: 4721550d726SJoel Stanley /* Always done, always happy */ 4731550d726SJoel Stanley data |= ECC_TEST_FINISHED; 4741550d726SJoel Stanley data &= ~ECC_TEST_FAIL; 4751550d726SJoel Stanley break; 4761550d726SJoel Stanley default: 4771550d726SJoel Stanley break; 4781550d726SJoel Stanley } 4791550d726SJoel Stanley 4801550d726SJoel Stanley s->regs[reg] = data; 4811550d726SJoel Stanley } 4821550d726SJoel Stanley 483533eb415SIgor Mammedov static const uint64_t 484533eb415SIgor Mammedov aspeed_2600_ram_sizes[] = { 256 * MiB, 512 * MiB, 1024 * MiB, 2048 * MiB, 0}; 485533eb415SIgor Mammedov 4861550d726SJoel Stanley static void aspeed_2600_sdmc_class_init(ObjectClass *klass, void *data) 4871550d726SJoel Stanley { 4881550d726SJoel Stanley DeviceClass *dc = DEVICE_CLASS(klass); 4891550d726SJoel Stanley AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); 4901550d726SJoel Stanley 4911550d726SJoel Stanley dc->desc = "ASPEED 2600 SDRAM Memory Controller"; 4921550d726SJoel Stanley asc->max_ram_size = 2048 << 20; 4931550d726SJoel Stanley asc->compute_conf = aspeed_2600_sdmc_compute_conf; 4941550d726SJoel Stanley asc->write = aspeed_2600_sdmc_write; 495533eb415SIgor Mammedov asc->valid_ram_sizes = aspeed_2600_ram_sizes; 4961550d726SJoel Stanley } 4971550d726SJoel Stanley 4981550d726SJoel Stanley static const TypeInfo aspeed_2600_sdmc_info = { 4991550d726SJoel Stanley .name = TYPE_ASPEED_2600_SDMC, 5001550d726SJoel Stanley .parent = TYPE_ASPEED_SDMC, 5011550d726SJoel Stanley .class_init = aspeed_2600_sdmc_class_init, 5021550d726SJoel Stanley }; 5031550d726SJoel Stanley 504c2da8a8bSCédric Le Goater static void aspeed_sdmc_register_types(void) 505c2da8a8bSCédric Le Goater { 506c2da8a8bSCédric Le Goater type_register_static(&aspeed_sdmc_info); 5078e00d1a9SCédric Le Goater type_register_static(&aspeed_2400_sdmc_info); 5088e00d1a9SCédric Le Goater type_register_static(&aspeed_2500_sdmc_info); 5091550d726SJoel Stanley type_register_static(&aspeed_2600_sdmc_info); 510c2da8a8bSCédric Le Goater } 511c2da8a8bSCédric Le Goater 512c2da8a8bSCédric Le Goater type_init(aspeed_sdmc_register_types); 513