1c2da8a8bSCédric Le Goater /* 2c2da8a8bSCédric Le Goater * ASPEED SDRAM Memory Controller 3c2da8a8bSCédric Le Goater * 4c2da8a8bSCédric Le Goater * Copyright (C) 2016 IBM Corp. 5c2da8a8bSCédric Le Goater * 6c2da8a8bSCédric Le Goater * This code is licensed under the GPL version 2 or later. See 7c2da8a8bSCédric Le Goater * the COPYING file in the top-level directory. 8c2da8a8bSCédric Le Goater */ 9c2da8a8bSCédric Le Goater 10c2da8a8bSCédric Le Goater #include "qemu/osdep.h" 11c2da8a8bSCédric Le Goater #include "qemu/log.h" 120b8fa32fSMarkus Armbruster #include "qemu/module.h" 13b2fd4545SCédric Le Goater #include "qemu/error-report.h" 14c2da8a8bSCédric Le Goater #include "hw/misc/aspeed_sdmc.h" 15c2da8a8bSCédric Le Goater #include "hw/qdev-properties.h" 16d6454270SMarkus Armbruster #include "migration/vmstate.h" 17c2da8a8bSCédric Le Goater #include "qapi/error.h" 18c2da8a8bSCédric Le Goater #include "trace.h" 19533eb415SIgor Mammedov #include "qemu/units.h" 20533eb415SIgor Mammedov #include "qemu/cutils.h" 21533eb415SIgor Mammedov #include "qapi/visitor.h" 22c2da8a8bSCédric Le Goater 23c2da8a8bSCédric Le Goater /* Protection Key Register */ 24c2da8a8bSCédric Le Goater #define R_PROT (0x00 / 4) 25f4ab4f8eSJoel Stanley #define PROT_UNLOCKED 0x01 26f4ab4f8eSJoel Stanley #define PROT_HARDLOCKED 0x10 /* AST2600 */ 27f4ab4f8eSJoel Stanley #define PROT_SOFTLOCKED 0x00 28f4ab4f8eSJoel Stanley 29c2da8a8bSCédric Le Goater #define PROT_KEY_UNLOCK 0xFC600309 303347b9a1SJamin Lin #define PROT_2700_KEY_UNLOCK 0x1688A8A8 31f4ab4f8eSJoel Stanley #define PROT_KEY_HARDLOCK 0xDEADDEAD /* AST2600 */ 32c2da8a8bSCédric Le Goater 33c2da8a8bSCédric Le Goater /* Configuration Register */ 34c2da8a8bSCédric Le Goater #define R_CONF (0x04 / 4) 35c2da8a8bSCédric Le Goater 3657de884dSJoel Stanley /* Interrupt control/status */ 3757de884dSJoel Stanley #define R_ISR (0x50 / 4) 3857de884dSJoel Stanley 3933883ce8SJoel Stanley /* Control/Status Register #1 (ast2500) */ 4033883ce8SJoel Stanley #define R_STATUS1 (0x60 / 4) 4133883ce8SJoel Stanley #define PHY_BUSY_STATE BIT(0) 421550d726SJoel Stanley #define PHY_PLL_LOCK_STATUS BIT(4) 4333883ce8SJoel Stanley 4457de884dSJoel Stanley /* Reserved */ 4557de884dSJoel Stanley #define R_MCR6C (0x6c / 4) 4657de884dSJoel Stanley 47a7b4569aSJoel Stanley #define R_ECC_TEST_CTRL (0x70 / 4) 48a7b4569aSJoel Stanley #define ECC_TEST_FINISHED BIT(12) 49a7b4569aSJoel Stanley #define ECC_TEST_FAIL BIT(13) 50a7b4569aSJoel Stanley 5157de884dSJoel Stanley #define R_TEST_START_LEN (0x74 / 4) 5257de884dSJoel Stanley #define R_TEST_FAIL_DQ (0x78 / 4) 5357de884dSJoel Stanley #define R_TEST_INIT_VAL (0x7c / 4) 5457de884dSJoel Stanley #define R_DRAM_SW (0x88 / 4) 5557de884dSJoel Stanley #define R_DRAM_TIME (0x8c / 4) 5657de884dSJoel Stanley #define R_ECC_ERR_INJECT (0xb4 / 4) 5757de884dSJoel Stanley 583347b9a1SJamin Lin /* AST2700 Register */ 593347b9a1SJamin Lin #define R_2700_PROT (0x00 / 4) 603347b9a1SJamin Lin #define R_INT_STATUS (0x04 / 4) 613347b9a1SJamin Lin #define R_INT_CLEAR (0x08 / 4) 623347b9a1SJamin Lin #define R_INT_MASK (0x0c / 4) 633347b9a1SJamin Lin #define R_MAIN_CONF (0x10 / 4) 643347b9a1SJamin Lin #define R_MAIN_CONTROL (0x14 / 4) 653347b9a1SJamin Lin #define R_MAIN_STATUS (0x18 / 4) 663347b9a1SJamin Lin #define R_ERR_STATUS (0x1c / 4) 673347b9a1SJamin Lin #define R_ECC_FAIL_STATUS (0x78 / 4) 683347b9a1SJamin Lin #define R_ECC_FAIL_ADDR (0x7c / 4) 693347b9a1SJamin Lin #define R_ECC_TESTING_CONTROL (0x80 / 4) 703347b9a1SJamin Lin #define R_PROT_REGION_LOCK_STATUS (0x94 / 4) 713347b9a1SJamin Lin #define R_TEST_FAIL_ADDR (0xd4 / 4) 723347b9a1SJamin Lin #define R_TEST_FAIL_D0 (0xd8 / 4) 733347b9a1SJamin Lin #define R_TEST_FAIL_D1 (0xdc / 4) 743347b9a1SJamin Lin #define R_TEST_FAIL_D2 (0xe0 / 4) 753347b9a1SJamin Lin #define R_TEST_FAIL_D3 (0xe4 / 4) 763347b9a1SJamin Lin #define R_DBG_STATUS (0xf4 / 4) 773347b9a1SJamin Lin #define R_PHY_INTERFACE_STATUS (0xf8 / 4) 783347b9a1SJamin Lin #define R_GRAPHIC_MEM_BASE_ADDR (0x10c / 4) 793347b9a1SJamin Lin #define R_PORT0_INTERFACE_MONITOR0 (0x240 / 4) 803347b9a1SJamin Lin #define R_PORT0_INTERFACE_MONITOR1 (0x244 / 4) 813347b9a1SJamin Lin #define R_PORT0_INTERFACE_MONITOR2 (0x248 / 4) 823347b9a1SJamin Lin #define R_PORT1_INTERFACE_MONITOR0 (0x2c0 / 4) 833347b9a1SJamin Lin #define R_PORT1_INTERFACE_MONITOR1 (0x2c4 / 4) 843347b9a1SJamin Lin #define R_PORT1_INTERFACE_MONITOR2 (0x2c8 / 4) 853347b9a1SJamin Lin #define R_PORT2_INTERFACE_MONITOR0 (0x340 / 4) 863347b9a1SJamin Lin #define R_PORT2_INTERFACE_MONITOR1 (0x344 / 4) 873347b9a1SJamin Lin #define R_PORT2_INTERFACE_MONITOR2 (0x348 / 4) 883347b9a1SJamin Lin #define R_PORT3_INTERFACE_MONITOR0 (0x3c0 / 4) 893347b9a1SJamin Lin #define R_PORT3_INTERFACE_MONITOR1 (0x3c4 / 4) 903347b9a1SJamin Lin #define R_PORT3_INTERFACE_MONITOR2 (0x3c8 / 4) 913347b9a1SJamin Lin #define R_PORT4_INTERFACE_MONITOR0 (0x440 / 4) 923347b9a1SJamin Lin #define R_PORT4_INTERFACE_MONITOR1 (0x444 / 4) 933347b9a1SJamin Lin #define R_PORT4_INTERFACE_MONITOR2 (0x448 / 4) 943347b9a1SJamin Lin #define R_PORT5_INTERFACE_MONITOR0 (0x4c0 / 4) 953347b9a1SJamin Lin #define R_PORT5_INTERFACE_MONITOR1 (0x4c4 / 4) 963347b9a1SJamin Lin #define R_PORT5_INTERFACE_MONITOR2 (0x4c8 / 4) 973347b9a1SJamin Lin 98c2da8a8bSCédric Le Goater /* 99c2da8a8bSCédric Le Goater * Configuration register Ox4 (for Aspeed AST2400 SOC) 100c2da8a8bSCédric Le Goater * 101c2da8a8bSCédric Le Goater * These are for the record and future use. ASPEED_SDMC_DRAM_SIZE is 102c2da8a8bSCédric Le Goater * what we care about right now as it is checked by U-Boot to 103c2da8a8bSCédric Le Goater * determine the RAM size. 104c2da8a8bSCédric Le Goater */ 105c2da8a8bSCédric Le Goater 106c2da8a8bSCédric Le Goater #define ASPEED_SDMC_RESERVED 0xFFFFF800 /* 31:11 reserved */ 107c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2300_COMPAT (1 << 10) 108c2da8a8bSCédric Le Goater #define ASPEED_SDMC_SCRAMBLE_PATTERN (1 << 9) 109c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DATA_SCRAMBLE (1 << 8) 110c2da8a8bSCédric Le Goater #define ASPEED_SDMC_ECC_ENABLE (1 << 7) 111c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_COMPAT (1 << 6) /* readonly */ 112c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_BANK (1 << 5) 113c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_BURST (1 << 4) 114c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_APERTURE(x) ((x & 0x3) << 2) /* readonly */ 115c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_8MB 0x0 116c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_16MB 0x1 117c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_32MB 0x2 118c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_64MB 0x3 119c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_SIZE(x) (x & 0x3) 120c2da8a8bSCédric Le Goater 121c2da8a8bSCédric Le Goater #define ASPEED_SDMC_READONLY_MASK \ 122c2da8a8bSCédric Le Goater (ASPEED_SDMC_RESERVED | ASPEED_SDMC_VGA_COMPAT | \ 123c2da8a8bSCédric Le Goater ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB)) 124c2da8a8bSCédric Le Goater /* 125c2da8a8bSCédric Le Goater * Configuration register Ox4 (for Aspeed AST2500 SOC and higher) 126c2da8a8bSCédric Le Goater * 127c2da8a8bSCédric Le Goater * Incompatibilities are annotated in the list. ASPEED_SDMC_HW_VERSION 128c2da8a8bSCédric Le Goater * should be set to 1 for the AST2500 SOC. 129c2da8a8bSCédric Le Goater */ 130c2da8a8bSCédric Le Goater #define ASPEED_SDMC_HW_VERSION(x) ((x & 0xf) << 28) /* readonly */ 131c2da8a8bSCédric Le Goater #define ASPEED_SDMC_SW_VERSION ((x & 0xff) << 20) 132c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_INITIAL_DONE (1 << 19) /* readonly */ 133c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_RESERVED 0x7C000 /* 18:14 reserved */ 134c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_DDR4_CONF (1 << 13) 135c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_INITIAL (1 << 12) 136c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_RANGE_CTRL (1 << 11) 137c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_ENABLE (1 << 10) /* differs from AST2400 */ 138c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_TYPE (1 << 4) /* differs from AST2400 */ 139c2da8a8bSCédric Le Goater 140c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_READONLY_MASK \ 141c2da8a8bSCédric Le Goater (ASPEED_SDMC_HW_VERSION(0xf) | ASPEED_SDMC_CACHE_INITIAL_DONE | \ 142c2da8a8bSCédric Le Goater ASPEED_SDMC_AST2500_RESERVED | ASPEED_SDMC_VGA_COMPAT | \ 143c2da8a8bSCédric Le Goater ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB)) 144c2da8a8bSCédric Le Goater 1453347b9a1SJamin Lin /* 1463347b9a1SJamin Lin * Main Configuration register Ox10 (for Aspeed AST2700 SOC and higher) 1473347b9a1SJamin Lin * 1483347b9a1SJamin Lin */ 1493347b9a1SJamin Lin #define ASPEED_SDMC_AST2700_RESERVED 0xFFFF2082 /* 31:16, 13, 7, 1 */ 1503347b9a1SJamin Lin #define ASPEED_SDMC_AST2700_DATA_SCRAMBLE (1 << 8) 1513347b9a1SJamin Lin #define ASPEED_SDMC_AST2700_ECC_ENABLE (1 << 6) 1523347b9a1SJamin Lin #define ASPEED_SDMC_AST2700_PAGE_MATCHING_ENABLE (1 << 5) 1533347b9a1SJamin Lin #define ASPEED_SDMC_AST2700_DRAM_SIZE(x) ((x & 0x7) << 2) 1543347b9a1SJamin Lin 1553347b9a1SJamin Lin #define ASPEED_SDMC_AST2700_READONLY_MASK \ 1563347b9a1SJamin Lin (ASPEED_SDMC_AST2700_RESERVED) 1573347b9a1SJamin Lin 158c2da8a8bSCédric Le Goater static uint64_t aspeed_sdmc_read(void *opaque, hwaddr addr, unsigned size) 159c2da8a8bSCédric Le Goater { 160c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(opaque); 161c2da8a8bSCédric Le Goater 162c2da8a8bSCédric Le Goater addr >>= 2; 163c2da8a8bSCédric Le Goater 164c2da8a8bSCédric Le Goater if (addr >= ARRAY_SIZE(s->regs)) { 165c2da8a8bSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 166c2da8a8bSCédric Le Goater "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n", 16714c17954SJoel Stanley __func__, addr * 4); 168c2da8a8bSCédric Le Goater return 0; 169c2da8a8bSCédric Le Goater } 170c2da8a8bSCédric Le Goater 1713671342aSCédric Le Goater trace_aspeed_sdmc_read(addr, s->regs[addr]); 172c2da8a8bSCédric Le Goater return s->regs[addr]; 173c2da8a8bSCédric Le Goater } 174c2da8a8bSCédric Le Goater 175c2da8a8bSCédric Le Goater static void aspeed_sdmc_write(void *opaque, hwaddr addr, uint64_t data, 176c2da8a8bSCédric Le Goater unsigned int size) 177c2da8a8bSCédric Le Goater { 178c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(opaque); 1798e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 180c2da8a8bSCédric Le Goater 181c2da8a8bSCédric Le Goater addr >>= 2; 182c2da8a8bSCédric Le Goater 183c2da8a8bSCédric Le Goater if (addr >= ARRAY_SIZE(s->regs)) { 184c2da8a8bSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 185c2da8a8bSCédric Le Goater "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n", 186c2da8a8bSCédric Le Goater __func__, addr); 187c2da8a8bSCédric Le Goater return; 188c2da8a8bSCédric Le Goater } 189c2da8a8bSCédric Le Goater 1903671342aSCédric Le Goater trace_aspeed_sdmc_write(addr, data); 1918e00d1a9SCédric Le Goater asc->write(s, addr, data); 192c2da8a8bSCédric Le Goater } 193c2da8a8bSCédric Le Goater 194c2da8a8bSCédric Le Goater static const MemoryRegionOps aspeed_sdmc_ops = { 195c2da8a8bSCédric Le Goater .read = aspeed_sdmc_read, 196c2da8a8bSCédric Le Goater .write = aspeed_sdmc_write, 197c2da8a8bSCédric Le Goater .endianness = DEVICE_LITTLE_ENDIAN, 198c2da8a8bSCédric Le Goater .valid.min_access_size = 4, 199c2da8a8bSCédric Le Goater .valid.max_access_size = 4, 200c2da8a8bSCédric Le Goater }; 201c2da8a8bSCédric Le Goater 202c2da8a8bSCédric Le Goater static void aspeed_sdmc_reset(DeviceState *dev) 203c2da8a8bSCédric Le Goater { 204c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(dev); 2058e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 206c2da8a8bSCédric Le Goater 207c2da8a8bSCédric Le Goater memset(s->regs, 0, sizeof(s->regs)); 208c2da8a8bSCédric Le Goater 209c2da8a8bSCédric Le Goater /* Set ram size bit and defaults values */ 2108e00d1a9SCédric Le Goater s->regs[R_CONF] = asc->compute_conf(s, 0); 21114c17954SJoel Stanley 21214c17954SJoel Stanley /* 21314c17954SJoel Stanley * PHY status: 21414c17954SJoel Stanley * - set phy status ok (set bit 1) 21514c17954SJoel Stanley * - initial PVT calibration ok (clear bit 3) 21614c17954SJoel Stanley * - runtime calibration ok (clear bit 5) 21714c17954SJoel Stanley */ 21814c17954SJoel Stanley s->regs[0x100] = BIT(1); 21914c17954SJoel Stanley 22014c17954SJoel Stanley /* PHY eye window: set all as passing */ 22114c17954SJoel Stanley s->regs[0x100 | (0x68 / 4)] = 0xff; 22214c17954SJoel Stanley s->regs[0x100 | (0x7c / 4)] = 0xff; 22314c17954SJoel Stanley s->regs[0x100 | (0x50 / 4)] = 0xfffffff; 224c2da8a8bSCédric Le Goater } 225c2da8a8bSCédric Le Goater 226533eb415SIgor Mammedov static void aspeed_sdmc_get_ram_size(Object *obj, Visitor *v, const char *name, 227533eb415SIgor Mammedov void *opaque, Error **errp) 228533eb415SIgor Mammedov { 229533eb415SIgor Mammedov AspeedSDMCState *s = ASPEED_SDMC(obj); 230533eb415SIgor Mammedov int64_t value = s->ram_size; 231533eb415SIgor Mammedov 232533eb415SIgor Mammedov visit_type_int(v, name, &value, errp); 233533eb415SIgor Mammedov } 234533eb415SIgor Mammedov 235533eb415SIgor Mammedov static void aspeed_sdmc_set_ram_size(Object *obj, Visitor *v, const char *name, 236533eb415SIgor Mammedov void *opaque, Error **errp) 237533eb415SIgor Mammedov { 238533eb415SIgor Mammedov int i; 239533eb415SIgor Mammedov char *sz; 240533eb415SIgor Mammedov int64_t value; 241533eb415SIgor Mammedov AspeedSDMCState *s = ASPEED_SDMC(obj); 242533eb415SIgor Mammedov AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 243533eb415SIgor Mammedov 244668f62ecSMarkus Armbruster if (!visit_type_int(v, name, &value, errp)) { 245533eb415SIgor Mammedov return; 246533eb415SIgor Mammedov } 247533eb415SIgor Mammedov 248533eb415SIgor Mammedov for (i = 0; asc->valid_ram_sizes[i]; i++) { 249533eb415SIgor Mammedov if (value == asc->valid_ram_sizes[i]) { 250533eb415SIgor Mammedov s->ram_size = value; 251533eb415SIgor Mammedov return; 252533eb415SIgor Mammedov } 253533eb415SIgor Mammedov } 254533eb415SIgor Mammedov 255533eb415SIgor Mammedov sz = size_to_str(value); 256dcfe4805SMarkus Armbruster error_setg(errp, "Invalid RAM size %s", sz); 257533eb415SIgor Mammedov g_free(sz); 258533eb415SIgor Mammedov } 259533eb415SIgor Mammedov 260533eb415SIgor Mammedov static void aspeed_sdmc_initfn(Object *obj) 261533eb415SIgor Mammedov { 262533eb415SIgor Mammedov object_property_add(obj, "ram-size", "int", 263533eb415SIgor Mammedov aspeed_sdmc_get_ram_size, aspeed_sdmc_set_ram_size, 264d2623129SMarkus Armbruster NULL, NULL); 265533eb415SIgor Mammedov } 266533eb415SIgor Mammedov 267c2da8a8bSCédric Le Goater static void aspeed_sdmc_realize(DeviceState *dev, Error **errp) 268c2da8a8bSCédric Le Goater { 269c2da8a8bSCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 270c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(dev); 2718e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 272c2da8a8bSCédric Le Goater 2733347b9a1SJamin Lin assert(asc->max_ram_size < 4 * GiB || asc->is_bus64bit); 274*61578d1eSCédric Le Goater 275*61578d1eSCédric Le Goater if (!s->ram_size) { 276*61578d1eSCédric Le Goater error_setg(errp, "RAM size is not set"); 277*61578d1eSCédric Le Goater return; 278*61578d1eSCédric Le Goater } 279*61578d1eSCédric Le Goater 2808e00d1a9SCédric Le Goater s->max_ram_size = asc->max_ram_size; 2813755f9e3SCédric Le Goater 282c2da8a8bSCédric Le Goater memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_sdmc_ops, s, 283c2da8a8bSCédric Le Goater TYPE_ASPEED_SDMC, 0x1000); 284c2da8a8bSCédric Le Goater sysbus_init_mmio(sbd, &s->iomem); 285c2da8a8bSCédric Le Goater } 286c2da8a8bSCédric Le Goater 287c2da8a8bSCédric Le Goater static const VMStateDescription vmstate_aspeed_sdmc = { 288c2da8a8bSCédric Le Goater .name = "aspeed.sdmc", 2893347b9a1SJamin Lin .version_id = 2, 2903347b9a1SJamin Lin .minimum_version_id = 2, 291e4ea952fSRichard Henderson .fields = (const VMStateField[]) { 292c2da8a8bSCédric Le Goater VMSTATE_UINT32_ARRAY(regs, AspeedSDMCState, ASPEED_SDMC_NR_REGS), 293c2da8a8bSCédric Le Goater VMSTATE_END_OF_LIST() 294c2da8a8bSCédric Le Goater } 295c2da8a8bSCédric Le Goater }; 296c2da8a8bSCédric Le Goater 297c2da8a8bSCédric Le Goater static Property aspeed_sdmc_properties[] = { 298ebe31c0aSCédric Le Goater DEFINE_PROP_UINT64("max-ram-size", AspeedSDMCState, max_ram_size, 0), 2993347b9a1SJamin Lin DEFINE_PROP_BOOL("unlocked", AspeedSDMCState, unlocked, false), 300c2da8a8bSCédric Le Goater DEFINE_PROP_END_OF_LIST(), 301c2da8a8bSCédric Le Goater }; 302c2da8a8bSCédric Le Goater 303c2da8a8bSCédric Le Goater static void aspeed_sdmc_class_init(ObjectClass *klass, void *data) 304c2da8a8bSCédric Le Goater { 305c2da8a8bSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 306c2da8a8bSCédric Le Goater dc->realize = aspeed_sdmc_realize; 307c2da8a8bSCédric Le Goater dc->reset = aspeed_sdmc_reset; 308c2da8a8bSCédric Le Goater dc->desc = "ASPEED SDRAM Memory Controller"; 309c2da8a8bSCédric Le Goater dc->vmsd = &vmstate_aspeed_sdmc; 3104f67d30bSMarc-André Lureau device_class_set_props(dc, aspeed_sdmc_properties); 311c2da8a8bSCédric Le Goater } 312c2da8a8bSCédric Le Goater 313c2da8a8bSCédric Le Goater static const TypeInfo aspeed_sdmc_info = { 314c2da8a8bSCédric Le Goater .name = TYPE_ASPEED_SDMC, 315c2da8a8bSCédric Le Goater .parent = TYPE_SYS_BUS_DEVICE, 316c2da8a8bSCédric Le Goater .instance_size = sizeof(AspeedSDMCState), 317533eb415SIgor Mammedov .instance_init = aspeed_sdmc_initfn, 318c2da8a8bSCédric Le Goater .class_init = aspeed_sdmc_class_init, 3198e00d1a9SCédric Le Goater .class_size = sizeof(AspeedSDMCClass), 3208e00d1a9SCédric Le Goater .abstract = true, 3218e00d1a9SCédric Le Goater }; 3228e00d1a9SCédric Le Goater 3239951133eSCédric Le Goater static int aspeed_sdmc_get_ram_bits(AspeedSDMCState *s) 3249951133eSCédric Le Goater { 3259951133eSCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 3269951133eSCédric Le Goater int i; 3279951133eSCédric Le Goater 3289951133eSCédric Le Goater /* 3299951133eSCédric Le Goater * The bitfield value encoding the RAM size is the index of the 3309951133eSCédric Le Goater * possible RAM size array 3319951133eSCédric Le Goater */ 3329951133eSCédric Le Goater for (i = 0; asc->valid_ram_sizes[i]; i++) { 3339951133eSCédric Le Goater if (s->ram_size == asc->valid_ram_sizes[i]) { 3349951133eSCédric Le Goater return i; 3359951133eSCédric Le Goater } 3369951133eSCédric Le Goater } 3379951133eSCédric Le Goater 3389951133eSCédric Le Goater /* 3399951133eSCédric Le Goater * Invalid RAM sizes should have been excluded when setting the 3409951133eSCédric Le Goater * SoC RAM size. 3419951133eSCédric Le Goater */ 3429951133eSCédric Le Goater g_assert_not_reached(); 3439951133eSCédric Le Goater } 3449951133eSCédric Le Goater 3458e00d1a9SCédric Le Goater static uint32_t aspeed_2400_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) 3468e00d1a9SCédric Le Goater { 3478e00d1a9SCédric Le Goater uint32_t fixed_conf = ASPEED_SDMC_VGA_COMPAT | 3489951133eSCédric Le Goater ASPEED_SDMC_DRAM_SIZE(aspeed_sdmc_get_ram_bits(s)); 3498e00d1a9SCédric Le Goater 3508e00d1a9SCédric Le Goater /* Make sure readonly bits are kept */ 3518e00d1a9SCédric Le Goater data &= ~ASPEED_SDMC_READONLY_MASK; 3528e00d1a9SCédric Le Goater 3538e00d1a9SCédric Le Goater return data | fixed_conf; 3548e00d1a9SCédric Le Goater } 3558e00d1a9SCédric Le Goater 3568e00d1a9SCédric Le Goater static void aspeed_2400_sdmc_write(AspeedSDMCState *s, uint32_t reg, 3578e00d1a9SCédric Le Goater uint32_t data) 3588e00d1a9SCédric Le Goater { 359f4ab4f8eSJoel Stanley if (reg == R_PROT) { 36039e6dc52SJamin Lin s->regs[reg] = 36139e6dc52SJamin Lin (data == PROT_KEY_UNLOCK) ? PROT_UNLOCKED : PROT_SOFTLOCKED; 362f4ab4f8eSJoel Stanley return; 363f4ab4f8eSJoel Stanley } 364f4ab4f8eSJoel Stanley 365f4ab4f8eSJoel Stanley if (!s->regs[R_PROT]) { 366f4ab4f8eSJoel Stanley qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked!\n", __func__); 367f4ab4f8eSJoel Stanley return; 368f4ab4f8eSJoel Stanley } 369f4ab4f8eSJoel Stanley 3708e00d1a9SCédric Le Goater switch (reg) { 3718e00d1a9SCédric Le Goater case R_CONF: 3728e00d1a9SCédric Le Goater data = aspeed_2400_sdmc_compute_conf(s, data); 3738e00d1a9SCédric Le Goater break; 3748e00d1a9SCédric Le Goater default: 3758e00d1a9SCédric Le Goater break; 3768e00d1a9SCédric Le Goater } 3778e00d1a9SCédric Le Goater 3788e00d1a9SCédric Le Goater s->regs[reg] = data; 3798e00d1a9SCédric Le Goater } 3808e00d1a9SCédric Le Goater 381533eb415SIgor Mammedov static const uint64_t 382533eb415SIgor Mammedov aspeed_2400_ram_sizes[] = { 64 * MiB, 128 * MiB, 256 * MiB, 512 * MiB, 0}; 383533eb415SIgor Mammedov 3848e00d1a9SCédric Le Goater static void aspeed_2400_sdmc_class_init(ObjectClass *klass, void *data) 3858e00d1a9SCédric Le Goater { 3868e00d1a9SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 3878e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); 3888e00d1a9SCédric Le Goater 3898e00d1a9SCédric Le Goater dc->desc = "ASPEED 2400 SDRAM Memory Controller"; 390ca05a240SPhilippe Mathieu-Daudé asc->max_ram_size = 512 * MiB; 3918e00d1a9SCédric Le Goater asc->compute_conf = aspeed_2400_sdmc_compute_conf; 3928e00d1a9SCédric Le Goater asc->write = aspeed_2400_sdmc_write; 393533eb415SIgor Mammedov asc->valid_ram_sizes = aspeed_2400_ram_sizes; 3948e00d1a9SCédric Le Goater } 3958e00d1a9SCédric Le Goater 3968e00d1a9SCédric Le Goater static const TypeInfo aspeed_2400_sdmc_info = { 3978e00d1a9SCédric Le Goater .name = TYPE_ASPEED_2400_SDMC, 3988e00d1a9SCédric Le Goater .parent = TYPE_ASPEED_SDMC, 3998e00d1a9SCédric Le Goater .class_init = aspeed_2400_sdmc_class_init, 4008e00d1a9SCédric Le Goater }; 4018e00d1a9SCédric Le Goater 4028e00d1a9SCédric Le Goater static uint32_t aspeed_2500_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) 4038e00d1a9SCédric Le Goater { 4048e00d1a9SCédric Le Goater uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(1) | 4058e00d1a9SCédric Le Goater ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) | 4068e00d1a9SCédric Le Goater ASPEED_SDMC_CACHE_INITIAL_DONE | 4079951133eSCédric Le Goater ASPEED_SDMC_DRAM_SIZE(aspeed_sdmc_get_ram_bits(s)); 4088e00d1a9SCédric Le Goater 4098e00d1a9SCédric Le Goater /* Make sure readonly bits are kept */ 4108e00d1a9SCédric Le Goater data &= ~ASPEED_SDMC_AST2500_READONLY_MASK; 4118e00d1a9SCédric Le Goater 4128e00d1a9SCédric Le Goater return data | fixed_conf; 4138e00d1a9SCédric Le Goater } 4148e00d1a9SCédric Le Goater 4158e00d1a9SCédric Le Goater static void aspeed_2500_sdmc_write(AspeedSDMCState *s, uint32_t reg, 4168e00d1a9SCédric Le Goater uint32_t data) 4178e00d1a9SCédric Le Goater { 418f4ab4f8eSJoel Stanley if (reg == R_PROT) { 41939e6dc52SJamin Lin s->regs[reg] = 42039e6dc52SJamin Lin (data == PROT_KEY_UNLOCK) ? PROT_UNLOCKED : PROT_SOFTLOCKED; 421f4ab4f8eSJoel Stanley return; 422f4ab4f8eSJoel Stanley } 423f4ab4f8eSJoel Stanley 424f4ab4f8eSJoel Stanley if (!s->regs[R_PROT]) { 425f4ab4f8eSJoel Stanley qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked!\n", __func__); 426f4ab4f8eSJoel Stanley return; 427f4ab4f8eSJoel Stanley } 428f4ab4f8eSJoel Stanley 4298e00d1a9SCédric Le Goater switch (reg) { 4308e00d1a9SCédric Le Goater case R_CONF: 4318e00d1a9SCédric Le Goater data = aspeed_2500_sdmc_compute_conf(s, data); 4328e00d1a9SCédric Le Goater break; 4338e00d1a9SCédric Le Goater case R_STATUS1: 4348e00d1a9SCédric Le Goater /* Will never return 'busy' */ 4358e00d1a9SCédric Le Goater data &= ~PHY_BUSY_STATE; 4368e00d1a9SCédric Le Goater break; 4378e00d1a9SCédric Le Goater case R_ECC_TEST_CTRL: 4388e00d1a9SCédric Le Goater /* Always done, always happy */ 4398e00d1a9SCédric Le Goater data |= ECC_TEST_FINISHED; 4408e00d1a9SCédric Le Goater data &= ~ECC_TEST_FAIL; 4418e00d1a9SCédric Le Goater break; 4428e00d1a9SCédric Le Goater default: 4438e00d1a9SCédric Le Goater break; 4448e00d1a9SCédric Le Goater } 4458e00d1a9SCédric Le Goater 4468e00d1a9SCédric Le Goater s->regs[reg] = data; 4478e00d1a9SCédric Le Goater } 4488e00d1a9SCédric Le Goater 449533eb415SIgor Mammedov static const uint64_t 450533eb415SIgor Mammedov aspeed_2500_ram_sizes[] = { 128 * MiB, 256 * MiB, 512 * MiB, 1024 * MiB, 0}; 451533eb415SIgor Mammedov 4528e00d1a9SCédric Le Goater static void aspeed_2500_sdmc_class_init(ObjectClass *klass, void *data) 4538e00d1a9SCédric Le Goater { 4548e00d1a9SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 4558e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); 4568e00d1a9SCédric Le Goater 4578e00d1a9SCédric Le Goater dc->desc = "ASPEED 2500 SDRAM Memory Controller"; 458ca05a240SPhilippe Mathieu-Daudé asc->max_ram_size = 1 * GiB; 4598e00d1a9SCédric Le Goater asc->compute_conf = aspeed_2500_sdmc_compute_conf; 4608e00d1a9SCédric Le Goater asc->write = aspeed_2500_sdmc_write; 461533eb415SIgor Mammedov asc->valid_ram_sizes = aspeed_2500_ram_sizes; 4628e00d1a9SCédric Le Goater } 4638e00d1a9SCédric Le Goater 4648e00d1a9SCédric Le Goater static const TypeInfo aspeed_2500_sdmc_info = { 4658e00d1a9SCédric Le Goater .name = TYPE_ASPEED_2500_SDMC, 4668e00d1a9SCédric Le Goater .parent = TYPE_ASPEED_SDMC, 4678e00d1a9SCédric Le Goater .class_init = aspeed_2500_sdmc_class_init, 468c2da8a8bSCédric Le Goater }; 469c2da8a8bSCédric Le Goater 4701550d726SJoel Stanley static uint32_t aspeed_2600_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) 4711550d726SJoel Stanley { 4721550d726SJoel Stanley uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(3) | 4731550d726SJoel Stanley ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) | 4749951133eSCédric Le Goater ASPEED_SDMC_DRAM_SIZE(aspeed_sdmc_get_ram_bits(s)); 4751550d726SJoel Stanley 4761550d726SJoel Stanley /* Make sure readonly bits are kept (use ast2500 mask) */ 4771550d726SJoel Stanley data &= ~ASPEED_SDMC_AST2500_READONLY_MASK; 4781550d726SJoel Stanley 4791550d726SJoel Stanley return data | fixed_conf; 4801550d726SJoel Stanley } 4811550d726SJoel Stanley 4821550d726SJoel Stanley static void aspeed_2600_sdmc_write(AspeedSDMCState *s, uint32_t reg, 4831550d726SJoel Stanley uint32_t data) 4841550d726SJoel Stanley { 48557de884dSJoel Stanley /* Unprotected registers */ 48657de884dSJoel Stanley switch (reg) { 48757de884dSJoel Stanley case R_ISR: 48857de884dSJoel Stanley case R_MCR6C: 48957de884dSJoel Stanley case R_TEST_START_LEN: 49057de884dSJoel Stanley case R_TEST_FAIL_DQ: 49157de884dSJoel Stanley case R_TEST_INIT_VAL: 49257de884dSJoel Stanley case R_DRAM_SW: 49357de884dSJoel Stanley case R_DRAM_TIME: 49457de884dSJoel Stanley case R_ECC_ERR_INJECT: 49557de884dSJoel Stanley s->regs[reg] = data; 49657de884dSJoel Stanley return; 49757de884dSJoel Stanley } 49857de884dSJoel Stanley 499f4ab4f8eSJoel Stanley if (s->regs[R_PROT] == PROT_HARDLOCKED) { 50039e6dc52SJamin Lin qemu_log_mask(LOG_GUEST_ERROR, 50139e6dc52SJamin Lin "%s: SDMC is locked until system reset!\n", 502f4ab4f8eSJoel Stanley __func__); 503f4ab4f8eSJoel Stanley return; 504f4ab4f8eSJoel Stanley } 505f4ab4f8eSJoel Stanley 506f4ab4f8eSJoel Stanley if (reg != R_PROT && s->regs[R_PROT] == PROT_SOFTLOCKED) { 50714c17954SJoel Stanley qemu_log_mask(LOG_GUEST_ERROR, 50814c17954SJoel Stanley "%s: SDMC is locked! (write to MCR%02x blocked)\n", 50914c17954SJoel Stanley __func__, reg * 4); 510f4ab4f8eSJoel Stanley return; 511f4ab4f8eSJoel Stanley } 512f4ab4f8eSJoel Stanley 5131550d726SJoel Stanley switch (reg) { 514f4ab4f8eSJoel Stanley case R_PROT: 515f4ab4f8eSJoel Stanley if (data == PROT_KEY_UNLOCK) { 516f4ab4f8eSJoel Stanley data = PROT_UNLOCKED; 517f4ab4f8eSJoel Stanley } else if (data == PROT_KEY_HARDLOCK) { 518f4ab4f8eSJoel Stanley data = PROT_HARDLOCKED; 519f4ab4f8eSJoel Stanley } else { 520f4ab4f8eSJoel Stanley data = PROT_SOFTLOCKED; 521f4ab4f8eSJoel Stanley } 522f4ab4f8eSJoel Stanley break; 5231550d726SJoel Stanley case R_CONF: 5241550d726SJoel Stanley data = aspeed_2600_sdmc_compute_conf(s, data); 5251550d726SJoel Stanley break; 5261550d726SJoel Stanley case R_STATUS1: 5271550d726SJoel Stanley /* Will never return 'busy'. 'lock status' is always set */ 5281550d726SJoel Stanley data &= ~PHY_BUSY_STATE; 5291550d726SJoel Stanley data |= PHY_PLL_LOCK_STATUS; 5301550d726SJoel Stanley break; 5311550d726SJoel Stanley case R_ECC_TEST_CTRL: 5321550d726SJoel Stanley /* Always done, always happy */ 5331550d726SJoel Stanley data |= ECC_TEST_FINISHED; 5341550d726SJoel Stanley data &= ~ECC_TEST_FAIL; 5351550d726SJoel Stanley break; 5361550d726SJoel Stanley default: 5371550d726SJoel Stanley break; 5381550d726SJoel Stanley } 5391550d726SJoel Stanley 5401550d726SJoel Stanley s->regs[reg] = data; 5411550d726SJoel Stanley } 5421550d726SJoel Stanley 543533eb415SIgor Mammedov static const uint64_t 544533eb415SIgor Mammedov aspeed_2600_ram_sizes[] = { 256 * MiB, 512 * MiB, 1024 * MiB, 2048 * MiB, 0}; 545533eb415SIgor Mammedov 5461550d726SJoel Stanley static void aspeed_2600_sdmc_class_init(ObjectClass *klass, void *data) 5471550d726SJoel Stanley { 5481550d726SJoel Stanley DeviceClass *dc = DEVICE_CLASS(klass); 5491550d726SJoel Stanley AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); 5501550d726SJoel Stanley 5511550d726SJoel Stanley dc->desc = "ASPEED 2600 SDRAM Memory Controller"; 552ca05a240SPhilippe Mathieu-Daudé asc->max_ram_size = 2 * GiB; 5531550d726SJoel Stanley asc->compute_conf = aspeed_2600_sdmc_compute_conf; 5541550d726SJoel Stanley asc->write = aspeed_2600_sdmc_write; 555533eb415SIgor Mammedov asc->valid_ram_sizes = aspeed_2600_ram_sizes; 5561550d726SJoel Stanley } 5571550d726SJoel Stanley 5581550d726SJoel Stanley static const TypeInfo aspeed_2600_sdmc_info = { 5591550d726SJoel Stanley .name = TYPE_ASPEED_2600_SDMC, 5601550d726SJoel Stanley .parent = TYPE_ASPEED_SDMC, 5611550d726SJoel Stanley .class_init = aspeed_2600_sdmc_class_init, 5621550d726SJoel Stanley }; 5631550d726SJoel Stanley 5643347b9a1SJamin Lin static void aspeed_2700_sdmc_reset(DeviceState *dev) 5653347b9a1SJamin Lin { 5663347b9a1SJamin Lin AspeedSDMCState *s = ASPEED_SDMC(dev); 5673347b9a1SJamin Lin AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 5683347b9a1SJamin Lin 5693347b9a1SJamin Lin memset(s->regs, 0, sizeof(s->regs)); 5703347b9a1SJamin Lin 5713347b9a1SJamin Lin /* Set ram size bit and defaults values */ 5723347b9a1SJamin Lin s->regs[R_MAIN_CONF] = asc->compute_conf(s, 0); 5733347b9a1SJamin Lin 5743347b9a1SJamin Lin if (s->unlocked) { 5753347b9a1SJamin Lin s->regs[R_2700_PROT] = PROT_UNLOCKED; 5763347b9a1SJamin Lin } 5773347b9a1SJamin Lin } 5783347b9a1SJamin Lin 5793347b9a1SJamin Lin static uint32_t aspeed_2700_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) 5803347b9a1SJamin Lin { 5813347b9a1SJamin Lin uint32_t fixed_conf = ASPEED_SDMC_AST2700_PAGE_MATCHING_ENABLE | 5823347b9a1SJamin Lin ASPEED_SDMC_AST2700_DRAM_SIZE(aspeed_sdmc_get_ram_bits(s)); 5833347b9a1SJamin Lin 5843347b9a1SJamin Lin /* Make sure readonly bits are kept */ 5853347b9a1SJamin Lin data &= ~ASPEED_SDMC_AST2700_READONLY_MASK; 5863347b9a1SJamin Lin 5873347b9a1SJamin Lin return data | fixed_conf; 5883347b9a1SJamin Lin } 5893347b9a1SJamin Lin 5903347b9a1SJamin Lin static void aspeed_2700_sdmc_write(AspeedSDMCState *s, uint32_t reg, 5913347b9a1SJamin Lin uint32_t data) 5923347b9a1SJamin Lin { 5933347b9a1SJamin Lin /* Unprotected registers */ 5943347b9a1SJamin Lin switch (reg) { 5953347b9a1SJamin Lin case R_INT_STATUS: 5963347b9a1SJamin Lin case R_INT_CLEAR: 5973347b9a1SJamin Lin case R_INT_MASK: 5983347b9a1SJamin Lin case R_MAIN_STATUS: 5993347b9a1SJamin Lin case R_ERR_STATUS: 6003347b9a1SJamin Lin case R_ECC_FAIL_STATUS: 6013347b9a1SJamin Lin case R_ECC_FAIL_ADDR: 6023347b9a1SJamin Lin case R_PROT_REGION_LOCK_STATUS: 6033347b9a1SJamin Lin case R_TEST_FAIL_ADDR: 6043347b9a1SJamin Lin case R_TEST_FAIL_D0: 6053347b9a1SJamin Lin case R_TEST_FAIL_D1: 6063347b9a1SJamin Lin case R_TEST_FAIL_D2: 6073347b9a1SJamin Lin case R_TEST_FAIL_D3: 6083347b9a1SJamin Lin case R_DBG_STATUS: 6093347b9a1SJamin Lin case R_PHY_INTERFACE_STATUS: 6103347b9a1SJamin Lin case R_GRAPHIC_MEM_BASE_ADDR: 6113347b9a1SJamin Lin case R_PORT0_INTERFACE_MONITOR0: 6123347b9a1SJamin Lin case R_PORT0_INTERFACE_MONITOR1: 6133347b9a1SJamin Lin case R_PORT0_INTERFACE_MONITOR2: 6143347b9a1SJamin Lin case R_PORT1_INTERFACE_MONITOR0: 6153347b9a1SJamin Lin case R_PORT1_INTERFACE_MONITOR1: 6163347b9a1SJamin Lin case R_PORT1_INTERFACE_MONITOR2: 6173347b9a1SJamin Lin case R_PORT2_INTERFACE_MONITOR0: 6183347b9a1SJamin Lin case R_PORT2_INTERFACE_MONITOR1: 6193347b9a1SJamin Lin case R_PORT2_INTERFACE_MONITOR2: 6203347b9a1SJamin Lin case R_PORT3_INTERFACE_MONITOR0: 6213347b9a1SJamin Lin case R_PORT3_INTERFACE_MONITOR1: 6223347b9a1SJamin Lin case R_PORT3_INTERFACE_MONITOR2: 6233347b9a1SJamin Lin case R_PORT4_INTERFACE_MONITOR0: 6243347b9a1SJamin Lin case R_PORT4_INTERFACE_MONITOR1: 6253347b9a1SJamin Lin case R_PORT4_INTERFACE_MONITOR2: 6263347b9a1SJamin Lin case R_PORT5_INTERFACE_MONITOR0: 6273347b9a1SJamin Lin case R_PORT5_INTERFACE_MONITOR1: 6283347b9a1SJamin Lin case R_PORT5_INTERFACE_MONITOR2: 6293347b9a1SJamin Lin s->regs[reg] = data; 6303347b9a1SJamin Lin return; 6313347b9a1SJamin Lin } 6323347b9a1SJamin Lin 6333347b9a1SJamin Lin if (s->regs[R_2700_PROT] == PROT_HARDLOCKED) { 6343347b9a1SJamin Lin qemu_log_mask(LOG_GUEST_ERROR, 6353347b9a1SJamin Lin "%s: SDMC is locked until system reset!\n", 6363347b9a1SJamin Lin __func__); 6373347b9a1SJamin Lin return; 6383347b9a1SJamin Lin } 6393347b9a1SJamin Lin 6403347b9a1SJamin Lin if (reg != R_2700_PROT && s->regs[R_2700_PROT] == PROT_SOFTLOCKED) { 6413347b9a1SJamin Lin qemu_log_mask(LOG_GUEST_ERROR, 6423347b9a1SJamin Lin "%s: SDMC is locked! (write to MCR%02x blocked)\n", 6433347b9a1SJamin Lin __func__, reg * 4); 6443347b9a1SJamin Lin return; 6453347b9a1SJamin Lin } 6463347b9a1SJamin Lin 6473347b9a1SJamin Lin switch (reg) { 6483347b9a1SJamin Lin case R_2700_PROT: 6493347b9a1SJamin Lin if (data == PROT_2700_KEY_UNLOCK) { 6503347b9a1SJamin Lin data = PROT_UNLOCKED; 6513347b9a1SJamin Lin } else if (data == PROT_KEY_HARDLOCK) { 6523347b9a1SJamin Lin data = PROT_HARDLOCKED; 6533347b9a1SJamin Lin } else { 6543347b9a1SJamin Lin data = PROT_SOFTLOCKED; 6553347b9a1SJamin Lin } 6563347b9a1SJamin Lin break; 6573347b9a1SJamin Lin case R_MAIN_CONF: 6583347b9a1SJamin Lin data = aspeed_2700_sdmc_compute_conf(s, data); 6593347b9a1SJamin Lin break; 6603347b9a1SJamin Lin case R_MAIN_STATUS: 6613347b9a1SJamin Lin /* Will never return 'busy'. */ 6623347b9a1SJamin Lin data &= ~PHY_BUSY_STATE; 6633347b9a1SJamin Lin break; 6643347b9a1SJamin Lin default: 6653347b9a1SJamin Lin break; 6663347b9a1SJamin Lin } 6673347b9a1SJamin Lin 6683347b9a1SJamin Lin s->regs[reg] = data; 6693347b9a1SJamin Lin } 6703347b9a1SJamin Lin 6713347b9a1SJamin Lin static const uint64_t 6723347b9a1SJamin Lin aspeed_2700_ram_sizes[] = { 256 * MiB, 512 * MiB, 1024 * MiB, 6733347b9a1SJamin Lin 2048 * MiB, 4096 * MiB, 8192 * MiB, 0}; 6743347b9a1SJamin Lin 6753347b9a1SJamin Lin static void aspeed_2700_sdmc_class_init(ObjectClass *klass, void *data) 6763347b9a1SJamin Lin { 6773347b9a1SJamin Lin DeviceClass *dc = DEVICE_CLASS(klass); 6783347b9a1SJamin Lin AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); 6793347b9a1SJamin Lin 6803347b9a1SJamin Lin dc->desc = "ASPEED 2700 SDRAM Memory Controller"; 6813347b9a1SJamin Lin dc->reset = aspeed_2700_sdmc_reset; 6823347b9a1SJamin Lin 6833347b9a1SJamin Lin asc->is_bus64bit = true; 6843347b9a1SJamin Lin asc->max_ram_size = 8 * GiB; 6853347b9a1SJamin Lin asc->compute_conf = aspeed_2700_sdmc_compute_conf; 6863347b9a1SJamin Lin asc->write = aspeed_2700_sdmc_write; 6873347b9a1SJamin Lin asc->valid_ram_sizes = aspeed_2700_ram_sizes; 6883347b9a1SJamin Lin } 6893347b9a1SJamin Lin 6903347b9a1SJamin Lin static const TypeInfo aspeed_2700_sdmc_info = { 6913347b9a1SJamin Lin .name = TYPE_ASPEED_2700_SDMC, 6923347b9a1SJamin Lin .parent = TYPE_ASPEED_SDMC, 6933347b9a1SJamin Lin .class_init = aspeed_2700_sdmc_class_init, 6943347b9a1SJamin Lin }; 6953347b9a1SJamin Lin 696c2da8a8bSCédric Le Goater static void aspeed_sdmc_register_types(void) 697c2da8a8bSCédric Le Goater { 698c2da8a8bSCédric Le Goater type_register_static(&aspeed_sdmc_info); 6998e00d1a9SCédric Le Goater type_register_static(&aspeed_2400_sdmc_info); 7008e00d1a9SCédric Le Goater type_register_static(&aspeed_2500_sdmc_info); 7011550d726SJoel Stanley type_register_static(&aspeed_2600_sdmc_info); 7023347b9a1SJamin Lin type_register_static(&aspeed_2700_sdmc_info); 703c2da8a8bSCédric Le Goater } 704c2da8a8bSCédric Le Goater 705c2da8a8bSCédric Le Goater type_init(aspeed_sdmc_register_types); 706