1c2da8a8bSCédric Le Goater /* 2c2da8a8bSCédric Le Goater * ASPEED SDRAM Memory Controller 3c2da8a8bSCédric Le Goater * 4c2da8a8bSCédric Le Goater * Copyright (C) 2016 IBM Corp. 5c2da8a8bSCédric Le Goater * 6c2da8a8bSCédric Le Goater * This code is licensed under the GPL version 2 or later. See 7c2da8a8bSCédric Le Goater * the COPYING file in the top-level directory. 8c2da8a8bSCédric Le Goater */ 9c2da8a8bSCédric Le Goater 10c2da8a8bSCédric Le Goater #include "qemu/osdep.h" 11c2da8a8bSCédric Le Goater #include "qemu/log.h" 120b8fa32fSMarkus Armbruster #include "qemu/module.h" 13b2fd4545SCédric Le Goater #include "qemu/error-report.h" 14c2da8a8bSCédric Le Goater #include "hw/misc/aspeed_sdmc.h" 15c2da8a8bSCédric Le Goater #include "hw/misc/aspeed_scu.h" 16c2da8a8bSCédric Le Goater #include "hw/qdev-properties.h" 17d6454270SMarkus Armbruster #include "migration/vmstate.h" 18c2da8a8bSCédric Le Goater #include "qapi/error.h" 19c2da8a8bSCédric Le Goater #include "trace.h" 20*533eb415SIgor Mammedov #include "qemu/units.h" 21*533eb415SIgor Mammedov #include "qemu/cutils.h" 22*533eb415SIgor Mammedov #include "qapi/visitor.h" 23c2da8a8bSCédric Le Goater 24c2da8a8bSCédric Le Goater /* Protection Key Register */ 25c2da8a8bSCédric Le Goater #define R_PROT (0x00 / 4) 26c2da8a8bSCédric Le Goater #define PROT_KEY_UNLOCK 0xFC600309 27c2da8a8bSCédric Le Goater 28c2da8a8bSCédric Le Goater /* Configuration Register */ 29c2da8a8bSCédric Le Goater #define R_CONF (0x04 / 4) 30c2da8a8bSCédric Le Goater 3133883ce8SJoel Stanley /* Control/Status Register #1 (ast2500) */ 3233883ce8SJoel Stanley #define R_STATUS1 (0x60 / 4) 3333883ce8SJoel Stanley #define PHY_BUSY_STATE BIT(0) 341550d726SJoel Stanley #define PHY_PLL_LOCK_STATUS BIT(4) 3533883ce8SJoel Stanley 36a7b4569aSJoel Stanley #define R_ECC_TEST_CTRL (0x70 / 4) 37a7b4569aSJoel Stanley #define ECC_TEST_FINISHED BIT(12) 38a7b4569aSJoel Stanley #define ECC_TEST_FAIL BIT(13) 39a7b4569aSJoel Stanley 40c2da8a8bSCédric Le Goater /* 41c2da8a8bSCédric Le Goater * Configuration register Ox4 (for Aspeed AST2400 SOC) 42c2da8a8bSCédric Le Goater * 43c2da8a8bSCédric Le Goater * These are for the record and future use. ASPEED_SDMC_DRAM_SIZE is 44c2da8a8bSCédric Le Goater * what we care about right now as it is checked by U-Boot to 45c2da8a8bSCédric Le Goater * determine the RAM size. 46c2da8a8bSCédric Le Goater */ 47c2da8a8bSCédric Le Goater 48c2da8a8bSCédric Le Goater #define ASPEED_SDMC_RESERVED 0xFFFFF800 /* 31:11 reserved */ 49c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2300_COMPAT (1 << 10) 50c2da8a8bSCédric Le Goater #define ASPEED_SDMC_SCRAMBLE_PATTERN (1 << 9) 51c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DATA_SCRAMBLE (1 << 8) 52c2da8a8bSCédric Le Goater #define ASPEED_SDMC_ECC_ENABLE (1 << 7) 53c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_COMPAT (1 << 6) /* readonly */ 54c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_BANK (1 << 5) 55c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_BURST (1 << 4) 56c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_APERTURE(x) ((x & 0x3) << 2) /* readonly */ 57c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_8MB 0x0 58c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_16MB 0x1 59c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_32MB 0x2 60c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_64MB 0x3 61c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_SIZE(x) (x & 0x3) 62c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_64MB 0x0 63c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_128MB 0x1 64c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_256MB 0x2 65c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_512MB 0x3 66c2da8a8bSCédric Le Goater 67c2da8a8bSCédric Le Goater #define ASPEED_SDMC_READONLY_MASK \ 68c2da8a8bSCédric Le Goater (ASPEED_SDMC_RESERVED | ASPEED_SDMC_VGA_COMPAT | \ 69c2da8a8bSCédric Le Goater ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB)) 70c2da8a8bSCédric Le Goater /* 71c2da8a8bSCédric Le Goater * Configuration register Ox4 (for Aspeed AST2500 SOC and higher) 72c2da8a8bSCédric Le Goater * 73c2da8a8bSCédric Le Goater * Incompatibilities are annotated in the list. ASPEED_SDMC_HW_VERSION 74c2da8a8bSCédric Le Goater * should be set to 1 for the AST2500 SOC. 75c2da8a8bSCédric Le Goater */ 76c2da8a8bSCédric Le Goater #define ASPEED_SDMC_HW_VERSION(x) ((x & 0xf) << 28) /* readonly */ 77c2da8a8bSCédric Le Goater #define ASPEED_SDMC_SW_VERSION ((x & 0xff) << 20) 78c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_INITIAL_DONE (1 << 19) /* readonly */ 79c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_RESERVED 0x7C000 /* 18:14 reserved */ 80c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_DDR4_CONF (1 << 13) 81c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_INITIAL (1 << 12) 82c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_RANGE_CTRL (1 << 11) 83c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_ENABLE (1 << 10) /* differs from AST2400 */ 84c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_TYPE (1 << 4) /* differs from AST2400 */ 85c2da8a8bSCédric Le Goater 86c2da8a8bSCédric Le Goater /* DRAM size definitions differs */ 87c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_128MB 0x0 88c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_256MB 0x1 89c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_512MB 0x2 90c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_1024MB 0x3 91c2da8a8bSCédric Le Goater 921550d726SJoel Stanley #define ASPEED_SDMC_AST2600_256MB 0x0 931550d726SJoel Stanley #define ASPEED_SDMC_AST2600_512MB 0x1 941550d726SJoel Stanley #define ASPEED_SDMC_AST2600_1024MB 0x2 951550d726SJoel Stanley #define ASPEED_SDMC_AST2600_2048MB 0x3 961550d726SJoel Stanley 97c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_READONLY_MASK \ 98c2da8a8bSCédric Le Goater (ASPEED_SDMC_HW_VERSION(0xf) | ASPEED_SDMC_CACHE_INITIAL_DONE | \ 99c2da8a8bSCédric Le Goater ASPEED_SDMC_AST2500_RESERVED | ASPEED_SDMC_VGA_COMPAT | \ 100c2da8a8bSCédric Le Goater ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB)) 101c2da8a8bSCédric Le Goater 102c2da8a8bSCédric Le Goater static uint64_t aspeed_sdmc_read(void *opaque, hwaddr addr, unsigned size) 103c2da8a8bSCédric Le Goater { 104c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(opaque); 105c2da8a8bSCédric Le Goater 106c2da8a8bSCédric Le Goater addr >>= 2; 107c2da8a8bSCédric Le Goater 108c2da8a8bSCédric Le Goater if (addr >= ARRAY_SIZE(s->regs)) { 109c2da8a8bSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 110c2da8a8bSCédric Le Goater "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n", 111c2da8a8bSCédric Le Goater __func__, addr); 112c2da8a8bSCédric Le Goater return 0; 113c2da8a8bSCédric Le Goater } 114c2da8a8bSCédric Le Goater 115c2da8a8bSCédric Le Goater return s->regs[addr]; 116c2da8a8bSCédric Le Goater } 117c2da8a8bSCédric Le Goater 118c2da8a8bSCédric Le Goater static void aspeed_sdmc_write(void *opaque, hwaddr addr, uint64_t data, 119c2da8a8bSCédric Le Goater unsigned int size) 120c2da8a8bSCédric Le Goater { 121c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(opaque); 1228e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 123c2da8a8bSCédric Le Goater 124c2da8a8bSCédric Le Goater addr >>= 2; 125c2da8a8bSCédric Le Goater 126c2da8a8bSCédric Le Goater if (addr >= ARRAY_SIZE(s->regs)) { 127c2da8a8bSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 128c2da8a8bSCédric Le Goater "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n", 129c2da8a8bSCédric Le Goater __func__, addr); 130c2da8a8bSCédric Le Goater return; 131c2da8a8bSCédric Le Goater } 132c2da8a8bSCédric Le Goater 1335c1d3a2bSHugo Landau if (addr == R_PROT) { 1345c1d3a2bSHugo Landau s->regs[addr] = (data == PROT_KEY_UNLOCK) ? 1 : 0; 1355c1d3a2bSHugo Landau return; 1365c1d3a2bSHugo Landau } 1375c1d3a2bSHugo Landau 1385c1d3a2bSHugo Landau if (!s->regs[R_PROT]) { 139c2da8a8bSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked!\n", __func__); 140c2da8a8bSCédric Le Goater return; 141c2da8a8bSCédric Le Goater } 142c2da8a8bSCédric Le Goater 1438e00d1a9SCédric Le Goater asc->write(s, addr, data); 144c2da8a8bSCédric Le Goater } 145c2da8a8bSCédric Le Goater 146c2da8a8bSCédric Le Goater static const MemoryRegionOps aspeed_sdmc_ops = { 147c2da8a8bSCédric Le Goater .read = aspeed_sdmc_read, 148c2da8a8bSCédric Le Goater .write = aspeed_sdmc_write, 149c2da8a8bSCédric Le Goater .endianness = DEVICE_LITTLE_ENDIAN, 150c2da8a8bSCédric Le Goater .valid.min_access_size = 4, 151c2da8a8bSCédric Le Goater .valid.max_access_size = 4, 152c2da8a8bSCédric Le Goater }; 153c2da8a8bSCédric Le Goater 154c6c7cfb0SCédric Le Goater static int ast2400_rambits(AspeedSDMCState *s) 155c2da8a8bSCédric Le Goater { 156c6c7cfb0SCédric Le Goater switch (s->ram_size >> 20) { 157c2da8a8bSCédric Le Goater case 64: 158c2da8a8bSCédric Le Goater return ASPEED_SDMC_DRAM_64MB; 159c2da8a8bSCédric Le Goater case 128: 160c2da8a8bSCédric Le Goater return ASPEED_SDMC_DRAM_128MB; 161c2da8a8bSCédric Le Goater case 256: 162c2da8a8bSCédric Le Goater return ASPEED_SDMC_DRAM_256MB; 163c2da8a8bSCédric Le Goater case 512: 164c2da8a8bSCédric Le Goater return ASPEED_SDMC_DRAM_512MB; 165c2da8a8bSCédric Le Goater default: 166*533eb415SIgor Mammedov g_assert_not_reached(); 167c2da8a8bSCédric Le Goater break; 168c2da8a8bSCédric Le Goater } 169c2da8a8bSCédric Le Goater } 170c2da8a8bSCédric Le Goater 171c6c7cfb0SCédric Le Goater static int ast2500_rambits(AspeedSDMCState *s) 172c2da8a8bSCédric Le Goater { 173c6c7cfb0SCédric Le Goater switch (s->ram_size >> 20) { 174c2da8a8bSCédric Le Goater case 128: 175c2da8a8bSCédric Le Goater return ASPEED_SDMC_AST2500_128MB; 176c2da8a8bSCédric Le Goater case 256: 177c2da8a8bSCédric Le Goater return ASPEED_SDMC_AST2500_256MB; 178c2da8a8bSCédric Le Goater case 512: 179c2da8a8bSCédric Le Goater return ASPEED_SDMC_AST2500_512MB; 180c2da8a8bSCédric Le Goater case 1024: 181c2da8a8bSCédric Le Goater return ASPEED_SDMC_AST2500_1024MB; 182c2da8a8bSCédric Le Goater default: 183*533eb415SIgor Mammedov g_assert_not_reached(); 184c2da8a8bSCédric Le Goater break; 185c2da8a8bSCédric Le Goater } 186c2da8a8bSCédric Le Goater } 187c2da8a8bSCédric Le Goater 1881550d726SJoel Stanley static int ast2600_rambits(AspeedSDMCState *s) 1891550d726SJoel Stanley { 1901550d726SJoel Stanley switch (s->ram_size >> 20) { 1911550d726SJoel Stanley case 256: 1921550d726SJoel Stanley return ASPEED_SDMC_AST2600_256MB; 1931550d726SJoel Stanley case 512: 1941550d726SJoel Stanley return ASPEED_SDMC_AST2600_512MB; 1951550d726SJoel Stanley case 1024: 1961550d726SJoel Stanley return ASPEED_SDMC_AST2600_1024MB; 1971550d726SJoel Stanley case 2048: 1981550d726SJoel Stanley return ASPEED_SDMC_AST2600_2048MB; 1991550d726SJoel Stanley default: 200*533eb415SIgor Mammedov g_assert_not_reached(); 2011550d726SJoel Stanley break; 2021550d726SJoel Stanley } 2031550d726SJoel Stanley } 2041550d726SJoel Stanley 205c2da8a8bSCédric Le Goater static void aspeed_sdmc_reset(DeviceState *dev) 206c2da8a8bSCédric Le Goater { 207c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(dev); 2088e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 209c2da8a8bSCédric Le Goater 210c2da8a8bSCédric Le Goater memset(s->regs, 0, sizeof(s->regs)); 211c2da8a8bSCédric Le Goater 212c2da8a8bSCédric Le Goater /* Set ram size bit and defaults values */ 2138e00d1a9SCédric Le Goater s->regs[R_CONF] = asc->compute_conf(s, 0); 214c2da8a8bSCédric Le Goater } 215c2da8a8bSCédric Le Goater 216*533eb415SIgor Mammedov static void aspeed_sdmc_get_ram_size(Object *obj, Visitor *v, const char *name, 217*533eb415SIgor Mammedov void *opaque, Error **errp) 218*533eb415SIgor Mammedov { 219*533eb415SIgor Mammedov AspeedSDMCState *s = ASPEED_SDMC(obj); 220*533eb415SIgor Mammedov int64_t value = s->ram_size; 221*533eb415SIgor Mammedov 222*533eb415SIgor Mammedov visit_type_int(v, name, &value, errp); 223*533eb415SIgor Mammedov } 224*533eb415SIgor Mammedov 225*533eb415SIgor Mammedov static void aspeed_sdmc_set_ram_size(Object *obj, Visitor *v, const char *name, 226*533eb415SIgor Mammedov void *opaque, Error **errp) 227*533eb415SIgor Mammedov { 228*533eb415SIgor Mammedov int i; 229*533eb415SIgor Mammedov char *sz; 230*533eb415SIgor Mammedov int64_t value; 231*533eb415SIgor Mammedov Error *local_err = NULL; 232*533eb415SIgor Mammedov AspeedSDMCState *s = ASPEED_SDMC(obj); 233*533eb415SIgor Mammedov AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 234*533eb415SIgor Mammedov 235*533eb415SIgor Mammedov visit_type_int(v, name, &value, &local_err); 236*533eb415SIgor Mammedov if (local_err) { 237*533eb415SIgor Mammedov error_propagate(errp, local_err); 238*533eb415SIgor Mammedov return; 239*533eb415SIgor Mammedov } 240*533eb415SIgor Mammedov 241*533eb415SIgor Mammedov for (i = 0; asc->valid_ram_sizes[i]; i++) { 242*533eb415SIgor Mammedov if (value == asc->valid_ram_sizes[i]) { 243*533eb415SIgor Mammedov s->ram_size = value; 244*533eb415SIgor Mammedov return; 245*533eb415SIgor Mammedov } 246*533eb415SIgor Mammedov } 247*533eb415SIgor Mammedov 248*533eb415SIgor Mammedov sz = size_to_str(value); 249*533eb415SIgor Mammedov error_setg(&local_err, "Invalid RAM size %s", sz); 250*533eb415SIgor Mammedov g_free(sz); 251*533eb415SIgor Mammedov error_propagate(errp, local_err); 252*533eb415SIgor Mammedov } 253*533eb415SIgor Mammedov 254*533eb415SIgor Mammedov static void aspeed_sdmc_initfn(Object *obj) 255*533eb415SIgor Mammedov { 256*533eb415SIgor Mammedov object_property_add(obj, "ram-size", "int", 257*533eb415SIgor Mammedov aspeed_sdmc_get_ram_size, aspeed_sdmc_set_ram_size, 258*533eb415SIgor Mammedov NULL, NULL, NULL); 259*533eb415SIgor Mammedov } 260*533eb415SIgor Mammedov 261c2da8a8bSCédric Le Goater static void aspeed_sdmc_realize(DeviceState *dev, Error **errp) 262c2da8a8bSCédric Le Goater { 263c2da8a8bSCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 264c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(dev); 2658e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 266c2da8a8bSCédric Le Goater 2678e00d1a9SCédric Le Goater s->max_ram_size = asc->max_ram_size; 2683755f9e3SCédric Le Goater 269c2da8a8bSCédric Le Goater memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_sdmc_ops, s, 270c2da8a8bSCédric Le Goater TYPE_ASPEED_SDMC, 0x1000); 271c2da8a8bSCédric Le Goater sysbus_init_mmio(sbd, &s->iomem); 272c2da8a8bSCédric Le Goater } 273c2da8a8bSCédric Le Goater 274c2da8a8bSCédric Le Goater static const VMStateDescription vmstate_aspeed_sdmc = { 275c2da8a8bSCédric Le Goater .name = "aspeed.sdmc", 276c2da8a8bSCédric Le Goater .version_id = 1, 277c2da8a8bSCédric Le Goater .minimum_version_id = 1, 278c2da8a8bSCédric Le Goater .fields = (VMStateField[]) { 279c2da8a8bSCédric Le Goater VMSTATE_UINT32_ARRAY(regs, AspeedSDMCState, ASPEED_SDMC_NR_REGS), 280c2da8a8bSCédric Le Goater VMSTATE_END_OF_LIST() 281c2da8a8bSCédric Le Goater } 282c2da8a8bSCédric Le Goater }; 283c2da8a8bSCédric Le Goater 284c2da8a8bSCédric Le Goater static Property aspeed_sdmc_properties[] = { 285ebe31c0aSCédric Le Goater DEFINE_PROP_UINT64("max-ram-size", AspeedSDMCState, max_ram_size, 0), 286c2da8a8bSCédric Le Goater DEFINE_PROP_END_OF_LIST(), 287c2da8a8bSCédric Le Goater }; 288c2da8a8bSCédric Le Goater 289c2da8a8bSCédric Le Goater static void aspeed_sdmc_class_init(ObjectClass *klass, void *data) 290c2da8a8bSCédric Le Goater { 291c2da8a8bSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 292c2da8a8bSCédric Le Goater dc->realize = aspeed_sdmc_realize; 293c2da8a8bSCédric Le Goater dc->reset = aspeed_sdmc_reset; 294c2da8a8bSCédric Le Goater dc->desc = "ASPEED SDRAM Memory Controller"; 295c2da8a8bSCédric Le Goater dc->vmsd = &vmstate_aspeed_sdmc; 2964f67d30bSMarc-André Lureau device_class_set_props(dc, aspeed_sdmc_properties); 297c2da8a8bSCédric Le Goater } 298c2da8a8bSCédric Le Goater 299c2da8a8bSCédric Le Goater static const TypeInfo aspeed_sdmc_info = { 300c2da8a8bSCédric Le Goater .name = TYPE_ASPEED_SDMC, 301c2da8a8bSCédric Le Goater .parent = TYPE_SYS_BUS_DEVICE, 302c2da8a8bSCédric Le Goater .instance_size = sizeof(AspeedSDMCState), 303*533eb415SIgor Mammedov .instance_init = aspeed_sdmc_initfn, 304c2da8a8bSCédric Le Goater .class_init = aspeed_sdmc_class_init, 3058e00d1a9SCédric Le Goater .class_size = sizeof(AspeedSDMCClass), 3068e00d1a9SCédric Le Goater .abstract = true, 3078e00d1a9SCédric Le Goater }; 3088e00d1a9SCédric Le Goater 3098e00d1a9SCédric Le Goater static uint32_t aspeed_2400_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) 3108e00d1a9SCédric Le Goater { 3118e00d1a9SCédric Le Goater uint32_t fixed_conf = ASPEED_SDMC_VGA_COMPAT | 3128e00d1a9SCédric Le Goater ASPEED_SDMC_DRAM_SIZE(ast2400_rambits(s)); 3138e00d1a9SCédric Le Goater 3148e00d1a9SCédric Le Goater /* Make sure readonly bits are kept */ 3158e00d1a9SCédric Le Goater data &= ~ASPEED_SDMC_READONLY_MASK; 3168e00d1a9SCédric Le Goater 3178e00d1a9SCédric Le Goater return data | fixed_conf; 3188e00d1a9SCédric Le Goater } 3198e00d1a9SCédric Le Goater 3208e00d1a9SCédric Le Goater static void aspeed_2400_sdmc_write(AspeedSDMCState *s, uint32_t reg, 3218e00d1a9SCédric Le Goater uint32_t data) 3228e00d1a9SCédric Le Goater { 3238e00d1a9SCédric Le Goater switch (reg) { 3248e00d1a9SCédric Le Goater case R_CONF: 3258e00d1a9SCédric Le Goater data = aspeed_2400_sdmc_compute_conf(s, data); 3268e00d1a9SCédric Le Goater break; 3278e00d1a9SCédric Le Goater default: 3288e00d1a9SCédric Le Goater break; 3298e00d1a9SCédric Le Goater } 3308e00d1a9SCédric Le Goater 3318e00d1a9SCédric Le Goater s->regs[reg] = data; 3328e00d1a9SCédric Le Goater } 3338e00d1a9SCédric Le Goater 334*533eb415SIgor Mammedov static const uint64_t 335*533eb415SIgor Mammedov aspeed_2400_ram_sizes[] = { 64 * MiB, 128 * MiB, 256 * MiB, 512 * MiB, 0}; 336*533eb415SIgor Mammedov 3378e00d1a9SCédric Le Goater static void aspeed_2400_sdmc_class_init(ObjectClass *klass, void *data) 3388e00d1a9SCédric Le Goater { 3398e00d1a9SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 3408e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); 3418e00d1a9SCédric Le Goater 3428e00d1a9SCédric Le Goater dc->desc = "ASPEED 2400 SDRAM Memory Controller"; 3438e00d1a9SCédric Le Goater asc->max_ram_size = 512 << 20; 3448e00d1a9SCédric Le Goater asc->compute_conf = aspeed_2400_sdmc_compute_conf; 3458e00d1a9SCédric Le Goater asc->write = aspeed_2400_sdmc_write; 346*533eb415SIgor Mammedov asc->valid_ram_sizes = aspeed_2400_ram_sizes; 3478e00d1a9SCédric Le Goater } 3488e00d1a9SCédric Le Goater 3498e00d1a9SCédric Le Goater static const TypeInfo aspeed_2400_sdmc_info = { 3508e00d1a9SCédric Le Goater .name = TYPE_ASPEED_2400_SDMC, 3518e00d1a9SCédric Le Goater .parent = TYPE_ASPEED_SDMC, 3528e00d1a9SCédric Le Goater .class_init = aspeed_2400_sdmc_class_init, 3538e00d1a9SCédric Le Goater }; 3548e00d1a9SCédric Le Goater 3558e00d1a9SCédric Le Goater static uint32_t aspeed_2500_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) 3568e00d1a9SCédric Le Goater { 3578e00d1a9SCédric Le Goater uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(1) | 3588e00d1a9SCédric Le Goater ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) | 3598e00d1a9SCédric Le Goater ASPEED_SDMC_CACHE_INITIAL_DONE | 3608e00d1a9SCédric Le Goater ASPEED_SDMC_DRAM_SIZE(ast2500_rambits(s)); 3618e00d1a9SCédric Le Goater 3628e00d1a9SCédric Le Goater /* Make sure readonly bits are kept */ 3638e00d1a9SCédric Le Goater data &= ~ASPEED_SDMC_AST2500_READONLY_MASK; 3648e00d1a9SCédric Le Goater 3658e00d1a9SCédric Le Goater return data | fixed_conf; 3668e00d1a9SCédric Le Goater } 3678e00d1a9SCédric Le Goater 3688e00d1a9SCédric Le Goater static void aspeed_2500_sdmc_write(AspeedSDMCState *s, uint32_t reg, 3698e00d1a9SCédric Le Goater uint32_t data) 3708e00d1a9SCédric Le Goater { 3718e00d1a9SCédric Le Goater switch (reg) { 3728e00d1a9SCédric Le Goater case R_CONF: 3738e00d1a9SCédric Le Goater data = aspeed_2500_sdmc_compute_conf(s, data); 3748e00d1a9SCédric Le Goater break; 3758e00d1a9SCédric Le Goater case R_STATUS1: 3768e00d1a9SCédric Le Goater /* Will never return 'busy' */ 3778e00d1a9SCédric Le Goater data &= ~PHY_BUSY_STATE; 3788e00d1a9SCédric Le Goater break; 3798e00d1a9SCédric Le Goater case R_ECC_TEST_CTRL: 3808e00d1a9SCédric Le Goater /* Always done, always happy */ 3818e00d1a9SCédric Le Goater data |= ECC_TEST_FINISHED; 3828e00d1a9SCédric Le Goater data &= ~ECC_TEST_FAIL; 3838e00d1a9SCédric Le Goater break; 3848e00d1a9SCédric Le Goater default: 3858e00d1a9SCédric Le Goater break; 3868e00d1a9SCédric Le Goater } 3878e00d1a9SCédric Le Goater 3888e00d1a9SCédric Le Goater s->regs[reg] = data; 3898e00d1a9SCédric Le Goater } 3908e00d1a9SCédric Le Goater 391*533eb415SIgor Mammedov static const uint64_t 392*533eb415SIgor Mammedov aspeed_2500_ram_sizes[] = { 128 * MiB, 256 * MiB, 512 * MiB, 1024 * MiB, 0}; 393*533eb415SIgor Mammedov 3948e00d1a9SCédric Le Goater static void aspeed_2500_sdmc_class_init(ObjectClass *klass, void *data) 3958e00d1a9SCédric Le Goater { 3968e00d1a9SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 3978e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); 3988e00d1a9SCédric Le Goater 3998e00d1a9SCédric Le Goater dc->desc = "ASPEED 2500 SDRAM Memory Controller"; 4008e00d1a9SCédric Le Goater asc->max_ram_size = 1024 << 20; 4018e00d1a9SCédric Le Goater asc->compute_conf = aspeed_2500_sdmc_compute_conf; 4028e00d1a9SCédric Le Goater asc->write = aspeed_2500_sdmc_write; 403*533eb415SIgor Mammedov asc->valid_ram_sizes = aspeed_2500_ram_sizes; 4048e00d1a9SCédric Le Goater } 4058e00d1a9SCédric Le Goater 4068e00d1a9SCédric Le Goater static const TypeInfo aspeed_2500_sdmc_info = { 4078e00d1a9SCédric Le Goater .name = TYPE_ASPEED_2500_SDMC, 4088e00d1a9SCédric Le Goater .parent = TYPE_ASPEED_SDMC, 4098e00d1a9SCédric Le Goater .class_init = aspeed_2500_sdmc_class_init, 410c2da8a8bSCédric Le Goater }; 411c2da8a8bSCédric Le Goater 4121550d726SJoel Stanley static uint32_t aspeed_2600_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) 4131550d726SJoel Stanley { 4141550d726SJoel Stanley uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(3) | 4151550d726SJoel Stanley ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) | 4161550d726SJoel Stanley ASPEED_SDMC_DRAM_SIZE(ast2600_rambits(s)); 4171550d726SJoel Stanley 4181550d726SJoel Stanley /* Make sure readonly bits are kept (use ast2500 mask) */ 4191550d726SJoel Stanley data &= ~ASPEED_SDMC_AST2500_READONLY_MASK; 4201550d726SJoel Stanley 4211550d726SJoel Stanley return data | fixed_conf; 4221550d726SJoel Stanley } 4231550d726SJoel Stanley 4241550d726SJoel Stanley static void aspeed_2600_sdmc_write(AspeedSDMCState *s, uint32_t reg, 4251550d726SJoel Stanley uint32_t data) 4261550d726SJoel Stanley { 4271550d726SJoel Stanley switch (reg) { 4281550d726SJoel Stanley case R_CONF: 4291550d726SJoel Stanley data = aspeed_2600_sdmc_compute_conf(s, data); 4301550d726SJoel Stanley break; 4311550d726SJoel Stanley case R_STATUS1: 4321550d726SJoel Stanley /* Will never return 'busy'. 'lock status' is always set */ 4331550d726SJoel Stanley data &= ~PHY_BUSY_STATE; 4341550d726SJoel Stanley data |= PHY_PLL_LOCK_STATUS; 4351550d726SJoel Stanley break; 4361550d726SJoel Stanley case R_ECC_TEST_CTRL: 4371550d726SJoel Stanley /* Always done, always happy */ 4381550d726SJoel Stanley data |= ECC_TEST_FINISHED; 4391550d726SJoel Stanley data &= ~ECC_TEST_FAIL; 4401550d726SJoel Stanley break; 4411550d726SJoel Stanley default: 4421550d726SJoel Stanley break; 4431550d726SJoel Stanley } 4441550d726SJoel Stanley 4451550d726SJoel Stanley s->regs[reg] = data; 4461550d726SJoel Stanley } 4471550d726SJoel Stanley 448*533eb415SIgor Mammedov static const uint64_t 449*533eb415SIgor Mammedov aspeed_2600_ram_sizes[] = { 256 * MiB, 512 * MiB, 1024 * MiB, 2048 * MiB, 0}; 450*533eb415SIgor Mammedov 4511550d726SJoel Stanley static void aspeed_2600_sdmc_class_init(ObjectClass *klass, void *data) 4521550d726SJoel Stanley { 4531550d726SJoel Stanley DeviceClass *dc = DEVICE_CLASS(klass); 4541550d726SJoel Stanley AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); 4551550d726SJoel Stanley 4561550d726SJoel Stanley dc->desc = "ASPEED 2600 SDRAM Memory Controller"; 4571550d726SJoel Stanley asc->max_ram_size = 2048 << 20; 4581550d726SJoel Stanley asc->compute_conf = aspeed_2600_sdmc_compute_conf; 4591550d726SJoel Stanley asc->write = aspeed_2600_sdmc_write; 460*533eb415SIgor Mammedov asc->valid_ram_sizes = aspeed_2600_ram_sizes; 4611550d726SJoel Stanley } 4621550d726SJoel Stanley 4631550d726SJoel Stanley static const TypeInfo aspeed_2600_sdmc_info = { 4641550d726SJoel Stanley .name = TYPE_ASPEED_2600_SDMC, 4651550d726SJoel Stanley .parent = TYPE_ASPEED_SDMC, 4661550d726SJoel Stanley .class_init = aspeed_2600_sdmc_class_init, 4671550d726SJoel Stanley }; 4681550d726SJoel Stanley 469c2da8a8bSCédric Le Goater static void aspeed_sdmc_register_types(void) 470c2da8a8bSCédric Le Goater { 471c2da8a8bSCédric Le Goater type_register_static(&aspeed_sdmc_info); 4728e00d1a9SCédric Le Goater type_register_static(&aspeed_2400_sdmc_info); 4738e00d1a9SCédric Le Goater type_register_static(&aspeed_2500_sdmc_info); 4741550d726SJoel Stanley type_register_static(&aspeed_2600_sdmc_info); 475c2da8a8bSCédric Le Goater } 476c2da8a8bSCédric Le Goater 477c2da8a8bSCédric Le Goater type_init(aspeed_sdmc_register_types); 478