1c2da8a8bSCédric Le Goater /* 2c2da8a8bSCédric Le Goater * ASPEED SDRAM Memory Controller 3c2da8a8bSCédric Le Goater * 4c2da8a8bSCédric Le Goater * Copyright (C) 2016 IBM Corp. 5c2da8a8bSCédric Le Goater * 6c2da8a8bSCédric Le Goater * This code is licensed under the GPL version 2 or later. See 7c2da8a8bSCédric Le Goater * the COPYING file in the top-level directory. 8c2da8a8bSCédric Le Goater */ 9c2da8a8bSCédric Le Goater 10c2da8a8bSCédric Le Goater #include "qemu/osdep.h" 11c2da8a8bSCédric Le Goater #include "qemu/log.h" 120b8fa32fSMarkus Armbruster #include "qemu/module.h" 13b2fd4545SCédric Le Goater #include "qemu/error-report.h" 14c2da8a8bSCédric Le Goater #include "hw/misc/aspeed_sdmc.h" 15c2da8a8bSCédric Le Goater #include "hw/qdev-properties.h" 16d6454270SMarkus Armbruster #include "migration/vmstate.h" 17c2da8a8bSCédric Le Goater #include "qapi/error.h" 18c2da8a8bSCédric Le Goater #include "trace.h" 19533eb415SIgor Mammedov #include "qemu/units.h" 20533eb415SIgor Mammedov #include "qemu/cutils.h" 21533eb415SIgor Mammedov #include "qapi/visitor.h" 22c2da8a8bSCédric Le Goater 23c2da8a8bSCédric Le Goater /* Protection Key Register */ 24c2da8a8bSCédric Le Goater #define R_PROT (0x00 / 4) 25f4ab4f8eSJoel Stanley #define PROT_UNLOCKED 0x01 26f4ab4f8eSJoel Stanley #define PROT_HARDLOCKED 0x10 /* AST2600 */ 27f4ab4f8eSJoel Stanley #define PROT_SOFTLOCKED 0x00 28f4ab4f8eSJoel Stanley 29c2da8a8bSCédric Le Goater #define PROT_KEY_UNLOCK 0xFC600309 30f4ab4f8eSJoel Stanley #define PROT_KEY_HARDLOCK 0xDEADDEAD /* AST2600 */ 31c2da8a8bSCédric Le Goater 32c2da8a8bSCédric Le Goater /* Configuration Register */ 33c2da8a8bSCédric Le Goater #define R_CONF (0x04 / 4) 34c2da8a8bSCédric Le Goater 3557de884dSJoel Stanley /* Interrupt control/status */ 3657de884dSJoel Stanley #define R_ISR (0x50 / 4) 3757de884dSJoel Stanley 3833883ce8SJoel Stanley /* Control/Status Register #1 (ast2500) */ 3933883ce8SJoel Stanley #define R_STATUS1 (0x60 / 4) 4033883ce8SJoel Stanley #define PHY_BUSY_STATE BIT(0) 411550d726SJoel Stanley #define PHY_PLL_LOCK_STATUS BIT(4) 4233883ce8SJoel Stanley 4357de884dSJoel Stanley /* Reserved */ 4457de884dSJoel Stanley #define R_MCR6C (0x6c / 4) 4557de884dSJoel Stanley 46a7b4569aSJoel Stanley #define R_ECC_TEST_CTRL (0x70 / 4) 47a7b4569aSJoel Stanley #define ECC_TEST_FINISHED BIT(12) 48a7b4569aSJoel Stanley #define ECC_TEST_FAIL BIT(13) 49a7b4569aSJoel Stanley 5057de884dSJoel Stanley #define R_TEST_START_LEN (0x74 / 4) 5157de884dSJoel Stanley #define R_TEST_FAIL_DQ (0x78 / 4) 5257de884dSJoel Stanley #define R_TEST_INIT_VAL (0x7c / 4) 5357de884dSJoel Stanley #define R_DRAM_SW (0x88 / 4) 5457de884dSJoel Stanley #define R_DRAM_TIME (0x8c / 4) 5557de884dSJoel Stanley #define R_ECC_ERR_INJECT (0xb4 / 4) 5657de884dSJoel Stanley 57c2da8a8bSCédric Le Goater /* 58c2da8a8bSCédric Le Goater * Configuration register Ox4 (for Aspeed AST2400 SOC) 59c2da8a8bSCédric Le Goater * 60c2da8a8bSCédric Le Goater * These are for the record and future use. ASPEED_SDMC_DRAM_SIZE is 61c2da8a8bSCédric Le Goater * what we care about right now as it is checked by U-Boot to 62c2da8a8bSCédric Le Goater * determine the RAM size. 63c2da8a8bSCédric Le Goater */ 64c2da8a8bSCédric Le Goater 65c2da8a8bSCédric Le Goater #define ASPEED_SDMC_RESERVED 0xFFFFF800 /* 31:11 reserved */ 66c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2300_COMPAT (1 << 10) 67c2da8a8bSCédric Le Goater #define ASPEED_SDMC_SCRAMBLE_PATTERN (1 << 9) 68c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DATA_SCRAMBLE (1 << 8) 69c2da8a8bSCédric Le Goater #define ASPEED_SDMC_ECC_ENABLE (1 << 7) 70c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_COMPAT (1 << 6) /* readonly */ 71c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_BANK (1 << 5) 72c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_BURST (1 << 4) 73c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_APERTURE(x) ((x & 0x3) << 2) /* readonly */ 74c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_8MB 0x0 75c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_16MB 0x1 76c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_32MB 0x2 77c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_64MB 0x3 78c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_SIZE(x) (x & 0x3) 79c2da8a8bSCédric Le Goater 80c2da8a8bSCédric Le Goater #define ASPEED_SDMC_READONLY_MASK \ 81c2da8a8bSCédric Le Goater (ASPEED_SDMC_RESERVED | ASPEED_SDMC_VGA_COMPAT | \ 82c2da8a8bSCédric Le Goater ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB)) 83c2da8a8bSCédric Le Goater /* 84c2da8a8bSCédric Le Goater * Configuration register Ox4 (for Aspeed AST2500 SOC and higher) 85c2da8a8bSCédric Le Goater * 86c2da8a8bSCédric Le Goater * Incompatibilities are annotated in the list. ASPEED_SDMC_HW_VERSION 87c2da8a8bSCédric Le Goater * should be set to 1 for the AST2500 SOC. 88c2da8a8bSCédric Le Goater */ 89c2da8a8bSCédric Le Goater #define ASPEED_SDMC_HW_VERSION(x) ((x & 0xf) << 28) /* readonly */ 90c2da8a8bSCédric Le Goater #define ASPEED_SDMC_SW_VERSION ((x & 0xff) << 20) 91c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_INITIAL_DONE (1 << 19) /* readonly */ 92c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_RESERVED 0x7C000 /* 18:14 reserved */ 93c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_DDR4_CONF (1 << 13) 94c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_INITIAL (1 << 12) 95c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_RANGE_CTRL (1 << 11) 96c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_ENABLE (1 << 10) /* differs from AST2400 */ 97c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_TYPE (1 << 4) /* differs from AST2400 */ 98c2da8a8bSCédric Le Goater 99c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_READONLY_MASK \ 100c2da8a8bSCédric Le Goater (ASPEED_SDMC_HW_VERSION(0xf) | ASPEED_SDMC_CACHE_INITIAL_DONE | \ 101c2da8a8bSCédric Le Goater ASPEED_SDMC_AST2500_RESERVED | ASPEED_SDMC_VGA_COMPAT | \ 102c2da8a8bSCédric Le Goater ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB)) 103c2da8a8bSCédric Le Goater 104c2da8a8bSCédric Le Goater static uint64_t aspeed_sdmc_read(void *opaque, hwaddr addr, unsigned size) 105c2da8a8bSCédric Le Goater { 106c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(opaque); 107c2da8a8bSCédric Le Goater 108c2da8a8bSCédric Le Goater addr >>= 2; 109c2da8a8bSCédric Le Goater 110c2da8a8bSCédric Le Goater if (addr >= ARRAY_SIZE(s->regs)) { 111c2da8a8bSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 112c2da8a8bSCédric Le Goater "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n", 11314c17954SJoel Stanley __func__, addr * 4); 114c2da8a8bSCédric Le Goater return 0; 115c2da8a8bSCédric Le Goater } 116c2da8a8bSCédric Le Goater 1173671342aSCédric Le Goater trace_aspeed_sdmc_read(addr, s->regs[addr]); 118c2da8a8bSCédric Le Goater return s->regs[addr]; 119c2da8a8bSCédric Le Goater } 120c2da8a8bSCédric Le Goater 121c2da8a8bSCédric Le Goater static void aspeed_sdmc_write(void *opaque, hwaddr addr, uint64_t data, 122c2da8a8bSCédric Le Goater unsigned int size) 123c2da8a8bSCédric Le Goater { 124c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(opaque); 1258e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 126c2da8a8bSCédric Le Goater 127c2da8a8bSCédric Le Goater addr >>= 2; 128c2da8a8bSCédric Le Goater 129c2da8a8bSCédric Le Goater if (addr >= ARRAY_SIZE(s->regs)) { 130c2da8a8bSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 131c2da8a8bSCédric Le Goater "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n", 132c2da8a8bSCédric Le Goater __func__, addr); 133c2da8a8bSCédric Le Goater return; 134c2da8a8bSCédric Le Goater } 135c2da8a8bSCédric Le Goater 1363671342aSCédric Le Goater trace_aspeed_sdmc_write(addr, data); 1378e00d1a9SCédric Le Goater asc->write(s, addr, data); 138c2da8a8bSCédric Le Goater } 139c2da8a8bSCédric Le Goater 140c2da8a8bSCédric Le Goater static const MemoryRegionOps aspeed_sdmc_ops = { 141c2da8a8bSCédric Le Goater .read = aspeed_sdmc_read, 142c2da8a8bSCédric Le Goater .write = aspeed_sdmc_write, 143c2da8a8bSCédric Le Goater .endianness = DEVICE_LITTLE_ENDIAN, 144c2da8a8bSCédric Le Goater .valid.min_access_size = 4, 145c2da8a8bSCédric Le Goater .valid.max_access_size = 4, 146c2da8a8bSCédric Le Goater }; 147c2da8a8bSCédric Le Goater 148c2da8a8bSCédric Le Goater static void aspeed_sdmc_reset(DeviceState *dev) 149c2da8a8bSCédric Le Goater { 150c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(dev); 1518e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 152c2da8a8bSCédric Le Goater 153c2da8a8bSCédric Le Goater memset(s->regs, 0, sizeof(s->regs)); 154c2da8a8bSCédric Le Goater 155c2da8a8bSCédric Le Goater /* Set ram size bit and defaults values */ 1568e00d1a9SCédric Le Goater s->regs[R_CONF] = asc->compute_conf(s, 0); 15714c17954SJoel Stanley 15814c17954SJoel Stanley /* 15914c17954SJoel Stanley * PHY status: 16014c17954SJoel Stanley * - set phy status ok (set bit 1) 16114c17954SJoel Stanley * - initial PVT calibration ok (clear bit 3) 16214c17954SJoel Stanley * - runtime calibration ok (clear bit 5) 16314c17954SJoel Stanley */ 16414c17954SJoel Stanley s->regs[0x100] = BIT(1); 16514c17954SJoel Stanley 16614c17954SJoel Stanley /* PHY eye window: set all as passing */ 16714c17954SJoel Stanley s->regs[0x100 | (0x68 / 4)] = 0xff; 16814c17954SJoel Stanley s->regs[0x100 | (0x7c / 4)] = 0xff; 16914c17954SJoel Stanley s->regs[0x100 | (0x50 / 4)] = 0xfffffff; 170c2da8a8bSCédric Le Goater } 171c2da8a8bSCédric Le Goater 172533eb415SIgor Mammedov static void aspeed_sdmc_get_ram_size(Object *obj, Visitor *v, const char *name, 173533eb415SIgor Mammedov void *opaque, Error **errp) 174533eb415SIgor Mammedov { 175533eb415SIgor Mammedov AspeedSDMCState *s = ASPEED_SDMC(obj); 176533eb415SIgor Mammedov int64_t value = s->ram_size; 177533eb415SIgor Mammedov 178533eb415SIgor Mammedov visit_type_int(v, name, &value, errp); 179533eb415SIgor Mammedov } 180533eb415SIgor Mammedov 181533eb415SIgor Mammedov static void aspeed_sdmc_set_ram_size(Object *obj, Visitor *v, const char *name, 182533eb415SIgor Mammedov void *opaque, Error **errp) 183533eb415SIgor Mammedov { 184533eb415SIgor Mammedov int i; 185533eb415SIgor Mammedov char *sz; 186533eb415SIgor Mammedov int64_t value; 187533eb415SIgor Mammedov AspeedSDMCState *s = ASPEED_SDMC(obj); 188533eb415SIgor Mammedov AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 189533eb415SIgor Mammedov 190668f62ecSMarkus Armbruster if (!visit_type_int(v, name, &value, errp)) { 191533eb415SIgor Mammedov return; 192533eb415SIgor Mammedov } 193533eb415SIgor Mammedov 194533eb415SIgor Mammedov for (i = 0; asc->valid_ram_sizes[i]; i++) { 195533eb415SIgor Mammedov if (value == asc->valid_ram_sizes[i]) { 196533eb415SIgor Mammedov s->ram_size = value; 197533eb415SIgor Mammedov return; 198533eb415SIgor Mammedov } 199533eb415SIgor Mammedov } 200533eb415SIgor Mammedov 201533eb415SIgor Mammedov sz = size_to_str(value); 202dcfe4805SMarkus Armbruster error_setg(errp, "Invalid RAM size %s", sz); 203533eb415SIgor Mammedov g_free(sz); 204533eb415SIgor Mammedov } 205533eb415SIgor Mammedov 206533eb415SIgor Mammedov static void aspeed_sdmc_initfn(Object *obj) 207533eb415SIgor Mammedov { 208533eb415SIgor Mammedov object_property_add(obj, "ram-size", "int", 209533eb415SIgor Mammedov aspeed_sdmc_get_ram_size, aspeed_sdmc_set_ram_size, 210d2623129SMarkus Armbruster NULL, NULL); 211533eb415SIgor Mammedov } 212533eb415SIgor Mammedov 213c2da8a8bSCédric Le Goater static void aspeed_sdmc_realize(DeviceState *dev, Error **errp) 214c2da8a8bSCédric Le Goater { 215c2da8a8bSCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 216c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(dev); 2178e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 218c2da8a8bSCédric Le Goater 219ca05a240SPhilippe Mathieu-Daudé assert(asc->max_ram_size < 4 * GiB); /* 32-bit address bus */ 2208e00d1a9SCédric Le Goater s->max_ram_size = asc->max_ram_size; 2213755f9e3SCédric Le Goater 222c2da8a8bSCédric Le Goater memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_sdmc_ops, s, 223c2da8a8bSCédric Le Goater TYPE_ASPEED_SDMC, 0x1000); 224c2da8a8bSCédric Le Goater sysbus_init_mmio(sbd, &s->iomem); 225c2da8a8bSCédric Le Goater } 226c2da8a8bSCédric Le Goater 227c2da8a8bSCédric Le Goater static const VMStateDescription vmstate_aspeed_sdmc = { 228c2da8a8bSCédric Le Goater .name = "aspeed.sdmc", 229c2da8a8bSCédric Le Goater .version_id = 1, 230c2da8a8bSCédric Le Goater .minimum_version_id = 1, 231e4ea952fSRichard Henderson .fields = (const VMStateField[]) { 232c2da8a8bSCédric Le Goater VMSTATE_UINT32_ARRAY(regs, AspeedSDMCState, ASPEED_SDMC_NR_REGS), 233c2da8a8bSCédric Le Goater VMSTATE_END_OF_LIST() 234c2da8a8bSCédric Le Goater } 235c2da8a8bSCédric Le Goater }; 236c2da8a8bSCédric Le Goater 237c2da8a8bSCédric Le Goater static Property aspeed_sdmc_properties[] = { 238ebe31c0aSCédric Le Goater DEFINE_PROP_UINT64("max-ram-size", AspeedSDMCState, max_ram_size, 0), 239c2da8a8bSCédric Le Goater DEFINE_PROP_END_OF_LIST(), 240c2da8a8bSCédric Le Goater }; 241c2da8a8bSCédric Le Goater 242c2da8a8bSCédric Le Goater static void aspeed_sdmc_class_init(ObjectClass *klass, void *data) 243c2da8a8bSCédric Le Goater { 244c2da8a8bSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 245c2da8a8bSCédric Le Goater dc->realize = aspeed_sdmc_realize; 246c2da8a8bSCédric Le Goater dc->reset = aspeed_sdmc_reset; 247c2da8a8bSCédric Le Goater dc->desc = "ASPEED SDRAM Memory Controller"; 248c2da8a8bSCédric Le Goater dc->vmsd = &vmstate_aspeed_sdmc; 2494f67d30bSMarc-André Lureau device_class_set_props(dc, aspeed_sdmc_properties); 250c2da8a8bSCédric Le Goater } 251c2da8a8bSCédric Le Goater 252c2da8a8bSCédric Le Goater static const TypeInfo aspeed_sdmc_info = { 253c2da8a8bSCédric Le Goater .name = TYPE_ASPEED_SDMC, 254c2da8a8bSCédric Le Goater .parent = TYPE_SYS_BUS_DEVICE, 255c2da8a8bSCédric Le Goater .instance_size = sizeof(AspeedSDMCState), 256533eb415SIgor Mammedov .instance_init = aspeed_sdmc_initfn, 257c2da8a8bSCédric Le Goater .class_init = aspeed_sdmc_class_init, 2588e00d1a9SCédric Le Goater .class_size = sizeof(AspeedSDMCClass), 2598e00d1a9SCédric Le Goater .abstract = true, 2608e00d1a9SCédric Le Goater }; 2618e00d1a9SCédric Le Goater 2629951133eSCédric Le Goater static int aspeed_sdmc_get_ram_bits(AspeedSDMCState *s) 2639951133eSCédric Le Goater { 2649951133eSCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 2659951133eSCédric Le Goater int i; 2669951133eSCédric Le Goater 2679951133eSCédric Le Goater /* 2689951133eSCédric Le Goater * The bitfield value encoding the RAM size is the index of the 2699951133eSCédric Le Goater * possible RAM size array 2709951133eSCédric Le Goater */ 2719951133eSCédric Le Goater for (i = 0; asc->valid_ram_sizes[i]; i++) { 2729951133eSCédric Le Goater if (s->ram_size == asc->valid_ram_sizes[i]) { 2739951133eSCédric Le Goater return i; 2749951133eSCédric Le Goater } 2759951133eSCédric Le Goater } 2769951133eSCédric Le Goater 2779951133eSCédric Le Goater /* 2789951133eSCédric Le Goater * Invalid RAM sizes should have been excluded when setting the 2799951133eSCédric Le Goater * SoC RAM size. 2809951133eSCédric Le Goater */ 2819951133eSCédric Le Goater g_assert_not_reached(); 2829951133eSCédric Le Goater } 2839951133eSCédric Le Goater 2848e00d1a9SCédric Le Goater static uint32_t aspeed_2400_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) 2858e00d1a9SCédric Le Goater { 2868e00d1a9SCédric Le Goater uint32_t fixed_conf = ASPEED_SDMC_VGA_COMPAT | 2879951133eSCédric Le Goater ASPEED_SDMC_DRAM_SIZE(aspeed_sdmc_get_ram_bits(s)); 2888e00d1a9SCédric Le Goater 2898e00d1a9SCédric Le Goater /* Make sure readonly bits are kept */ 2908e00d1a9SCédric Le Goater data &= ~ASPEED_SDMC_READONLY_MASK; 2918e00d1a9SCédric Le Goater 2928e00d1a9SCédric Le Goater return data | fixed_conf; 2938e00d1a9SCédric Le Goater } 2948e00d1a9SCédric Le Goater 2958e00d1a9SCédric Le Goater static void aspeed_2400_sdmc_write(AspeedSDMCState *s, uint32_t reg, 2968e00d1a9SCédric Le Goater uint32_t data) 2978e00d1a9SCédric Le Goater { 298f4ab4f8eSJoel Stanley if (reg == R_PROT) { 299*39e6dc52SJamin Lin s->regs[reg] = 300*39e6dc52SJamin Lin (data == PROT_KEY_UNLOCK) ? PROT_UNLOCKED : PROT_SOFTLOCKED; 301f4ab4f8eSJoel Stanley return; 302f4ab4f8eSJoel Stanley } 303f4ab4f8eSJoel Stanley 304f4ab4f8eSJoel Stanley if (!s->regs[R_PROT]) { 305f4ab4f8eSJoel Stanley qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked!\n", __func__); 306f4ab4f8eSJoel Stanley return; 307f4ab4f8eSJoel Stanley } 308f4ab4f8eSJoel Stanley 3098e00d1a9SCédric Le Goater switch (reg) { 3108e00d1a9SCédric Le Goater case R_CONF: 3118e00d1a9SCédric Le Goater data = aspeed_2400_sdmc_compute_conf(s, data); 3128e00d1a9SCédric Le Goater break; 3138e00d1a9SCédric Le Goater default: 3148e00d1a9SCédric Le Goater break; 3158e00d1a9SCédric Le Goater } 3168e00d1a9SCédric Le Goater 3178e00d1a9SCédric Le Goater s->regs[reg] = data; 3188e00d1a9SCédric Le Goater } 3198e00d1a9SCédric Le Goater 320533eb415SIgor Mammedov static const uint64_t 321533eb415SIgor Mammedov aspeed_2400_ram_sizes[] = { 64 * MiB, 128 * MiB, 256 * MiB, 512 * MiB, 0}; 322533eb415SIgor Mammedov 3238e00d1a9SCédric Le Goater static void aspeed_2400_sdmc_class_init(ObjectClass *klass, void *data) 3248e00d1a9SCédric Le Goater { 3258e00d1a9SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 3268e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); 3278e00d1a9SCédric Le Goater 3288e00d1a9SCédric Le Goater dc->desc = "ASPEED 2400 SDRAM Memory Controller"; 329ca05a240SPhilippe Mathieu-Daudé asc->max_ram_size = 512 * MiB; 3308e00d1a9SCédric Le Goater asc->compute_conf = aspeed_2400_sdmc_compute_conf; 3318e00d1a9SCédric Le Goater asc->write = aspeed_2400_sdmc_write; 332533eb415SIgor Mammedov asc->valid_ram_sizes = aspeed_2400_ram_sizes; 3338e00d1a9SCédric Le Goater } 3348e00d1a9SCédric Le Goater 3358e00d1a9SCédric Le Goater static const TypeInfo aspeed_2400_sdmc_info = { 3368e00d1a9SCédric Le Goater .name = TYPE_ASPEED_2400_SDMC, 3378e00d1a9SCédric Le Goater .parent = TYPE_ASPEED_SDMC, 3388e00d1a9SCédric Le Goater .class_init = aspeed_2400_sdmc_class_init, 3398e00d1a9SCédric Le Goater }; 3408e00d1a9SCédric Le Goater 3418e00d1a9SCédric Le Goater static uint32_t aspeed_2500_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) 3428e00d1a9SCédric Le Goater { 3438e00d1a9SCédric Le Goater uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(1) | 3448e00d1a9SCédric Le Goater ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) | 3458e00d1a9SCédric Le Goater ASPEED_SDMC_CACHE_INITIAL_DONE | 3469951133eSCédric Le Goater ASPEED_SDMC_DRAM_SIZE(aspeed_sdmc_get_ram_bits(s)); 3478e00d1a9SCédric Le Goater 3488e00d1a9SCédric Le Goater /* Make sure readonly bits are kept */ 3498e00d1a9SCédric Le Goater data &= ~ASPEED_SDMC_AST2500_READONLY_MASK; 3508e00d1a9SCédric Le Goater 3518e00d1a9SCédric Le Goater return data | fixed_conf; 3528e00d1a9SCédric Le Goater } 3538e00d1a9SCédric Le Goater 3548e00d1a9SCédric Le Goater static void aspeed_2500_sdmc_write(AspeedSDMCState *s, uint32_t reg, 3558e00d1a9SCédric Le Goater uint32_t data) 3568e00d1a9SCédric Le Goater { 357f4ab4f8eSJoel Stanley if (reg == R_PROT) { 358*39e6dc52SJamin Lin s->regs[reg] = 359*39e6dc52SJamin Lin (data == PROT_KEY_UNLOCK) ? PROT_UNLOCKED : PROT_SOFTLOCKED; 360f4ab4f8eSJoel Stanley return; 361f4ab4f8eSJoel Stanley } 362f4ab4f8eSJoel Stanley 363f4ab4f8eSJoel Stanley if (!s->regs[R_PROT]) { 364f4ab4f8eSJoel Stanley qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked!\n", __func__); 365f4ab4f8eSJoel Stanley return; 366f4ab4f8eSJoel Stanley } 367f4ab4f8eSJoel Stanley 3688e00d1a9SCédric Le Goater switch (reg) { 3698e00d1a9SCédric Le Goater case R_CONF: 3708e00d1a9SCédric Le Goater data = aspeed_2500_sdmc_compute_conf(s, data); 3718e00d1a9SCédric Le Goater break; 3728e00d1a9SCédric Le Goater case R_STATUS1: 3738e00d1a9SCédric Le Goater /* Will never return 'busy' */ 3748e00d1a9SCédric Le Goater data &= ~PHY_BUSY_STATE; 3758e00d1a9SCédric Le Goater break; 3768e00d1a9SCédric Le Goater case R_ECC_TEST_CTRL: 3778e00d1a9SCédric Le Goater /* Always done, always happy */ 3788e00d1a9SCédric Le Goater data |= ECC_TEST_FINISHED; 3798e00d1a9SCédric Le Goater data &= ~ECC_TEST_FAIL; 3808e00d1a9SCédric Le Goater break; 3818e00d1a9SCédric Le Goater default: 3828e00d1a9SCédric Le Goater break; 3838e00d1a9SCédric Le Goater } 3848e00d1a9SCédric Le Goater 3858e00d1a9SCédric Le Goater s->regs[reg] = data; 3868e00d1a9SCédric Le Goater } 3878e00d1a9SCédric Le Goater 388533eb415SIgor Mammedov static const uint64_t 389533eb415SIgor Mammedov aspeed_2500_ram_sizes[] = { 128 * MiB, 256 * MiB, 512 * MiB, 1024 * MiB, 0}; 390533eb415SIgor Mammedov 3918e00d1a9SCédric Le Goater static void aspeed_2500_sdmc_class_init(ObjectClass *klass, void *data) 3928e00d1a9SCédric Le Goater { 3938e00d1a9SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 3948e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); 3958e00d1a9SCédric Le Goater 3968e00d1a9SCédric Le Goater dc->desc = "ASPEED 2500 SDRAM Memory Controller"; 397ca05a240SPhilippe Mathieu-Daudé asc->max_ram_size = 1 * GiB; 3988e00d1a9SCédric Le Goater asc->compute_conf = aspeed_2500_sdmc_compute_conf; 3998e00d1a9SCédric Le Goater asc->write = aspeed_2500_sdmc_write; 400533eb415SIgor Mammedov asc->valid_ram_sizes = aspeed_2500_ram_sizes; 4018e00d1a9SCédric Le Goater } 4028e00d1a9SCédric Le Goater 4038e00d1a9SCédric Le Goater static const TypeInfo aspeed_2500_sdmc_info = { 4048e00d1a9SCédric Le Goater .name = TYPE_ASPEED_2500_SDMC, 4058e00d1a9SCédric Le Goater .parent = TYPE_ASPEED_SDMC, 4068e00d1a9SCédric Le Goater .class_init = aspeed_2500_sdmc_class_init, 407c2da8a8bSCédric Le Goater }; 408c2da8a8bSCédric Le Goater 4091550d726SJoel Stanley static uint32_t aspeed_2600_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) 4101550d726SJoel Stanley { 4111550d726SJoel Stanley uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(3) | 4121550d726SJoel Stanley ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) | 4139951133eSCédric Le Goater ASPEED_SDMC_DRAM_SIZE(aspeed_sdmc_get_ram_bits(s)); 4141550d726SJoel Stanley 4151550d726SJoel Stanley /* Make sure readonly bits are kept (use ast2500 mask) */ 4161550d726SJoel Stanley data &= ~ASPEED_SDMC_AST2500_READONLY_MASK; 4171550d726SJoel Stanley 4181550d726SJoel Stanley return data | fixed_conf; 4191550d726SJoel Stanley } 4201550d726SJoel Stanley 4211550d726SJoel Stanley static void aspeed_2600_sdmc_write(AspeedSDMCState *s, uint32_t reg, 4221550d726SJoel Stanley uint32_t data) 4231550d726SJoel Stanley { 42457de884dSJoel Stanley /* Unprotected registers */ 42557de884dSJoel Stanley switch (reg) { 42657de884dSJoel Stanley case R_ISR: 42757de884dSJoel Stanley case R_MCR6C: 42857de884dSJoel Stanley case R_TEST_START_LEN: 42957de884dSJoel Stanley case R_TEST_FAIL_DQ: 43057de884dSJoel Stanley case R_TEST_INIT_VAL: 43157de884dSJoel Stanley case R_DRAM_SW: 43257de884dSJoel Stanley case R_DRAM_TIME: 43357de884dSJoel Stanley case R_ECC_ERR_INJECT: 43457de884dSJoel Stanley s->regs[reg] = data; 43557de884dSJoel Stanley return; 43657de884dSJoel Stanley } 43757de884dSJoel Stanley 438f4ab4f8eSJoel Stanley if (s->regs[R_PROT] == PROT_HARDLOCKED) { 439*39e6dc52SJamin Lin qemu_log_mask(LOG_GUEST_ERROR, 440*39e6dc52SJamin Lin "%s: SDMC is locked until system reset!\n", 441f4ab4f8eSJoel Stanley __func__); 442f4ab4f8eSJoel Stanley return; 443f4ab4f8eSJoel Stanley } 444f4ab4f8eSJoel Stanley 445f4ab4f8eSJoel Stanley if (reg != R_PROT && s->regs[R_PROT] == PROT_SOFTLOCKED) { 44614c17954SJoel Stanley qemu_log_mask(LOG_GUEST_ERROR, 44714c17954SJoel Stanley "%s: SDMC is locked! (write to MCR%02x blocked)\n", 44814c17954SJoel Stanley __func__, reg * 4); 449f4ab4f8eSJoel Stanley return; 450f4ab4f8eSJoel Stanley } 451f4ab4f8eSJoel Stanley 4521550d726SJoel Stanley switch (reg) { 453f4ab4f8eSJoel Stanley case R_PROT: 454f4ab4f8eSJoel Stanley if (data == PROT_KEY_UNLOCK) { 455f4ab4f8eSJoel Stanley data = PROT_UNLOCKED; 456f4ab4f8eSJoel Stanley } else if (data == PROT_KEY_HARDLOCK) { 457f4ab4f8eSJoel Stanley data = PROT_HARDLOCKED; 458f4ab4f8eSJoel Stanley } else { 459f4ab4f8eSJoel Stanley data = PROT_SOFTLOCKED; 460f4ab4f8eSJoel Stanley } 461f4ab4f8eSJoel Stanley break; 4621550d726SJoel Stanley case R_CONF: 4631550d726SJoel Stanley data = aspeed_2600_sdmc_compute_conf(s, data); 4641550d726SJoel Stanley break; 4651550d726SJoel Stanley case R_STATUS1: 4661550d726SJoel Stanley /* Will never return 'busy'. 'lock status' is always set */ 4671550d726SJoel Stanley data &= ~PHY_BUSY_STATE; 4681550d726SJoel Stanley data |= PHY_PLL_LOCK_STATUS; 4691550d726SJoel Stanley break; 4701550d726SJoel Stanley case R_ECC_TEST_CTRL: 4711550d726SJoel Stanley /* Always done, always happy */ 4721550d726SJoel Stanley data |= ECC_TEST_FINISHED; 4731550d726SJoel Stanley data &= ~ECC_TEST_FAIL; 4741550d726SJoel Stanley break; 4751550d726SJoel Stanley default: 4761550d726SJoel Stanley break; 4771550d726SJoel Stanley } 4781550d726SJoel Stanley 4791550d726SJoel Stanley s->regs[reg] = data; 4801550d726SJoel Stanley } 4811550d726SJoel Stanley 482533eb415SIgor Mammedov static const uint64_t 483533eb415SIgor Mammedov aspeed_2600_ram_sizes[] = { 256 * MiB, 512 * MiB, 1024 * MiB, 2048 * MiB, 0}; 484533eb415SIgor Mammedov 4851550d726SJoel Stanley static void aspeed_2600_sdmc_class_init(ObjectClass *klass, void *data) 4861550d726SJoel Stanley { 4871550d726SJoel Stanley DeviceClass *dc = DEVICE_CLASS(klass); 4881550d726SJoel Stanley AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); 4891550d726SJoel Stanley 4901550d726SJoel Stanley dc->desc = "ASPEED 2600 SDRAM Memory Controller"; 491ca05a240SPhilippe Mathieu-Daudé asc->max_ram_size = 2 * GiB; 4921550d726SJoel Stanley asc->compute_conf = aspeed_2600_sdmc_compute_conf; 4931550d726SJoel Stanley asc->write = aspeed_2600_sdmc_write; 494533eb415SIgor Mammedov asc->valid_ram_sizes = aspeed_2600_ram_sizes; 4951550d726SJoel Stanley } 4961550d726SJoel Stanley 4971550d726SJoel Stanley static const TypeInfo aspeed_2600_sdmc_info = { 4981550d726SJoel Stanley .name = TYPE_ASPEED_2600_SDMC, 4991550d726SJoel Stanley .parent = TYPE_ASPEED_SDMC, 5001550d726SJoel Stanley .class_init = aspeed_2600_sdmc_class_init, 5011550d726SJoel Stanley }; 5021550d726SJoel Stanley 503c2da8a8bSCédric Le Goater static void aspeed_sdmc_register_types(void) 504c2da8a8bSCédric Le Goater { 505c2da8a8bSCédric Le Goater type_register_static(&aspeed_sdmc_info); 5068e00d1a9SCédric Le Goater type_register_static(&aspeed_2400_sdmc_info); 5078e00d1a9SCédric Le Goater type_register_static(&aspeed_2500_sdmc_info); 5081550d726SJoel Stanley type_register_static(&aspeed_2600_sdmc_info); 509c2da8a8bSCédric Le Goater } 510c2da8a8bSCédric Le Goater 511c2da8a8bSCédric Le Goater type_init(aspeed_sdmc_register_types); 512