1c2da8a8bSCédric Le Goater /* 2c2da8a8bSCédric Le Goater * ASPEED SDRAM Memory Controller 3c2da8a8bSCédric Le Goater * 4c2da8a8bSCédric Le Goater * Copyright (C) 2016 IBM Corp. 5c2da8a8bSCédric Le Goater * 6c2da8a8bSCédric Le Goater * This code is licensed under the GPL version 2 or later. See 7c2da8a8bSCédric Le Goater * the COPYING file in the top-level directory. 8c2da8a8bSCédric Le Goater */ 9c2da8a8bSCédric Le Goater 10c2da8a8bSCédric Le Goater #include "qemu/osdep.h" 11c2da8a8bSCédric Le Goater #include "qemu/log.h" 120b8fa32fSMarkus Armbruster #include "qemu/module.h" 13b2fd4545SCédric Le Goater #include "qemu/error-report.h" 14c2da8a8bSCédric Le Goater #include "hw/misc/aspeed_sdmc.h" 15c2da8a8bSCédric Le Goater #include "hw/misc/aspeed_scu.h" 16c2da8a8bSCédric Le Goater #include "hw/qdev-properties.h" 17d6454270SMarkus Armbruster #include "migration/vmstate.h" 18c2da8a8bSCédric Le Goater #include "qapi/error.h" 19c2da8a8bSCédric Le Goater #include "trace.h" 20c2da8a8bSCédric Le Goater 21c2da8a8bSCédric Le Goater /* Protection Key Register */ 22c2da8a8bSCédric Le Goater #define R_PROT (0x00 / 4) 23c2da8a8bSCédric Le Goater #define PROT_KEY_UNLOCK 0xFC600309 24c2da8a8bSCédric Le Goater 25c2da8a8bSCédric Le Goater /* Configuration Register */ 26c2da8a8bSCédric Le Goater #define R_CONF (0x04 / 4) 27c2da8a8bSCédric Le Goater 2833883ce8SJoel Stanley /* Control/Status Register #1 (ast2500) */ 2933883ce8SJoel Stanley #define R_STATUS1 (0x60 / 4) 3033883ce8SJoel Stanley #define PHY_BUSY_STATE BIT(0) 31*1550d726SJoel Stanley #define PHY_PLL_LOCK_STATUS BIT(4) 3233883ce8SJoel Stanley 33a7b4569aSJoel Stanley #define R_ECC_TEST_CTRL (0x70 / 4) 34a7b4569aSJoel Stanley #define ECC_TEST_FINISHED BIT(12) 35a7b4569aSJoel Stanley #define ECC_TEST_FAIL BIT(13) 36a7b4569aSJoel Stanley 37c2da8a8bSCédric Le Goater /* 38c2da8a8bSCédric Le Goater * Configuration register Ox4 (for Aspeed AST2400 SOC) 39c2da8a8bSCédric Le Goater * 40c2da8a8bSCédric Le Goater * These are for the record and future use. ASPEED_SDMC_DRAM_SIZE is 41c2da8a8bSCédric Le Goater * what we care about right now as it is checked by U-Boot to 42c2da8a8bSCédric Le Goater * determine the RAM size. 43c2da8a8bSCédric Le Goater */ 44c2da8a8bSCédric Le Goater 45c2da8a8bSCédric Le Goater #define ASPEED_SDMC_RESERVED 0xFFFFF800 /* 31:11 reserved */ 46c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2300_COMPAT (1 << 10) 47c2da8a8bSCédric Le Goater #define ASPEED_SDMC_SCRAMBLE_PATTERN (1 << 9) 48c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DATA_SCRAMBLE (1 << 8) 49c2da8a8bSCédric Le Goater #define ASPEED_SDMC_ECC_ENABLE (1 << 7) 50c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_COMPAT (1 << 6) /* readonly */ 51c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_BANK (1 << 5) 52c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_BURST (1 << 4) 53c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_APERTURE(x) ((x & 0x3) << 2) /* readonly */ 54c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_8MB 0x0 55c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_16MB 0x1 56c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_32MB 0x2 57c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_64MB 0x3 58c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_SIZE(x) (x & 0x3) 59c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_64MB 0x0 60c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_128MB 0x1 61c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_256MB 0x2 62c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_512MB 0x3 63c2da8a8bSCédric Le Goater 64c2da8a8bSCédric Le Goater #define ASPEED_SDMC_READONLY_MASK \ 65c2da8a8bSCédric Le Goater (ASPEED_SDMC_RESERVED | ASPEED_SDMC_VGA_COMPAT | \ 66c2da8a8bSCédric Le Goater ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB)) 67c2da8a8bSCédric Le Goater /* 68c2da8a8bSCédric Le Goater * Configuration register Ox4 (for Aspeed AST2500 SOC and higher) 69c2da8a8bSCédric Le Goater * 70c2da8a8bSCédric Le Goater * Incompatibilities are annotated in the list. ASPEED_SDMC_HW_VERSION 71c2da8a8bSCédric Le Goater * should be set to 1 for the AST2500 SOC. 72c2da8a8bSCédric Le Goater */ 73c2da8a8bSCédric Le Goater #define ASPEED_SDMC_HW_VERSION(x) ((x & 0xf) << 28) /* readonly */ 74c2da8a8bSCédric Le Goater #define ASPEED_SDMC_SW_VERSION ((x & 0xff) << 20) 75c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_INITIAL_DONE (1 << 19) /* readonly */ 76c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_RESERVED 0x7C000 /* 18:14 reserved */ 77c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_DDR4_CONF (1 << 13) 78c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_INITIAL (1 << 12) 79c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_RANGE_CTRL (1 << 11) 80c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_ENABLE (1 << 10) /* differs from AST2400 */ 81c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_TYPE (1 << 4) /* differs from AST2400 */ 82c2da8a8bSCédric Le Goater 83c2da8a8bSCédric Le Goater /* DRAM size definitions differs */ 84c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_128MB 0x0 85c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_256MB 0x1 86c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_512MB 0x2 87c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_1024MB 0x3 88c2da8a8bSCédric Le Goater 89*1550d726SJoel Stanley #define ASPEED_SDMC_AST2600_256MB 0x0 90*1550d726SJoel Stanley #define ASPEED_SDMC_AST2600_512MB 0x1 91*1550d726SJoel Stanley #define ASPEED_SDMC_AST2600_1024MB 0x2 92*1550d726SJoel Stanley #define ASPEED_SDMC_AST2600_2048MB 0x3 93*1550d726SJoel Stanley 94c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_READONLY_MASK \ 95c2da8a8bSCédric Le Goater (ASPEED_SDMC_HW_VERSION(0xf) | ASPEED_SDMC_CACHE_INITIAL_DONE | \ 96c2da8a8bSCédric Le Goater ASPEED_SDMC_AST2500_RESERVED | ASPEED_SDMC_VGA_COMPAT | \ 97c2da8a8bSCédric Le Goater ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB)) 98c2da8a8bSCédric Le Goater 99c2da8a8bSCédric Le Goater static uint64_t aspeed_sdmc_read(void *opaque, hwaddr addr, unsigned size) 100c2da8a8bSCédric Le Goater { 101c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(opaque); 102c2da8a8bSCédric Le Goater 103c2da8a8bSCédric Le Goater addr >>= 2; 104c2da8a8bSCédric Le Goater 105c2da8a8bSCédric Le Goater if (addr >= ARRAY_SIZE(s->regs)) { 106c2da8a8bSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 107c2da8a8bSCédric Le Goater "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n", 108c2da8a8bSCédric Le Goater __func__, addr); 109c2da8a8bSCédric Le Goater return 0; 110c2da8a8bSCédric Le Goater } 111c2da8a8bSCédric Le Goater 112c2da8a8bSCédric Le Goater return s->regs[addr]; 113c2da8a8bSCédric Le Goater } 114c2da8a8bSCédric Le Goater 115c2da8a8bSCédric Le Goater static void aspeed_sdmc_write(void *opaque, hwaddr addr, uint64_t data, 116c2da8a8bSCédric Le Goater unsigned int size) 117c2da8a8bSCédric Le Goater { 118c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(opaque); 1198e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 120c2da8a8bSCédric Le Goater 121c2da8a8bSCédric Le Goater addr >>= 2; 122c2da8a8bSCédric Le Goater 123c2da8a8bSCédric Le Goater if (addr >= ARRAY_SIZE(s->regs)) { 124c2da8a8bSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 125c2da8a8bSCédric Le Goater "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n", 126c2da8a8bSCédric Le Goater __func__, addr); 127c2da8a8bSCédric Le Goater return; 128c2da8a8bSCédric Le Goater } 129c2da8a8bSCédric Le Goater 1305c1d3a2bSHugo Landau if (addr == R_PROT) { 1315c1d3a2bSHugo Landau s->regs[addr] = (data == PROT_KEY_UNLOCK) ? 1 : 0; 1325c1d3a2bSHugo Landau return; 1335c1d3a2bSHugo Landau } 1345c1d3a2bSHugo Landau 1355c1d3a2bSHugo Landau if (!s->regs[R_PROT]) { 136c2da8a8bSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked!\n", __func__); 137c2da8a8bSCédric Le Goater return; 138c2da8a8bSCédric Le Goater } 139c2da8a8bSCédric Le Goater 1408e00d1a9SCédric Le Goater asc->write(s, addr, data); 141c2da8a8bSCédric Le Goater } 142c2da8a8bSCédric Le Goater 143c2da8a8bSCédric Le Goater static const MemoryRegionOps aspeed_sdmc_ops = { 144c2da8a8bSCédric Le Goater .read = aspeed_sdmc_read, 145c2da8a8bSCédric Le Goater .write = aspeed_sdmc_write, 146c2da8a8bSCédric Le Goater .endianness = DEVICE_LITTLE_ENDIAN, 147c2da8a8bSCédric Le Goater .valid.min_access_size = 4, 148c2da8a8bSCédric Le Goater .valid.max_access_size = 4, 149c2da8a8bSCédric Le Goater }; 150c2da8a8bSCédric Le Goater 151c6c7cfb0SCédric Le Goater static int ast2400_rambits(AspeedSDMCState *s) 152c2da8a8bSCédric Le Goater { 153c6c7cfb0SCédric Le Goater switch (s->ram_size >> 20) { 154c2da8a8bSCédric Le Goater case 64: 155c2da8a8bSCédric Le Goater return ASPEED_SDMC_DRAM_64MB; 156c2da8a8bSCédric Le Goater case 128: 157c2da8a8bSCédric Le Goater return ASPEED_SDMC_DRAM_128MB; 158c2da8a8bSCédric Le Goater case 256: 159c2da8a8bSCédric Le Goater return ASPEED_SDMC_DRAM_256MB; 160c2da8a8bSCédric Le Goater case 512: 161c2da8a8bSCédric Le Goater return ASPEED_SDMC_DRAM_512MB; 162c2da8a8bSCédric Le Goater default: 163c2da8a8bSCédric Le Goater break; 164c2da8a8bSCédric Le Goater } 165c2da8a8bSCédric Le Goater 166b2fd4545SCédric Le Goater /* use a common default */ 1673dc6f869SAlistair Francis warn_report("Invalid RAM size 0x%" PRIx64 ". Using default 256M", 1683dc6f869SAlistair Francis s->ram_size); 169c6c7cfb0SCédric Le Goater s->ram_size = 256 << 20; 170b2fd4545SCédric Le Goater return ASPEED_SDMC_DRAM_256MB; 171c2da8a8bSCédric Le Goater } 172c2da8a8bSCédric Le Goater 173c6c7cfb0SCédric Le Goater static int ast2500_rambits(AspeedSDMCState *s) 174c2da8a8bSCédric Le Goater { 175c6c7cfb0SCédric Le Goater switch (s->ram_size >> 20) { 176c2da8a8bSCédric Le Goater case 128: 177c2da8a8bSCédric Le Goater return ASPEED_SDMC_AST2500_128MB; 178c2da8a8bSCédric Le Goater case 256: 179c2da8a8bSCédric Le Goater return ASPEED_SDMC_AST2500_256MB; 180c2da8a8bSCédric Le Goater case 512: 181c2da8a8bSCédric Le Goater return ASPEED_SDMC_AST2500_512MB; 182c2da8a8bSCédric Le Goater case 1024: 183c2da8a8bSCédric Le Goater return ASPEED_SDMC_AST2500_1024MB; 184c2da8a8bSCédric Le Goater default: 185c2da8a8bSCédric Le Goater break; 186c2da8a8bSCédric Le Goater } 187c2da8a8bSCédric Le Goater 188b2fd4545SCédric Le Goater /* use a common default */ 1893dc6f869SAlistair Francis warn_report("Invalid RAM size 0x%" PRIx64 ". Using default 512M", 1903dc6f869SAlistair Francis s->ram_size); 191c6c7cfb0SCédric Le Goater s->ram_size = 512 << 20; 192b2fd4545SCédric Le Goater return ASPEED_SDMC_AST2500_512MB; 193c2da8a8bSCédric Le Goater } 194c2da8a8bSCédric Le Goater 195*1550d726SJoel Stanley static int ast2600_rambits(AspeedSDMCState *s) 196*1550d726SJoel Stanley { 197*1550d726SJoel Stanley switch (s->ram_size >> 20) { 198*1550d726SJoel Stanley case 256: 199*1550d726SJoel Stanley return ASPEED_SDMC_AST2600_256MB; 200*1550d726SJoel Stanley case 512: 201*1550d726SJoel Stanley return ASPEED_SDMC_AST2600_512MB; 202*1550d726SJoel Stanley case 1024: 203*1550d726SJoel Stanley return ASPEED_SDMC_AST2600_1024MB; 204*1550d726SJoel Stanley case 2048: 205*1550d726SJoel Stanley return ASPEED_SDMC_AST2600_2048MB; 206*1550d726SJoel Stanley default: 207*1550d726SJoel Stanley break; 208*1550d726SJoel Stanley } 209*1550d726SJoel Stanley 210*1550d726SJoel Stanley /* use a common default */ 211*1550d726SJoel Stanley warn_report("Invalid RAM size 0x%" PRIx64 ". Using default 512M", 212*1550d726SJoel Stanley s->ram_size); 213*1550d726SJoel Stanley s->ram_size = 512 << 20; 214*1550d726SJoel Stanley return ASPEED_SDMC_AST2600_512MB; 215*1550d726SJoel Stanley } 216*1550d726SJoel Stanley 217c2da8a8bSCédric Le Goater static void aspeed_sdmc_reset(DeviceState *dev) 218c2da8a8bSCédric Le Goater { 219c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(dev); 2208e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 221c2da8a8bSCédric Le Goater 222c2da8a8bSCédric Le Goater memset(s->regs, 0, sizeof(s->regs)); 223c2da8a8bSCédric Le Goater 224c2da8a8bSCédric Le Goater /* Set ram size bit and defaults values */ 2258e00d1a9SCédric Le Goater s->regs[R_CONF] = asc->compute_conf(s, 0); 226c2da8a8bSCédric Le Goater } 227c2da8a8bSCédric Le Goater 228c2da8a8bSCédric Le Goater static void aspeed_sdmc_realize(DeviceState *dev, Error **errp) 229c2da8a8bSCédric Le Goater { 230c2da8a8bSCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 231c2da8a8bSCédric Le Goater AspeedSDMCState *s = ASPEED_SDMC(dev); 2328e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); 233c2da8a8bSCédric Le Goater 2348e00d1a9SCédric Le Goater s->max_ram_size = asc->max_ram_size; 2353755f9e3SCédric Le Goater 236c2da8a8bSCédric Le Goater memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_sdmc_ops, s, 237c2da8a8bSCédric Le Goater TYPE_ASPEED_SDMC, 0x1000); 238c2da8a8bSCédric Le Goater sysbus_init_mmio(sbd, &s->iomem); 239c2da8a8bSCédric Le Goater } 240c2da8a8bSCédric Le Goater 241c2da8a8bSCédric Le Goater static const VMStateDescription vmstate_aspeed_sdmc = { 242c2da8a8bSCédric Le Goater .name = "aspeed.sdmc", 243c2da8a8bSCédric Le Goater .version_id = 1, 244c2da8a8bSCédric Le Goater .minimum_version_id = 1, 245c2da8a8bSCédric Le Goater .fields = (VMStateField[]) { 246c2da8a8bSCédric Le Goater VMSTATE_UINT32_ARRAY(regs, AspeedSDMCState, ASPEED_SDMC_NR_REGS), 247c2da8a8bSCédric Le Goater VMSTATE_END_OF_LIST() 248c2da8a8bSCédric Le Goater } 249c2da8a8bSCédric Le Goater }; 250c2da8a8bSCédric Le Goater 251c2da8a8bSCédric Le Goater static Property aspeed_sdmc_properties[] = { 252c6c7cfb0SCédric Le Goater DEFINE_PROP_UINT64("ram-size", AspeedSDMCState, ram_size, 0), 253ebe31c0aSCédric Le Goater DEFINE_PROP_UINT64("max-ram-size", AspeedSDMCState, max_ram_size, 0), 254c2da8a8bSCédric Le Goater DEFINE_PROP_END_OF_LIST(), 255c2da8a8bSCédric Le Goater }; 256c2da8a8bSCédric Le Goater 257c2da8a8bSCédric Le Goater static void aspeed_sdmc_class_init(ObjectClass *klass, void *data) 258c2da8a8bSCédric Le Goater { 259c2da8a8bSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 260c2da8a8bSCédric Le Goater dc->realize = aspeed_sdmc_realize; 261c2da8a8bSCédric Le Goater dc->reset = aspeed_sdmc_reset; 262c2da8a8bSCédric Le Goater dc->desc = "ASPEED SDRAM Memory Controller"; 263c2da8a8bSCédric Le Goater dc->vmsd = &vmstate_aspeed_sdmc; 264c2da8a8bSCédric Le Goater dc->props = aspeed_sdmc_properties; 265c2da8a8bSCédric Le Goater } 266c2da8a8bSCédric Le Goater 267c2da8a8bSCédric Le Goater static const TypeInfo aspeed_sdmc_info = { 268c2da8a8bSCédric Le Goater .name = TYPE_ASPEED_SDMC, 269c2da8a8bSCédric Le Goater .parent = TYPE_SYS_BUS_DEVICE, 270c2da8a8bSCédric Le Goater .instance_size = sizeof(AspeedSDMCState), 271c2da8a8bSCédric Le Goater .class_init = aspeed_sdmc_class_init, 2728e00d1a9SCédric Le Goater .class_size = sizeof(AspeedSDMCClass), 2738e00d1a9SCédric Le Goater .abstract = true, 2748e00d1a9SCédric Le Goater }; 2758e00d1a9SCédric Le Goater 2768e00d1a9SCédric Le Goater static uint32_t aspeed_2400_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) 2778e00d1a9SCédric Le Goater { 2788e00d1a9SCédric Le Goater uint32_t fixed_conf = ASPEED_SDMC_VGA_COMPAT | 2798e00d1a9SCédric Le Goater ASPEED_SDMC_DRAM_SIZE(ast2400_rambits(s)); 2808e00d1a9SCédric Le Goater 2818e00d1a9SCédric Le Goater /* Make sure readonly bits are kept */ 2828e00d1a9SCédric Le Goater data &= ~ASPEED_SDMC_READONLY_MASK; 2838e00d1a9SCédric Le Goater 2848e00d1a9SCédric Le Goater return data | fixed_conf; 2858e00d1a9SCédric Le Goater } 2868e00d1a9SCédric Le Goater 2878e00d1a9SCédric Le Goater static void aspeed_2400_sdmc_write(AspeedSDMCState *s, uint32_t reg, 2888e00d1a9SCédric Le Goater uint32_t data) 2898e00d1a9SCédric Le Goater { 2908e00d1a9SCédric Le Goater switch (reg) { 2918e00d1a9SCédric Le Goater case R_CONF: 2928e00d1a9SCédric Le Goater data = aspeed_2400_sdmc_compute_conf(s, data); 2938e00d1a9SCédric Le Goater break; 2948e00d1a9SCédric Le Goater default: 2958e00d1a9SCédric Le Goater break; 2968e00d1a9SCédric Le Goater } 2978e00d1a9SCédric Le Goater 2988e00d1a9SCédric Le Goater s->regs[reg] = data; 2998e00d1a9SCédric Le Goater } 3008e00d1a9SCédric Le Goater 3018e00d1a9SCédric Le Goater static void aspeed_2400_sdmc_class_init(ObjectClass *klass, void *data) 3028e00d1a9SCédric Le Goater { 3038e00d1a9SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 3048e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); 3058e00d1a9SCédric Le Goater 3068e00d1a9SCédric Le Goater dc->desc = "ASPEED 2400 SDRAM Memory Controller"; 3078e00d1a9SCédric Le Goater asc->max_ram_size = 512 << 20; 3088e00d1a9SCédric Le Goater asc->compute_conf = aspeed_2400_sdmc_compute_conf; 3098e00d1a9SCédric Le Goater asc->write = aspeed_2400_sdmc_write; 3108e00d1a9SCédric Le Goater } 3118e00d1a9SCédric Le Goater 3128e00d1a9SCédric Le Goater static const TypeInfo aspeed_2400_sdmc_info = { 3138e00d1a9SCédric Le Goater .name = TYPE_ASPEED_2400_SDMC, 3148e00d1a9SCédric Le Goater .parent = TYPE_ASPEED_SDMC, 3158e00d1a9SCédric Le Goater .class_init = aspeed_2400_sdmc_class_init, 3168e00d1a9SCédric Le Goater }; 3178e00d1a9SCédric Le Goater 3188e00d1a9SCédric Le Goater static uint32_t aspeed_2500_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) 3198e00d1a9SCédric Le Goater { 3208e00d1a9SCédric Le Goater uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(1) | 3218e00d1a9SCédric Le Goater ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) | 3228e00d1a9SCédric Le Goater ASPEED_SDMC_CACHE_INITIAL_DONE | 3238e00d1a9SCédric Le Goater ASPEED_SDMC_DRAM_SIZE(ast2500_rambits(s)); 3248e00d1a9SCédric Le Goater 3258e00d1a9SCédric Le Goater /* Make sure readonly bits are kept */ 3268e00d1a9SCédric Le Goater data &= ~ASPEED_SDMC_AST2500_READONLY_MASK; 3278e00d1a9SCédric Le Goater 3288e00d1a9SCédric Le Goater return data | fixed_conf; 3298e00d1a9SCédric Le Goater } 3308e00d1a9SCédric Le Goater 3318e00d1a9SCédric Le Goater static void aspeed_2500_sdmc_write(AspeedSDMCState *s, uint32_t reg, 3328e00d1a9SCédric Le Goater uint32_t data) 3338e00d1a9SCédric Le Goater { 3348e00d1a9SCédric Le Goater switch (reg) { 3358e00d1a9SCédric Le Goater case R_CONF: 3368e00d1a9SCédric Le Goater data = aspeed_2500_sdmc_compute_conf(s, data); 3378e00d1a9SCédric Le Goater break; 3388e00d1a9SCédric Le Goater case R_STATUS1: 3398e00d1a9SCédric Le Goater /* Will never return 'busy' */ 3408e00d1a9SCédric Le Goater data &= ~PHY_BUSY_STATE; 3418e00d1a9SCédric Le Goater break; 3428e00d1a9SCédric Le Goater case R_ECC_TEST_CTRL: 3438e00d1a9SCédric Le Goater /* Always done, always happy */ 3448e00d1a9SCédric Le Goater data |= ECC_TEST_FINISHED; 3458e00d1a9SCédric Le Goater data &= ~ECC_TEST_FAIL; 3468e00d1a9SCédric Le Goater break; 3478e00d1a9SCédric Le Goater default: 3488e00d1a9SCédric Le Goater break; 3498e00d1a9SCédric Le Goater } 3508e00d1a9SCédric Le Goater 3518e00d1a9SCédric Le Goater s->regs[reg] = data; 3528e00d1a9SCédric Le Goater } 3538e00d1a9SCédric Le Goater 3548e00d1a9SCédric Le Goater static void aspeed_2500_sdmc_class_init(ObjectClass *klass, void *data) 3558e00d1a9SCédric Le Goater { 3568e00d1a9SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 3578e00d1a9SCédric Le Goater AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); 3588e00d1a9SCédric Le Goater 3598e00d1a9SCédric Le Goater dc->desc = "ASPEED 2500 SDRAM Memory Controller"; 3608e00d1a9SCédric Le Goater asc->max_ram_size = 1024 << 20; 3618e00d1a9SCédric Le Goater asc->compute_conf = aspeed_2500_sdmc_compute_conf; 3628e00d1a9SCédric Le Goater asc->write = aspeed_2500_sdmc_write; 3638e00d1a9SCédric Le Goater } 3648e00d1a9SCédric Le Goater 3658e00d1a9SCédric Le Goater static const TypeInfo aspeed_2500_sdmc_info = { 3668e00d1a9SCédric Le Goater .name = TYPE_ASPEED_2500_SDMC, 3678e00d1a9SCédric Le Goater .parent = TYPE_ASPEED_SDMC, 3688e00d1a9SCédric Le Goater .class_init = aspeed_2500_sdmc_class_init, 369c2da8a8bSCédric Le Goater }; 370c2da8a8bSCédric Le Goater 371*1550d726SJoel Stanley static uint32_t aspeed_2600_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) 372*1550d726SJoel Stanley { 373*1550d726SJoel Stanley uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(3) | 374*1550d726SJoel Stanley ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) | 375*1550d726SJoel Stanley ASPEED_SDMC_DRAM_SIZE(ast2600_rambits(s)); 376*1550d726SJoel Stanley 377*1550d726SJoel Stanley /* Make sure readonly bits are kept (use ast2500 mask) */ 378*1550d726SJoel Stanley data &= ~ASPEED_SDMC_AST2500_READONLY_MASK; 379*1550d726SJoel Stanley 380*1550d726SJoel Stanley return data | fixed_conf; 381*1550d726SJoel Stanley } 382*1550d726SJoel Stanley 383*1550d726SJoel Stanley static void aspeed_2600_sdmc_write(AspeedSDMCState *s, uint32_t reg, 384*1550d726SJoel Stanley uint32_t data) 385*1550d726SJoel Stanley { 386*1550d726SJoel Stanley switch (reg) { 387*1550d726SJoel Stanley case R_CONF: 388*1550d726SJoel Stanley data = aspeed_2600_sdmc_compute_conf(s, data); 389*1550d726SJoel Stanley break; 390*1550d726SJoel Stanley case R_STATUS1: 391*1550d726SJoel Stanley /* Will never return 'busy'. 'lock status' is always set */ 392*1550d726SJoel Stanley data &= ~PHY_BUSY_STATE; 393*1550d726SJoel Stanley data |= PHY_PLL_LOCK_STATUS; 394*1550d726SJoel Stanley break; 395*1550d726SJoel Stanley case R_ECC_TEST_CTRL: 396*1550d726SJoel Stanley /* Always done, always happy */ 397*1550d726SJoel Stanley data |= ECC_TEST_FINISHED; 398*1550d726SJoel Stanley data &= ~ECC_TEST_FAIL; 399*1550d726SJoel Stanley break; 400*1550d726SJoel Stanley default: 401*1550d726SJoel Stanley break; 402*1550d726SJoel Stanley } 403*1550d726SJoel Stanley 404*1550d726SJoel Stanley s->regs[reg] = data; 405*1550d726SJoel Stanley } 406*1550d726SJoel Stanley 407*1550d726SJoel Stanley static void aspeed_2600_sdmc_class_init(ObjectClass *klass, void *data) 408*1550d726SJoel Stanley { 409*1550d726SJoel Stanley DeviceClass *dc = DEVICE_CLASS(klass); 410*1550d726SJoel Stanley AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); 411*1550d726SJoel Stanley 412*1550d726SJoel Stanley dc->desc = "ASPEED 2600 SDRAM Memory Controller"; 413*1550d726SJoel Stanley asc->max_ram_size = 2048 << 20; 414*1550d726SJoel Stanley asc->compute_conf = aspeed_2600_sdmc_compute_conf; 415*1550d726SJoel Stanley asc->write = aspeed_2600_sdmc_write; 416*1550d726SJoel Stanley } 417*1550d726SJoel Stanley 418*1550d726SJoel Stanley static const TypeInfo aspeed_2600_sdmc_info = { 419*1550d726SJoel Stanley .name = TYPE_ASPEED_2600_SDMC, 420*1550d726SJoel Stanley .parent = TYPE_ASPEED_SDMC, 421*1550d726SJoel Stanley .class_init = aspeed_2600_sdmc_class_init, 422*1550d726SJoel Stanley }; 423*1550d726SJoel Stanley 424c2da8a8bSCédric Le Goater static void aspeed_sdmc_register_types(void) 425c2da8a8bSCédric Le Goater { 426c2da8a8bSCédric Le Goater type_register_static(&aspeed_sdmc_info); 4278e00d1a9SCédric Le Goater type_register_static(&aspeed_2400_sdmc_info); 4288e00d1a9SCédric Le Goater type_register_static(&aspeed_2500_sdmc_info); 429*1550d726SJoel Stanley type_register_static(&aspeed_2600_sdmc_info); 430c2da8a8bSCédric Le Goater } 431c2da8a8bSCédric Le Goater 432c2da8a8bSCédric Le Goater type_init(aspeed_sdmc_register_types); 433