xref: /qemu/hw/misc/aspeed_sdmc.c (revision 14c179541bbf083f4b215ddb389828ad8b9d0b28)
1c2da8a8bSCédric Le Goater /*
2c2da8a8bSCédric Le Goater  * ASPEED SDRAM Memory Controller
3c2da8a8bSCédric Le Goater  *
4c2da8a8bSCédric Le Goater  * Copyright (C) 2016 IBM Corp.
5c2da8a8bSCédric Le Goater  *
6c2da8a8bSCédric Le Goater  * This code is licensed under the GPL version 2 or later.  See
7c2da8a8bSCédric Le Goater  * the COPYING file in the top-level directory.
8c2da8a8bSCédric Le Goater  */
9c2da8a8bSCédric Le Goater 
10c2da8a8bSCédric Le Goater #include "qemu/osdep.h"
11c2da8a8bSCédric Le Goater #include "qemu/log.h"
120b8fa32fSMarkus Armbruster #include "qemu/module.h"
13b2fd4545SCédric Le Goater #include "qemu/error-report.h"
14c2da8a8bSCédric Le Goater #include "hw/misc/aspeed_sdmc.h"
15c2da8a8bSCédric Le Goater #include "hw/misc/aspeed_scu.h"
16c2da8a8bSCédric Le Goater #include "hw/qdev-properties.h"
17d6454270SMarkus Armbruster #include "migration/vmstate.h"
18c2da8a8bSCédric Le Goater #include "qapi/error.h"
19c2da8a8bSCédric Le Goater #include "trace.h"
20533eb415SIgor Mammedov #include "qemu/units.h"
21533eb415SIgor Mammedov #include "qemu/cutils.h"
22533eb415SIgor Mammedov #include "qapi/visitor.h"
23c2da8a8bSCédric Le Goater 
24c2da8a8bSCédric Le Goater /* Protection Key Register */
25c2da8a8bSCédric Le Goater #define R_PROT            (0x00 / 4)
26f4ab4f8eSJoel Stanley #define   PROT_UNLOCKED      0x01
27f4ab4f8eSJoel Stanley #define   PROT_HARDLOCKED    0x10  /* AST2600 */
28f4ab4f8eSJoel Stanley #define   PROT_SOFTLOCKED    0x00
29f4ab4f8eSJoel Stanley 
30c2da8a8bSCédric Le Goater #define   PROT_KEY_UNLOCK     0xFC600309
31f4ab4f8eSJoel Stanley #define   PROT_KEY_HARDLOCK   0xDEADDEAD /* AST2600 */
32c2da8a8bSCédric Le Goater 
33c2da8a8bSCédric Le Goater /* Configuration Register */
34c2da8a8bSCédric Le Goater #define R_CONF            (0x04 / 4)
35c2da8a8bSCédric Le Goater 
3633883ce8SJoel Stanley /* Control/Status Register #1 (ast2500) */
3733883ce8SJoel Stanley #define R_STATUS1         (0x60 / 4)
3833883ce8SJoel Stanley #define   PHY_BUSY_STATE      BIT(0)
391550d726SJoel Stanley #define   PHY_PLL_LOCK_STATUS BIT(4)
4033883ce8SJoel Stanley 
41a7b4569aSJoel Stanley #define R_ECC_TEST_CTRL   (0x70 / 4)
42a7b4569aSJoel Stanley #define   ECC_TEST_FINISHED   BIT(12)
43a7b4569aSJoel Stanley #define   ECC_TEST_FAIL       BIT(13)
44a7b4569aSJoel Stanley 
45c2da8a8bSCédric Le Goater /*
46c2da8a8bSCédric Le Goater  * Configuration register Ox4 (for Aspeed AST2400 SOC)
47c2da8a8bSCédric Le Goater  *
48c2da8a8bSCédric Le Goater  * These are for the record and future use. ASPEED_SDMC_DRAM_SIZE is
49c2da8a8bSCédric Le Goater  * what we care about right now as it is checked by U-Boot to
50c2da8a8bSCédric Le Goater  * determine the RAM size.
51c2da8a8bSCédric Le Goater  */
52c2da8a8bSCédric Le Goater 
53c2da8a8bSCédric Le Goater #define ASPEED_SDMC_RESERVED            0xFFFFF800 /* 31:11 reserved */
54c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2300_COMPAT      (1 << 10)
55c2da8a8bSCédric Le Goater #define ASPEED_SDMC_SCRAMBLE_PATTERN    (1 << 9)
56c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DATA_SCRAMBLE       (1 << 8)
57c2da8a8bSCédric Le Goater #define ASPEED_SDMC_ECC_ENABLE          (1 << 7)
58c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_COMPAT          (1 << 6) /* readonly */
59c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_BANK           (1 << 5)
60c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_BURST          (1 << 4)
61c2da8a8bSCédric Le Goater #define ASPEED_SDMC_VGA_APERTURE(x)     ((x & 0x3) << 2) /* readonly */
62c2da8a8bSCédric Le Goater #define     ASPEED_SDMC_VGA_8MB             0x0
63c2da8a8bSCédric Le Goater #define     ASPEED_SDMC_VGA_16MB            0x1
64c2da8a8bSCédric Le Goater #define     ASPEED_SDMC_VGA_32MB            0x2
65c2da8a8bSCédric Le Goater #define     ASPEED_SDMC_VGA_64MB            0x3
66c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_SIZE(x)        (x & 0x3)
67c2da8a8bSCédric Le Goater #define     ASPEED_SDMC_DRAM_64MB           0x0
68c2da8a8bSCédric Le Goater #define     ASPEED_SDMC_DRAM_128MB          0x1
69c2da8a8bSCédric Le Goater #define     ASPEED_SDMC_DRAM_256MB          0x2
70c2da8a8bSCédric Le Goater #define     ASPEED_SDMC_DRAM_512MB          0x3
71c2da8a8bSCédric Le Goater 
72c2da8a8bSCédric Le Goater #define ASPEED_SDMC_READONLY_MASK                       \
73c2da8a8bSCédric Le Goater     (ASPEED_SDMC_RESERVED | ASPEED_SDMC_VGA_COMPAT |    \
74c2da8a8bSCédric Le Goater      ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB))
75c2da8a8bSCédric Le Goater /*
76c2da8a8bSCédric Le Goater  * Configuration register Ox4 (for Aspeed AST2500 SOC and higher)
77c2da8a8bSCédric Le Goater  *
78c2da8a8bSCédric Le Goater  * Incompatibilities are annotated in the list. ASPEED_SDMC_HW_VERSION
79c2da8a8bSCédric Le Goater  * should be set to 1 for the AST2500 SOC.
80c2da8a8bSCédric Le Goater  */
81c2da8a8bSCédric Le Goater #define ASPEED_SDMC_HW_VERSION(x)       ((x & 0xf) << 28) /* readonly */
82c2da8a8bSCédric Le Goater #define ASPEED_SDMC_SW_VERSION          ((x & 0xff) << 20)
83c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_INITIAL_DONE  (1 << 19)  /* readonly */
84c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_RESERVED    0x7C000 /* 18:14 reserved */
85c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_DDR4_CONF     (1 << 13)
86c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_INITIAL       (1 << 12)
87c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_RANGE_CTRL    (1 << 11)
88c2da8a8bSCédric Le Goater #define ASPEED_SDMC_CACHE_ENABLE        (1 << 10) /* differs from AST2400 */
89c2da8a8bSCédric Le Goater #define ASPEED_SDMC_DRAM_TYPE           (1 << 4)  /* differs from AST2400 */
90c2da8a8bSCédric Le Goater 
91c2da8a8bSCédric Le Goater /* DRAM size definitions differs */
92c2da8a8bSCédric Le Goater #define     ASPEED_SDMC_AST2500_128MB       0x0
93c2da8a8bSCédric Le Goater #define     ASPEED_SDMC_AST2500_256MB       0x1
94c2da8a8bSCédric Le Goater #define     ASPEED_SDMC_AST2500_512MB       0x2
95c2da8a8bSCédric Le Goater #define     ASPEED_SDMC_AST2500_1024MB      0x3
96c2da8a8bSCédric Le Goater 
971550d726SJoel Stanley #define     ASPEED_SDMC_AST2600_256MB       0x0
981550d726SJoel Stanley #define     ASPEED_SDMC_AST2600_512MB       0x1
991550d726SJoel Stanley #define     ASPEED_SDMC_AST2600_1024MB      0x2
1001550d726SJoel Stanley #define     ASPEED_SDMC_AST2600_2048MB      0x3
1011550d726SJoel Stanley 
102c2da8a8bSCédric Le Goater #define ASPEED_SDMC_AST2500_READONLY_MASK                               \
103c2da8a8bSCédric Le Goater     (ASPEED_SDMC_HW_VERSION(0xf) | ASPEED_SDMC_CACHE_INITIAL_DONE |     \
104c2da8a8bSCédric Le Goater      ASPEED_SDMC_AST2500_RESERVED | ASPEED_SDMC_VGA_COMPAT |            \
105c2da8a8bSCédric Le Goater      ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB))
106c2da8a8bSCédric Le Goater 
107c2da8a8bSCédric Le Goater static uint64_t aspeed_sdmc_read(void *opaque, hwaddr addr, unsigned size)
108c2da8a8bSCédric Le Goater {
109c2da8a8bSCédric Le Goater     AspeedSDMCState *s = ASPEED_SDMC(opaque);
110c2da8a8bSCédric Le Goater 
111c2da8a8bSCédric Le Goater     addr >>= 2;
112c2da8a8bSCédric Le Goater 
113c2da8a8bSCédric Le Goater     if (addr >= ARRAY_SIZE(s->regs)) {
114c2da8a8bSCédric Le Goater         qemu_log_mask(LOG_GUEST_ERROR,
115c2da8a8bSCédric Le Goater                       "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
116*14c17954SJoel Stanley                       __func__, addr * 4);
117c2da8a8bSCédric Le Goater         return 0;
118c2da8a8bSCédric Le Goater     }
119c2da8a8bSCédric Le Goater 
120c2da8a8bSCédric Le Goater     return s->regs[addr];
121c2da8a8bSCédric Le Goater }
122c2da8a8bSCédric Le Goater 
123c2da8a8bSCédric Le Goater static void aspeed_sdmc_write(void *opaque, hwaddr addr, uint64_t data,
124c2da8a8bSCédric Le Goater                              unsigned int size)
125c2da8a8bSCédric Le Goater {
126c2da8a8bSCédric Le Goater     AspeedSDMCState *s = ASPEED_SDMC(opaque);
1278e00d1a9SCédric Le Goater     AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s);
128c2da8a8bSCédric Le Goater 
129c2da8a8bSCédric Le Goater     addr >>= 2;
130c2da8a8bSCédric Le Goater 
131c2da8a8bSCédric Le Goater     if (addr >= ARRAY_SIZE(s->regs)) {
132c2da8a8bSCédric Le Goater         qemu_log_mask(LOG_GUEST_ERROR,
133c2da8a8bSCédric Le Goater                       "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
134c2da8a8bSCédric Le Goater                       __func__, addr);
135c2da8a8bSCédric Le Goater         return;
136c2da8a8bSCédric Le Goater     }
137c2da8a8bSCédric Le Goater 
1388e00d1a9SCédric Le Goater     asc->write(s, addr, data);
139c2da8a8bSCédric Le Goater }
140c2da8a8bSCédric Le Goater 
141c2da8a8bSCédric Le Goater static const MemoryRegionOps aspeed_sdmc_ops = {
142c2da8a8bSCédric Le Goater     .read = aspeed_sdmc_read,
143c2da8a8bSCédric Le Goater     .write = aspeed_sdmc_write,
144c2da8a8bSCédric Le Goater     .endianness = DEVICE_LITTLE_ENDIAN,
145c2da8a8bSCédric Le Goater     .valid.min_access_size = 4,
146c2da8a8bSCédric Le Goater     .valid.max_access_size = 4,
147c2da8a8bSCédric Le Goater };
148c2da8a8bSCédric Le Goater 
149c6c7cfb0SCédric Le Goater static int ast2400_rambits(AspeedSDMCState *s)
150c2da8a8bSCédric Le Goater {
151c6c7cfb0SCédric Le Goater     switch (s->ram_size >> 20) {
152c2da8a8bSCédric Le Goater     case 64:
153c2da8a8bSCédric Le Goater         return ASPEED_SDMC_DRAM_64MB;
154c2da8a8bSCédric Le Goater     case 128:
155c2da8a8bSCédric Le Goater         return ASPEED_SDMC_DRAM_128MB;
156c2da8a8bSCédric Le Goater     case 256:
157c2da8a8bSCédric Le Goater         return ASPEED_SDMC_DRAM_256MB;
158c2da8a8bSCédric Le Goater     case 512:
159c2da8a8bSCédric Le Goater         return ASPEED_SDMC_DRAM_512MB;
160c2da8a8bSCédric Le Goater     default:
161533eb415SIgor Mammedov         g_assert_not_reached();
162c2da8a8bSCédric Le Goater         break;
163c2da8a8bSCédric Le Goater     }
164c2da8a8bSCédric Le Goater }
165c2da8a8bSCédric Le Goater 
166c6c7cfb0SCédric Le Goater static int ast2500_rambits(AspeedSDMCState *s)
167c2da8a8bSCédric Le Goater {
168c6c7cfb0SCédric Le Goater     switch (s->ram_size >> 20) {
169c2da8a8bSCédric Le Goater     case 128:
170c2da8a8bSCédric Le Goater         return ASPEED_SDMC_AST2500_128MB;
171c2da8a8bSCédric Le Goater     case 256:
172c2da8a8bSCédric Le Goater         return ASPEED_SDMC_AST2500_256MB;
173c2da8a8bSCédric Le Goater     case 512:
174c2da8a8bSCédric Le Goater         return ASPEED_SDMC_AST2500_512MB;
175c2da8a8bSCédric Le Goater     case 1024:
176c2da8a8bSCédric Le Goater         return ASPEED_SDMC_AST2500_1024MB;
177c2da8a8bSCédric Le Goater     default:
178533eb415SIgor Mammedov         g_assert_not_reached();
179c2da8a8bSCédric Le Goater         break;
180c2da8a8bSCédric Le Goater     }
181c2da8a8bSCédric Le Goater }
182c2da8a8bSCédric Le Goater 
1831550d726SJoel Stanley static int ast2600_rambits(AspeedSDMCState *s)
1841550d726SJoel Stanley {
1851550d726SJoel Stanley     switch (s->ram_size >> 20) {
1861550d726SJoel Stanley     case 256:
1871550d726SJoel Stanley         return ASPEED_SDMC_AST2600_256MB;
1881550d726SJoel Stanley     case 512:
1891550d726SJoel Stanley         return ASPEED_SDMC_AST2600_512MB;
1901550d726SJoel Stanley     case 1024:
1911550d726SJoel Stanley         return ASPEED_SDMC_AST2600_1024MB;
1921550d726SJoel Stanley     case 2048:
1931550d726SJoel Stanley         return ASPEED_SDMC_AST2600_2048MB;
1941550d726SJoel Stanley     default:
195533eb415SIgor Mammedov         g_assert_not_reached();
1961550d726SJoel Stanley         break;
1971550d726SJoel Stanley     }
1981550d726SJoel Stanley }
1991550d726SJoel Stanley 
200c2da8a8bSCédric Le Goater static void aspeed_sdmc_reset(DeviceState *dev)
201c2da8a8bSCédric Le Goater {
202c2da8a8bSCédric Le Goater     AspeedSDMCState *s = ASPEED_SDMC(dev);
2038e00d1a9SCédric Le Goater     AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s);
204c2da8a8bSCédric Le Goater 
205c2da8a8bSCédric Le Goater     memset(s->regs, 0, sizeof(s->regs));
206c2da8a8bSCédric Le Goater 
207c2da8a8bSCédric Le Goater     /* Set ram size bit and defaults values */
2088e00d1a9SCédric Le Goater     s->regs[R_CONF] = asc->compute_conf(s, 0);
209*14c17954SJoel Stanley 
210*14c17954SJoel Stanley     /*
211*14c17954SJoel Stanley      * PHY status:
212*14c17954SJoel Stanley      *  - set phy status ok (set bit 1)
213*14c17954SJoel Stanley      *  - initial PVT calibration ok (clear bit 3)
214*14c17954SJoel Stanley      *  - runtime calibration ok (clear bit 5)
215*14c17954SJoel Stanley      */
216*14c17954SJoel Stanley     s->regs[0x100] = BIT(1);
217*14c17954SJoel Stanley 
218*14c17954SJoel Stanley     /* PHY eye window: set all as passing */
219*14c17954SJoel Stanley     s->regs[0x100 | (0x68 / 4)] = 0xff;
220*14c17954SJoel Stanley     s->regs[0x100 | (0x7c / 4)] = 0xff;
221*14c17954SJoel Stanley     s->regs[0x100 | (0x50 / 4)] = 0xfffffff;
222c2da8a8bSCédric Le Goater }
223c2da8a8bSCédric Le Goater 
224533eb415SIgor Mammedov static void aspeed_sdmc_get_ram_size(Object *obj, Visitor *v, const char *name,
225533eb415SIgor Mammedov                                      void *opaque, Error **errp)
226533eb415SIgor Mammedov {
227533eb415SIgor Mammedov     AspeedSDMCState *s = ASPEED_SDMC(obj);
228533eb415SIgor Mammedov     int64_t value = s->ram_size;
229533eb415SIgor Mammedov 
230533eb415SIgor Mammedov     visit_type_int(v, name, &value, errp);
231533eb415SIgor Mammedov }
232533eb415SIgor Mammedov 
233533eb415SIgor Mammedov static void aspeed_sdmc_set_ram_size(Object *obj, Visitor *v, const char *name,
234533eb415SIgor Mammedov                                      void *opaque, Error **errp)
235533eb415SIgor Mammedov {
236533eb415SIgor Mammedov     int i;
237533eb415SIgor Mammedov     char *sz;
238533eb415SIgor Mammedov     int64_t value;
239533eb415SIgor Mammedov     AspeedSDMCState *s = ASPEED_SDMC(obj);
240533eb415SIgor Mammedov     AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s);
241533eb415SIgor Mammedov 
242668f62ecSMarkus Armbruster     if (!visit_type_int(v, name, &value, errp)) {
243533eb415SIgor Mammedov         return;
244533eb415SIgor Mammedov     }
245533eb415SIgor Mammedov 
246533eb415SIgor Mammedov     for (i = 0; asc->valid_ram_sizes[i]; i++) {
247533eb415SIgor Mammedov         if (value == asc->valid_ram_sizes[i]) {
248533eb415SIgor Mammedov             s->ram_size = value;
249533eb415SIgor Mammedov             return;
250533eb415SIgor Mammedov         }
251533eb415SIgor Mammedov     }
252533eb415SIgor Mammedov 
253533eb415SIgor Mammedov     sz = size_to_str(value);
254dcfe4805SMarkus Armbruster     error_setg(errp, "Invalid RAM size %s", sz);
255533eb415SIgor Mammedov     g_free(sz);
256533eb415SIgor Mammedov }
257533eb415SIgor Mammedov 
258533eb415SIgor Mammedov static void aspeed_sdmc_initfn(Object *obj)
259533eb415SIgor Mammedov {
260533eb415SIgor Mammedov     object_property_add(obj, "ram-size", "int",
261533eb415SIgor Mammedov                         aspeed_sdmc_get_ram_size, aspeed_sdmc_set_ram_size,
262d2623129SMarkus Armbruster                         NULL, NULL);
263533eb415SIgor Mammedov }
264533eb415SIgor Mammedov 
265c2da8a8bSCédric Le Goater static void aspeed_sdmc_realize(DeviceState *dev, Error **errp)
266c2da8a8bSCédric Le Goater {
267c2da8a8bSCédric Le Goater     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
268c2da8a8bSCédric Le Goater     AspeedSDMCState *s = ASPEED_SDMC(dev);
2698e00d1a9SCédric Le Goater     AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s);
270c2da8a8bSCédric Le Goater 
271ca05a240SPhilippe Mathieu-Daudé     assert(asc->max_ram_size < 4 * GiB); /* 32-bit address bus */
2728e00d1a9SCédric Le Goater     s->max_ram_size = asc->max_ram_size;
2733755f9e3SCédric Le Goater 
274c2da8a8bSCédric Le Goater     memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_sdmc_ops, s,
275c2da8a8bSCédric Le Goater                           TYPE_ASPEED_SDMC, 0x1000);
276c2da8a8bSCédric Le Goater     sysbus_init_mmio(sbd, &s->iomem);
277c2da8a8bSCédric Le Goater }
278c2da8a8bSCédric Le Goater 
279c2da8a8bSCédric Le Goater static const VMStateDescription vmstate_aspeed_sdmc = {
280c2da8a8bSCédric Le Goater     .name = "aspeed.sdmc",
281c2da8a8bSCédric Le Goater     .version_id = 1,
282c2da8a8bSCédric Le Goater     .minimum_version_id = 1,
283c2da8a8bSCédric Le Goater     .fields = (VMStateField[]) {
284c2da8a8bSCédric Le Goater         VMSTATE_UINT32_ARRAY(regs, AspeedSDMCState, ASPEED_SDMC_NR_REGS),
285c2da8a8bSCédric Le Goater         VMSTATE_END_OF_LIST()
286c2da8a8bSCédric Le Goater     }
287c2da8a8bSCédric Le Goater };
288c2da8a8bSCédric Le Goater 
289c2da8a8bSCédric Le Goater static Property aspeed_sdmc_properties[] = {
290ebe31c0aSCédric Le Goater     DEFINE_PROP_UINT64("max-ram-size", AspeedSDMCState, max_ram_size, 0),
291c2da8a8bSCédric Le Goater     DEFINE_PROP_END_OF_LIST(),
292c2da8a8bSCédric Le Goater };
293c2da8a8bSCédric Le Goater 
294c2da8a8bSCédric Le Goater static void aspeed_sdmc_class_init(ObjectClass *klass, void *data)
295c2da8a8bSCédric Le Goater {
296c2da8a8bSCédric Le Goater     DeviceClass *dc = DEVICE_CLASS(klass);
297c2da8a8bSCédric Le Goater     dc->realize = aspeed_sdmc_realize;
298c2da8a8bSCédric Le Goater     dc->reset = aspeed_sdmc_reset;
299c2da8a8bSCédric Le Goater     dc->desc = "ASPEED SDRAM Memory Controller";
300c2da8a8bSCédric Le Goater     dc->vmsd = &vmstate_aspeed_sdmc;
3014f67d30bSMarc-André Lureau     device_class_set_props(dc, aspeed_sdmc_properties);
302c2da8a8bSCédric Le Goater }
303c2da8a8bSCédric Le Goater 
304c2da8a8bSCédric Le Goater static const TypeInfo aspeed_sdmc_info = {
305c2da8a8bSCédric Le Goater     .name = TYPE_ASPEED_SDMC,
306c2da8a8bSCédric Le Goater     .parent = TYPE_SYS_BUS_DEVICE,
307c2da8a8bSCédric Le Goater     .instance_size = sizeof(AspeedSDMCState),
308533eb415SIgor Mammedov     .instance_init = aspeed_sdmc_initfn,
309c2da8a8bSCédric Le Goater     .class_init = aspeed_sdmc_class_init,
3108e00d1a9SCédric Le Goater     .class_size = sizeof(AspeedSDMCClass),
3118e00d1a9SCédric Le Goater     .abstract   = true,
3128e00d1a9SCédric Le Goater };
3138e00d1a9SCédric Le Goater 
3148e00d1a9SCédric Le Goater static uint32_t aspeed_2400_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data)
3158e00d1a9SCédric Le Goater {
3168e00d1a9SCédric Le Goater     uint32_t fixed_conf = ASPEED_SDMC_VGA_COMPAT |
3178e00d1a9SCédric Le Goater         ASPEED_SDMC_DRAM_SIZE(ast2400_rambits(s));
3188e00d1a9SCédric Le Goater 
3198e00d1a9SCédric Le Goater     /* Make sure readonly bits are kept */
3208e00d1a9SCédric Le Goater     data &= ~ASPEED_SDMC_READONLY_MASK;
3218e00d1a9SCédric Le Goater 
3228e00d1a9SCédric Le Goater     return data | fixed_conf;
3238e00d1a9SCédric Le Goater }
3248e00d1a9SCédric Le Goater 
3258e00d1a9SCédric Le Goater static void aspeed_2400_sdmc_write(AspeedSDMCState *s, uint32_t reg,
3268e00d1a9SCédric Le Goater                                    uint32_t data)
3278e00d1a9SCédric Le Goater {
328f4ab4f8eSJoel Stanley     if (reg == R_PROT) {
329f4ab4f8eSJoel Stanley         s->regs[reg] = (data == PROT_KEY_UNLOCK) ? PROT_UNLOCKED : PROT_SOFTLOCKED;
330f4ab4f8eSJoel Stanley         return;
331f4ab4f8eSJoel Stanley     }
332f4ab4f8eSJoel Stanley 
333f4ab4f8eSJoel Stanley     if (!s->regs[R_PROT]) {
334f4ab4f8eSJoel Stanley         qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked!\n", __func__);
335f4ab4f8eSJoel Stanley         return;
336f4ab4f8eSJoel Stanley     }
337f4ab4f8eSJoel Stanley 
3388e00d1a9SCédric Le Goater     switch (reg) {
3398e00d1a9SCédric Le Goater     case R_CONF:
3408e00d1a9SCédric Le Goater         data = aspeed_2400_sdmc_compute_conf(s, data);
3418e00d1a9SCédric Le Goater         break;
3428e00d1a9SCédric Le Goater     default:
3438e00d1a9SCédric Le Goater         break;
3448e00d1a9SCédric Le Goater     }
3458e00d1a9SCédric Le Goater 
3468e00d1a9SCédric Le Goater     s->regs[reg] = data;
3478e00d1a9SCédric Le Goater }
3488e00d1a9SCédric Le Goater 
349533eb415SIgor Mammedov static const uint64_t
350533eb415SIgor Mammedov aspeed_2400_ram_sizes[] = { 64 * MiB, 128 * MiB, 256 * MiB, 512 * MiB, 0};
351533eb415SIgor Mammedov 
3528e00d1a9SCédric Le Goater static void aspeed_2400_sdmc_class_init(ObjectClass *klass, void *data)
3538e00d1a9SCédric Le Goater {
3548e00d1a9SCédric Le Goater     DeviceClass *dc = DEVICE_CLASS(klass);
3558e00d1a9SCédric Le Goater     AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass);
3568e00d1a9SCédric Le Goater 
3578e00d1a9SCédric Le Goater     dc->desc = "ASPEED 2400 SDRAM Memory Controller";
358ca05a240SPhilippe Mathieu-Daudé     asc->max_ram_size = 512 * MiB;
3598e00d1a9SCédric Le Goater     asc->compute_conf = aspeed_2400_sdmc_compute_conf;
3608e00d1a9SCédric Le Goater     asc->write = aspeed_2400_sdmc_write;
361533eb415SIgor Mammedov     asc->valid_ram_sizes = aspeed_2400_ram_sizes;
3628e00d1a9SCédric Le Goater }
3638e00d1a9SCédric Le Goater 
3648e00d1a9SCédric Le Goater static const TypeInfo aspeed_2400_sdmc_info = {
3658e00d1a9SCédric Le Goater     .name = TYPE_ASPEED_2400_SDMC,
3668e00d1a9SCédric Le Goater     .parent = TYPE_ASPEED_SDMC,
3678e00d1a9SCédric Le Goater     .class_init = aspeed_2400_sdmc_class_init,
3688e00d1a9SCédric Le Goater };
3698e00d1a9SCédric Le Goater 
3708e00d1a9SCédric Le Goater static uint32_t aspeed_2500_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data)
3718e00d1a9SCédric Le Goater {
3728e00d1a9SCédric Le Goater     uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(1) |
3738e00d1a9SCédric Le Goater         ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) |
3748e00d1a9SCédric Le Goater         ASPEED_SDMC_CACHE_INITIAL_DONE |
3758e00d1a9SCédric Le Goater         ASPEED_SDMC_DRAM_SIZE(ast2500_rambits(s));
3768e00d1a9SCédric Le Goater 
3778e00d1a9SCédric Le Goater     /* Make sure readonly bits are kept */
3788e00d1a9SCédric Le Goater     data &= ~ASPEED_SDMC_AST2500_READONLY_MASK;
3798e00d1a9SCédric Le Goater 
3808e00d1a9SCédric Le Goater     return data | fixed_conf;
3818e00d1a9SCédric Le Goater }
3828e00d1a9SCédric Le Goater 
3838e00d1a9SCédric Le Goater static void aspeed_2500_sdmc_write(AspeedSDMCState *s, uint32_t reg,
3848e00d1a9SCédric Le Goater                                    uint32_t data)
3858e00d1a9SCédric Le Goater {
386f4ab4f8eSJoel Stanley     if (reg == R_PROT) {
387f4ab4f8eSJoel Stanley         s->regs[reg] = (data == PROT_KEY_UNLOCK) ? PROT_UNLOCKED : PROT_SOFTLOCKED;
388f4ab4f8eSJoel Stanley         return;
389f4ab4f8eSJoel Stanley     }
390f4ab4f8eSJoel Stanley 
391f4ab4f8eSJoel Stanley     if (!s->regs[R_PROT]) {
392f4ab4f8eSJoel Stanley         qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked!\n", __func__);
393f4ab4f8eSJoel Stanley         return;
394f4ab4f8eSJoel Stanley     }
395f4ab4f8eSJoel Stanley 
3968e00d1a9SCédric Le Goater     switch (reg) {
3978e00d1a9SCédric Le Goater     case R_CONF:
3988e00d1a9SCédric Le Goater         data = aspeed_2500_sdmc_compute_conf(s, data);
3998e00d1a9SCédric Le Goater         break;
4008e00d1a9SCédric Le Goater     case R_STATUS1:
4018e00d1a9SCédric Le Goater         /* Will never return 'busy' */
4028e00d1a9SCédric Le Goater         data &= ~PHY_BUSY_STATE;
4038e00d1a9SCédric Le Goater         break;
4048e00d1a9SCédric Le Goater     case R_ECC_TEST_CTRL:
4058e00d1a9SCédric Le Goater         /* Always done, always happy */
4068e00d1a9SCédric Le Goater         data |= ECC_TEST_FINISHED;
4078e00d1a9SCédric Le Goater         data &= ~ECC_TEST_FAIL;
4088e00d1a9SCédric Le Goater         break;
4098e00d1a9SCédric Le Goater     default:
4108e00d1a9SCédric Le Goater         break;
4118e00d1a9SCédric Le Goater     }
4128e00d1a9SCédric Le Goater 
4138e00d1a9SCédric Le Goater     s->regs[reg] = data;
4148e00d1a9SCédric Le Goater }
4158e00d1a9SCédric Le Goater 
416533eb415SIgor Mammedov static const uint64_t
417533eb415SIgor Mammedov aspeed_2500_ram_sizes[] = { 128 * MiB, 256 * MiB, 512 * MiB, 1024 * MiB, 0};
418533eb415SIgor Mammedov 
4198e00d1a9SCédric Le Goater static void aspeed_2500_sdmc_class_init(ObjectClass *klass, void *data)
4208e00d1a9SCédric Le Goater {
4218e00d1a9SCédric Le Goater     DeviceClass *dc = DEVICE_CLASS(klass);
4228e00d1a9SCédric Le Goater     AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass);
4238e00d1a9SCédric Le Goater 
4248e00d1a9SCédric Le Goater     dc->desc = "ASPEED 2500 SDRAM Memory Controller";
425ca05a240SPhilippe Mathieu-Daudé     asc->max_ram_size = 1 * GiB;
4268e00d1a9SCédric Le Goater     asc->compute_conf = aspeed_2500_sdmc_compute_conf;
4278e00d1a9SCédric Le Goater     asc->write = aspeed_2500_sdmc_write;
428533eb415SIgor Mammedov     asc->valid_ram_sizes = aspeed_2500_ram_sizes;
4298e00d1a9SCédric Le Goater }
4308e00d1a9SCédric Le Goater 
4318e00d1a9SCédric Le Goater static const TypeInfo aspeed_2500_sdmc_info = {
4328e00d1a9SCédric Le Goater     .name = TYPE_ASPEED_2500_SDMC,
4338e00d1a9SCédric Le Goater     .parent = TYPE_ASPEED_SDMC,
4348e00d1a9SCédric Le Goater     .class_init = aspeed_2500_sdmc_class_init,
435c2da8a8bSCédric Le Goater };
436c2da8a8bSCédric Le Goater 
4371550d726SJoel Stanley static uint32_t aspeed_2600_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data)
4381550d726SJoel Stanley {
4391550d726SJoel Stanley     uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(3) |
4401550d726SJoel Stanley         ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) |
4411550d726SJoel Stanley         ASPEED_SDMC_DRAM_SIZE(ast2600_rambits(s));
4421550d726SJoel Stanley 
4431550d726SJoel Stanley     /* Make sure readonly bits are kept (use ast2500 mask) */
4441550d726SJoel Stanley     data &= ~ASPEED_SDMC_AST2500_READONLY_MASK;
4451550d726SJoel Stanley 
4461550d726SJoel Stanley     return data | fixed_conf;
4471550d726SJoel Stanley }
4481550d726SJoel Stanley 
4491550d726SJoel Stanley static void aspeed_2600_sdmc_write(AspeedSDMCState *s, uint32_t reg,
4501550d726SJoel Stanley                                    uint32_t data)
4511550d726SJoel Stanley {
452f4ab4f8eSJoel Stanley     if (s->regs[R_PROT] == PROT_HARDLOCKED) {
453f4ab4f8eSJoel Stanley         qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked until system reset!\n",
454f4ab4f8eSJoel Stanley                 __func__);
455f4ab4f8eSJoel Stanley         return;
456f4ab4f8eSJoel Stanley     }
457f4ab4f8eSJoel Stanley 
458f4ab4f8eSJoel Stanley     if (reg != R_PROT && s->regs[R_PROT] == PROT_SOFTLOCKED) {
459*14c17954SJoel Stanley         qemu_log_mask(LOG_GUEST_ERROR,
460*14c17954SJoel Stanley                       "%s: SDMC is locked! (write to MCR%02x blocked)\n",
461*14c17954SJoel Stanley                       __func__, reg * 4);
462f4ab4f8eSJoel Stanley         return;
463f4ab4f8eSJoel Stanley     }
464f4ab4f8eSJoel Stanley 
4651550d726SJoel Stanley     switch (reg) {
466f4ab4f8eSJoel Stanley     case R_PROT:
467f4ab4f8eSJoel Stanley         if (data == PROT_KEY_UNLOCK)  {
468f4ab4f8eSJoel Stanley             data = PROT_UNLOCKED;
469f4ab4f8eSJoel Stanley         } else if (data == PROT_KEY_HARDLOCK) {
470f4ab4f8eSJoel Stanley             data = PROT_HARDLOCKED;
471f4ab4f8eSJoel Stanley         } else {
472f4ab4f8eSJoel Stanley             data = PROT_SOFTLOCKED;
473f4ab4f8eSJoel Stanley         }
474f4ab4f8eSJoel Stanley         break;
4751550d726SJoel Stanley     case R_CONF:
4761550d726SJoel Stanley         data = aspeed_2600_sdmc_compute_conf(s, data);
4771550d726SJoel Stanley         break;
4781550d726SJoel Stanley     case R_STATUS1:
4791550d726SJoel Stanley         /* Will never return 'busy'. 'lock status' is always set */
4801550d726SJoel Stanley         data &= ~PHY_BUSY_STATE;
4811550d726SJoel Stanley         data |= PHY_PLL_LOCK_STATUS;
4821550d726SJoel Stanley         break;
4831550d726SJoel Stanley     case R_ECC_TEST_CTRL:
4841550d726SJoel Stanley         /* Always done, always happy */
4851550d726SJoel Stanley         data |= ECC_TEST_FINISHED;
4861550d726SJoel Stanley         data &= ~ECC_TEST_FAIL;
4871550d726SJoel Stanley         break;
4881550d726SJoel Stanley     default:
4891550d726SJoel Stanley         break;
4901550d726SJoel Stanley     }
4911550d726SJoel Stanley 
4921550d726SJoel Stanley     s->regs[reg] = data;
4931550d726SJoel Stanley }
4941550d726SJoel Stanley 
495533eb415SIgor Mammedov static const uint64_t
496533eb415SIgor Mammedov aspeed_2600_ram_sizes[] = { 256 * MiB, 512 * MiB, 1024 * MiB, 2048 * MiB, 0};
497533eb415SIgor Mammedov 
4981550d726SJoel Stanley static void aspeed_2600_sdmc_class_init(ObjectClass *klass, void *data)
4991550d726SJoel Stanley {
5001550d726SJoel Stanley     DeviceClass *dc = DEVICE_CLASS(klass);
5011550d726SJoel Stanley     AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass);
5021550d726SJoel Stanley 
5031550d726SJoel Stanley     dc->desc = "ASPEED 2600 SDRAM Memory Controller";
504ca05a240SPhilippe Mathieu-Daudé     asc->max_ram_size = 2 * GiB;
5051550d726SJoel Stanley     asc->compute_conf = aspeed_2600_sdmc_compute_conf;
5061550d726SJoel Stanley     asc->write = aspeed_2600_sdmc_write;
507533eb415SIgor Mammedov     asc->valid_ram_sizes = aspeed_2600_ram_sizes;
5081550d726SJoel Stanley }
5091550d726SJoel Stanley 
5101550d726SJoel Stanley static const TypeInfo aspeed_2600_sdmc_info = {
5111550d726SJoel Stanley     .name = TYPE_ASPEED_2600_SDMC,
5121550d726SJoel Stanley     .parent = TYPE_ASPEED_SDMC,
5131550d726SJoel Stanley     .class_init = aspeed_2600_sdmc_class_init,
5141550d726SJoel Stanley };
5151550d726SJoel Stanley 
516c2da8a8bSCédric Le Goater static void aspeed_sdmc_register_types(void)
517c2da8a8bSCédric Le Goater {
518c2da8a8bSCédric Le Goater     type_register_static(&aspeed_sdmc_info);
5198e00d1a9SCédric Le Goater     type_register_static(&aspeed_2400_sdmc_info);
5208e00d1a9SCédric Le Goater     type_register_static(&aspeed_2500_sdmc_info);
5211550d726SJoel Stanley     type_register_static(&aspeed_2600_sdmc_info);
522c2da8a8bSCédric Le Goater }
523c2da8a8bSCédric Le Goater 
524c2da8a8bSCédric Le Goater type_init(aspeed_sdmc_register_types);
525