xref: /qemu/hw/misc/aspeed_scu.c (revision 513823e7521a09ed7ad1e32e6454bac3b2cbf52d)
1 /*
2  * ASPEED System Control Unit
3  *
4  * Andrew Jeffery <andrew@aj.id.au>
5  *
6  * Copyright 2016 IBM Corp.
7  *
8  * This code is licensed under the GPL version 2 or later.  See
9  * the COPYING file in the top-level directory.
10  */
11 
12 #include "qemu/osdep.h"
13 #include "hw/misc/aspeed_scu.h"
14 #include "hw/qdev-properties.h"
15 #include "migration/vmstate.h"
16 #include "qapi/error.h"
17 #include "qapi/visitor.h"
18 #include "qemu/bitops.h"
19 #include "qemu/log.h"
20 #include "qemu/guest-random.h"
21 #include "qemu/module.h"
22 #include "trace.h"
23 
24 #define TO_REG(offset) ((offset) >> 2)
25 
26 #define PROT_KEY             TO_REG(0x00)
27 #define SYS_RST_CTRL         TO_REG(0x04)
28 #define CLK_SEL              TO_REG(0x08)
29 #define CLK_STOP_CTRL        TO_REG(0x0C)
30 #define FREQ_CNTR_CTRL       TO_REG(0x10)
31 #define FREQ_CNTR_EVAL       TO_REG(0x14)
32 #define IRQ_CTRL             TO_REG(0x18)
33 #define D2PLL_PARAM          TO_REG(0x1C)
34 #define MPLL_PARAM           TO_REG(0x20)
35 #define HPLL_PARAM           TO_REG(0x24)
36 #define FREQ_CNTR_RANGE      TO_REG(0x28)
37 #define MISC_CTRL1           TO_REG(0x2C)
38 #define PCI_CTRL1            TO_REG(0x30)
39 #define PCI_CTRL2            TO_REG(0x34)
40 #define PCI_CTRL3            TO_REG(0x38)
41 #define SYS_RST_STATUS       TO_REG(0x3C)
42 #define SOC_SCRATCH1         TO_REG(0x40)
43 #define SOC_SCRATCH2         TO_REG(0x44)
44 #define MAC_CLK_DELAY        TO_REG(0x48)
45 #define MISC_CTRL2           TO_REG(0x4C)
46 #define VGA_SCRATCH1         TO_REG(0x50)
47 #define VGA_SCRATCH2         TO_REG(0x54)
48 #define VGA_SCRATCH3         TO_REG(0x58)
49 #define VGA_SCRATCH4         TO_REG(0x5C)
50 #define VGA_SCRATCH5         TO_REG(0x60)
51 #define VGA_SCRATCH6         TO_REG(0x64)
52 #define VGA_SCRATCH7         TO_REG(0x68)
53 #define VGA_SCRATCH8         TO_REG(0x6C)
54 #define HW_STRAP1            TO_REG(0x70)
55 #define RNG_CTRL             TO_REG(0x74)
56 #define RNG_DATA             TO_REG(0x78)
57 #define SILICON_REV          TO_REG(0x7C)
58 #define PINMUX_CTRL1         TO_REG(0x80)
59 #define PINMUX_CTRL2         TO_REG(0x84)
60 #define PINMUX_CTRL3         TO_REG(0x88)
61 #define PINMUX_CTRL4         TO_REG(0x8C)
62 #define PINMUX_CTRL5         TO_REG(0x90)
63 #define PINMUX_CTRL6         TO_REG(0x94)
64 #define WDT_RST_CTRL         TO_REG(0x9C)
65 #define PINMUX_CTRL7         TO_REG(0xA0)
66 #define PINMUX_CTRL8         TO_REG(0xA4)
67 #define PINMUX_CTRL9         TO_REG(0xA8)
68 #define WAKEUP_EN            TO_REG(0xC0)
69 #define WAKEUP_CTRL          TO_REG(0xC4)
70 #define HW_STRAP2            TO_REG(0xD0)
71 #define FREE_CNTR4           TO_REG(0xE0)
72 #define FREE_CNTR4_EXT       TO_REG(0xE4)
73 #define CPU2_CTRL            TO_REG(0x100)
74 #define CPU2_BASE_SEG1       TO_REG(0x104)
75 #define CPU2_BASE_SEG2       TO_REG(0x108)
76 #define CPU2_BASE_SEG3       TO_REG(0x10C)
77 #define CPU2_BASE_SEG4       TO_REG(0x110)
78 #define CPU2_BASE_SEG5       TO_REG(0x114)
79 #define CPU2_CACHE_CTRL      TO_REG(0x118)
80 #define CHIP_ID0             TO_REG(0x150)
81 #define CHIP_ID1             TO_REG(0x154)
82 #define UART_HPLL_CLK        TO_REG(0x160)
83 #define PCIE_CTRL            TO_REG(0x180)
84 #define BMC_MMIO_CTRL        TO_REG(0x184)
85 #define RELOC_DECODE_BASE1   TO_REG(0x188)
86 #define RELOC_DECODE_BASE2   TO_REG(0x18C)
87 #define MAILBOX_DECODE_BASE  TO_REG(0x190)
88 #define SRAM_DECODE_BASE1    TO_REG(0x194)
89 #define SRAM_DECODE_BASE2    TO_REG(0x198)
90 #define BMC_REV              TO_REG(0x19C)
91 #define BMC_DEV_ID           TO_REG(0x1A4)
92 
93 #define AST2600_PROT_KEY          TO_REG(0x00)
94 #define AST2600_SILICON_REV       TO_REG(0x04)
95 #define AST2600_SILICON_REV2      TO_REG(0x14)
96 #define AST2600_SYS_RST_CTRL      TO_REG(0x40)
97 #define AST2600_SYS_RST_CTRL_CLR  TO_REG(0x44)
98 #define AST2600_SYS_RST_CTRL2     TO_REG(0x50)
99 #define AST2600_SYS_RST_CTRL2_CLR TO_REG(0x54)
100 #define AST2600_CLK_STOP_CTRL     TO_REG(0x80)
101 #define AST2600_CLK_STOP_CTRL_CLR TO_REG(0x84)
102 #define AST2600_CLK_STOP_CTRL2     TO_REG(0x90)
103 #define AST2600_CLK_STOP_CTRL2_CLR TO_REG(0x94)
104 #define AST2600_DEBUG_CTRL        TO_REG(0xC8)
105 #define AST2600_DEBUG_CTRL2       TO_REG(0xD8)
106 #define AST2600_SDRAM_HANDSHAKE   TO_REG(0x100)
107 #define AST2600_HPLL_PARAM        TO_REG(0x200)
108 #define AST2600_HPLL_EXT          TO_REG(0x204)
109 #define AST2600_APLL_PARAM        TO_REG(0x210)
110 #define AST2600_APLL_EXT          TO_REG(0x214)
111 #define AST2600_MPLL_PARAM        TO_REG(0x220)
112 #define AST2600_MPLL_EXT          TO_REG(0x224)
113 #define AST2600_EPLL_PARAM        TO_REG(0x240)
114 #define AST2600_EPLL_EXT          TO_REG(0x244)
115 #define AST2600_DPLL_PARAM        TO_REG(0x260)
116 #define AST2600_DPLL_EXT          TO_REG(0x264)
117 #define AST2600_CLK_SEL           TO_REG(0x300)
118 #define AST2600_CLK_SEL2          TO_REG(0x304)
119 #define AST2600_CLK_SEL3          TO_REG(0x308)
120 #define AST2600_CLK_SEL4          TO_REG(0x310)
121 #define AST2600_CLK_SEL5          TO_REG(0x314)
122 #define AST2600_UARTCLK           TO_REG(0x338)
123 #define AST2600_HUARTCLK          TO_REG(0x33C)
124 #define AST2600_HW_STRAP1         TO_REG(0x500)
125 #define AST2600_HW_STRAP1_CLR     TO_REG(0x504)
126 #define AST2600_HW_STRAP1_PROT    TO_REG(0x508)
127 #define AST2600_HW_STRAP2         TO_REG(0x510)
128 #define AST2600_HW_STRAP2_CLR     TO_REG(0x514)
129 #define AST2600_HW_STRAP2_PROT    TO_REG(0x518)
130 #define AST2600_RNG_CTRL          TO_REG(0x524)
131 #define AST2600_RNG_DATA          TO_REG(0x540)
132 #define AST2600_CHIP_ID0          TO_REG(0x5B0)
133 #define AST2600_CHIP_ID1          TO_REG(0x5B4)
134 
135 #define AST2600_CLK TO_REG(0x40)
136 
137 #define AST2700_SILICON_REV       TO_REG(0x00)
138 #define AST2700_HW_STRAP1         TO_REG(0x10)
139 #define AST2700_HW_STRAP1_CLR     TO_REG(0x14)
140 #define AST2700_HW_STRAP1_LOCK    TO_REG(0x20)
141 #define AST2700_HW_STRAP1_SEC1    TO_REG(0x24)
142 #define AST2700_HW_STRAP1_SEC2    TO_REG(0x28)
143 #define AST2700_HW_STRAP1_SEC3    TO_REG(0x2C)
144 
145 #define AST2700_SCU_CLK_SEL_1       TO_REG(0x280)
146 #define AST2700_SCU_HPLL_PARAM      TO_REG(0x300)
147 #define AST2700_SCU_HPLL_EXT_PARAM  TO_REG(0x304)
148 #define AST2700_SCU_DPLL_PARAM      TO_REG(0x308)
149 #define AST2700_SCU_DPLL_EXT_PARAM  TO_REG(0x30c)
150 #define AST2700_SCU_MPLL_PARAM      TO_REG(0x310)
151 #define AST2700_SCU_MPLL_EXT_PARAM  TO_REG(0x314)
152 #define AST2700_SCU_D1CLK_PARAM     TO_REG(0x320)
153 #define AST2700_SCU_D2CLK_PARAM     TO_REG(0x330)
154 #define AST2700_SCU_CRT1CLK_PARAM   TO_REG(0x340)
155 #define AST2700_SCU_CRT2CLK_PARAM   TO_REG(0x350)
156 #define AST2700_SCU_MPHYCLK_PARAM   TO_REG(0x360)
157 #define AST2700_SCU_FREQ_CNTR       TO_REG(0x3b0)
158 #define AST2700_SCU_CPU_SCRATCH_0   TO_REG(0x780)
159 #define AST2700_SCU_CPU_SCRATCH_1   TO_REG(0x784)
160 
161 #define AST2700_SCUIO_CLK_STOP_CTL_1    TO_REG(0x240)
162 #define AST2700_SCUIO_CLK_STOP_CLR_1    TO_REG(0x244)
163 #define AST2700_SCUIO_CLK_STOP_CTL_2    TO_REG(0x260)
164 #define AST2700_SCUIO_CLK_STOP_CLR_2    TO_REG(0x264)
165 #define AST2700_SCUIO_CLK_SEL_1         TO_REG(0x280)
166 #define AST2700_SCUIO_CLK_SEL_2         TO_REG(0x284)
167 #define AST2700_SCUIO_HPLL_PARAM        TO_REG(0x300)
168 #define AST2700_SCUIO_HPLL_EXT_PARAM    TO_REG(0x304)
169 #define AST2700_SCUIO_APLL_PARAM        TO_REG(0x310)
170 #define AST2700_SCUIO_APLL_EXT_PARAM    TO_REG(0x314)
171 #define AST2700_SCUIO_DPLL_PARAM        TO_REG(0x320)
172 #define AST2700_SCUIO_DPLL_EXT_PARAM    TO_REG(0x324)
173 #define AST2700_SCUIO_DPLL_PARAM_READ   TO_REG(0x328)
174 #define AST2700_SCUIO_DPLL_EXT_PARAM_READ TO_REG(0x32c)
175 #define AST2700_SCUIO_UARTCLK_GEN       TO_REG(0x330)
176 #define AST2700_SCUIO_HUARTCLK_GEN      TO_REG(0x334)
177 #define AST2700_SCUIO_CLK_DUTY_MEAS_RST TO_REG(0x388)
178 
179 #define SCU_IO_REGION_SIZE 0x1000
180 
181 static const uint32_t ast2400_a0_resets[ASPEED_SCU_NR_REGS] = {
182      [SYS_RST_CTRL]    = 0xFFCFFEDCU,
183      [CLK_SEL]         = 0xF3F40000U,
184      [CLK_STOP_CTRL]   = 0x19FC3E8BU,
185      [D2PLL_PARAM]     = 0x00026108U,
186      [MPLL_PARAM]      = 0x00030291U,
187      [HPLL_PARAM]      = 0x00000291U,
188      [MISC_CTRL1]      = 0x00000010U,
189      [PCI_CTRL1]       = 0x20001A03U,
190      [PCI_CTRL2]       = 0x20001A03U,
191      [PCI_CTRL3]       = 0x04000030U,
192      [SYS_RST_STATUS]  = 0x00000001U,
193      [SOC_SCRATCH1]    = 0x000000C0U, /* SoC completed DRAM init */
194      [MISC_CTRL2]      = 0x00000023U,
195      [RNG_CTRL]        = 0x0000000EU,
196      [PINMUX_CTRL2]    = 0x0000F000U,
197      [PINMUX_CTRL3]    = 0x01000000U,
198      [PINMUX_CTRL4]    = 0x000000FFU,
199      [PINMUX_CTRL5]    = 0x0000A000U,
200      [WDT_RST_CTRL]    = 0x003FFFF3U,
201      [PINMUX_CTRL8]    = 0xFFFF0000U,
202      [PINMUX_CTRL9]    = 0x000FFFFFU,
203      [FREE_CNTR4]      = 0x000000FFU,
204      [FREE_CNTR4_EXT]  = 0x000000FFU,
205      [CPU2_BASE_SEG1]  = 0x80000000U,
206      [CPU2_BASE_SEG4]  = 0x1E600000U,
207      [CPU2_BASE_SEG5]  = 0xC0000000U,
208      [UART_HPLL_CLK]   = 0x00001903U,
209      [PCIE_CTRL]       = 0x0000007BU,
210      [BMC_DEV_ID]      = 0x00002402U
211 };
212 
213 /* SCU70 bit 23: 0 24Mhz. bit 11:9: 0b001 AXI:ABH ratio 2:1 */
214 /* AST2500 revision A1 */
215 
216 static const uint32_t ast2500_a1_resets[ASPEED_SCU_NR_REGS] = {
217      [SYS_RST_CTRL]    = 0xFFCFFEDCU,
218      [CLK_SEL]         = 0xF3F40000U,
219      [CLK_STOP_CTRL]   = 0x19FC3E8BU,
220      [D2PLL_PARAM]     = 0x00026108U,
221      [MPLL_PARAM]      = 0x00030291U,
222      [HPLL_PARAM]      = 0x93000400U,
223      [MISC_CTRL1]      = 0x00000010U,
224      [PCI_CTRL1]       = 0x20001A03U,
225      [PCI_CTRL2]       = 0x20001A03U,
226      [PCI_CTRL3]       = 0x04000030U,
227      [SYS_RST_STATUS]  = 0x00000001U,
228      [SOC_SCRATCH1]    = 0x000000C0U, /* SoC completed DRAM init */
229      [MISC_CTRL2]      = 0x00000023U,
230      [RNG_CTRL]        = 0x0000000EU,
231      [PINMUX_CTRL2]    = 0x0000F000U,
232      [PINMUX_CTRL3]    = 0x03000000U,
233      [PINMUX_CTRL4]    = 0x00000000U,
234      [PINMUX_CTRL5]    = 0x0000A000U,
235      [WDT_RST_CTRL]    = 0x023FFFF3U,
236      [PINMUX_CTRL8]    = 0xFFFF0000U,
237      [PINMUX_CTRL9]    = 0x000FFFFFU,
238      [FREE_CNTR4]      = 0x000000FFU,
239      [FREE_CNTR4_EXT]  = 0x000000FFU,
240      [CPU2_BASE_SEG1]  = 0x80000000U,
241      [CPU2_BASE_SEG4]  = 0x1E600000U,
242      [CPU2_BASE_SEG5]  = 0xC0000000U,
243      [CHIP_ID0]        = 0x1234ABCDU,
244      [CHIP_ID1]        = 0x88884444U,
245      [UART_HPLL_CLK]   = 0x00001903U,
246      [PCIE_CTRL]       = 0x0000007BU,
247      [BMC_DEV_ID]      = 0x00002402U
248 };
249 
250 static uint32_t aspeed_scu_get_random(void)
251 {
252     uint32_t num;
253     qemu_guest_getrandom_nofail(&num, sizeof(num));
254     return num;
255 }
256 
257 uint32_t aspeed_scu_get_apb_freq(AspeedSCUState *s)
258 {
259     return ASPEED_SCU_GET_CLASS(s)->get_apb(s);
260 }
261 
262 static uint32_t aspeed_2400_scu_get_apb_freq(AspeedSCUState *s)
263 {
264     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(s);
265     uint32_t hpll = asc->calc_hpll(s, s->regs[HPLL_PARAM]);
266 
267     return hpll / (SCU_CLK_GET_PCLK_DIV(s->regs[CLK_SEL]) + 1)
268         / asc->apb_divider;
269 }
270 
271 static uint32_t aspeed_2600_scu_get_apb_freq(AspeedSCUState *s)
272 {
273     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(s);
274     uint32_t hpll = asc->calc_hpll(s, s->regs[AST2600_HPLL_PARAM]);
275 
276     return hpll / (SCU_CLK_GET_PCLK_DIV(s->regs[AST2600_CLK_SEL]) + 1)
277         / asc->apb_divider;
278 }
279 
280 static uint32_t aspeed_1030_scu_get_apb_freq(AspeedSCUState *s)
281 {
282     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(s);
283     uint32_t hpll = asc->calc_hpll(s, s->regs[AST2600_HPLL_PARAM]);
284 
285     return hpll / (SCU_AST1030_CLK_GET_PCLK_DIV(s->regs[AST2600_CLK_SEL4]) + 1)
286         / asc->apb_divider;
287 }
288 
289 static uint32_t aspeed_2700_scu_get_apb_freq(AspeedSCUState *s)
290 {
291     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(s);
292     uint32_t hpll = asc->calc_hpll(s, s->regs[AST2700_SCU_HPLL_PARAM]);
293 
294     return hpll / (SCU_CLK_GET_PCLK_DIV(s->regs[AST2700_SCU_CLK_SEL_1]) + 1)
295            / asc->apb_divider;
296 }
297 
298 static uint32_t aspeed_2700_scuio_get_apb_freq(AspeedSCUState *s)
299 {
300     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(s);
301     uint32_t hpll = asc->calc_hpll(s, s->regs[AST2700_SCUIO_HPLL_PARAM]);
302 
303     return hpll /
304         (SCUIO_AST2700_CLK_GET_PCLK_DIV(s->regs[AST2700_SCUIO_CLK_SEL_1]) + 1)
305         / asc->apb_divider;
306 }
307 
308 static uint64_t aspeed_scu_read(void *opaque, hwaddr offset, unsigned size)
309 {
310     AspeedSCUState *s = ASPEED_SCU(opaque);
311     int reg = TO_REG(offset);
312 
313     if (reg >= ASPEED_SCU_NR_REGS) {
314         qemu_log_mask(LOG_GUEST_ERROR,
315                       "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
316                       __func__, offset);
317         return 0;
318     }
319 
320     switch (reg) {
321     case RNG_DATA:
322         /*
323          * On hardware, RNG_DATA works regardless of
324          * the state of the enable bit in RNG_CTRL
325          */
326         s->regs[RNG_DATA] = aspeed_scu_get_random();
327         break;
328     case WAKEUP_EN:
329         qemu_log_mask(LOG_GUEST_ERROR,
330                       "%s: Read of write-only offset 0x%" HWADDR_PRIx "\n",
331                       __func__, offset);
332         break;
333     }
334 
335     trace_aspeed_scu_read(offset, size, s->regs[reg]);
336     return s->regs[reg];
337 }
338 
339 static void aspeed_ast2400_scu_write(void *opaque, hwaddr offset,
340                                      uint64_t data, unsigned size)
341 {
342     AspeedSCUState *s = ASPEED_SCU(opaque);
343     int reg = TO_REG(offset);
344 
345     if (reg >= ASPEED_SCU_NR_REGS) {
346         qemu_log_mask(LOG_GUEST_ERROR,
347                       "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
348                       __func__, offset);
349         return;
350     }
351 
352     if (reg > PROT_KEY && reg < CPU2_BASE_SEG1 &&
353             !s->regs[PROT_KEY]) {
354         qemu_log_mask(LOG_GUEST_ERROR, "%s: SCU is locked!\n", __func__);
355     }
356 
357     trace_aspeed_scu_write(offset, size, data);
358 
359     switch (reg) {
360     case PROT_KEY:
361         s->regs[reg] = (data == ASPEED_SCU_PROT_KEY) ? 1 : 0;
362         return;
363     case SILICON_REV:
364     case FREQ_CNTR_EVAL:
365     case VGA_SCRATCH1 ... VGA_SCRATCH8:
366     case RNG_DATA:
367     case FREE_CNTR4:
368     case FREE_CNTR4_EXT:
369         qemu_log_mask(LOG_GUEST_ERROR,
370                       "%s: Write to read-only offset 0x%" HWADDR_PRIx "\n",
371                       __func__, offset);
372         return;
373     }
374 
375     s->regs[reg] = data;
376 }
377 
378 static void aspeed_ast2500_scu_write(void *opaque, hwaddr offset,
379                                      uint64_t data, unsigned size)
380 {
381     AspeedSCUState *s = ASPEED_SCU(opaque);
382     int reg = TO_REG(offset);
383 
384     if (reg >= ASPEED_SCU_NR_REGS) {
385         qemu_log_mask(LOG_GUEST_ERROR,
386                       "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
387                       __func__, offset);
388         return;
389     }
390 
391     if (reg > PROT_KEY && reg < CPU2_BASE_SEG1 &&
392             !s->regs[PROT_KEY]) {
393         qemu_log_mask(LOG_GUEST_ERROR, "%s: SCU is locked!\n", __func__);
394         return;
395     }
396 
397     trace_aspeed_scu_write(offset, size, data);
398 
399     switch (reg) {
400     case PROT_KEY:
401         s->regs[reg] = (data == ASPEED_SCU_PROT_KEY) ? 1 : 0;
402         return;
403     case HW_STRAP1:
404         s->regs[HW_STRAP1] |= data;
405         return;
406     case SILICON_REV:
407         s->regs[HW_STRAP1] &= ~data;
408         return;
409     case FREQ_CNTR_EVAL:
410     case VGA_SCRATCH1 ... VGA_SCRATCH8:
411     case RNG_DATA:
412     case FREE_CNTR4:
413     case FREE_CNTR4_EXT:
414     case CHIP_ID0:
415     case CHIP_ID1:
416         qemu_log_mask(LOG_GUEST_ERROR,
417                       "%s: Write to read-only offset 0x%" HWADDR_PRIx "\n",
418                       __func__, offset);
419         return;
420     }
421 
422     s->regs[reg] = data;
423 }
424 
425 static const MemoryRegionOps aspeed_ast2400_scu_ops = {
426     .read = aspeed_scu_read,
427     .write = aspeed_ast2400_scu_write,
428     .endianness = DEVICE_LITTLE_ENDIAN,
429     .valid = {
430         .min_access_size = 1,
431         .max_access_size = 4,
432     },
433 };
434 
435 static const MemoryRegionOps aspeed_ast2500_scu_ops = {
436     .read = aspeed_scu_read,
437     .write = aspeed_ast2500_scu_write,
438     .endianness = DEVICE_LITTLE_ENDIAN,
439     .valid.min_access_size = 4,
440     .valid.max_access_size = 4,
441     .valid.unaligned = false,
442 };
443 
444 static uint32_t aspeed_scu_get_clkin(AspeedSCUState *s)
445 {
446     if (s->hw_strap1 & SCU_HW_STRAP_CLK_25M_IN ||
447         ASPEED_SCU_GET_CLASS(s)->clkin_25Mhz) {
448         return 25000000;
449     } else if (s->hw_strap1 & SCU_HW_STRAP_CLK_48M_IN) {
450         return 48000000;
451     } else {
452         return 24000000;
453     }
454 }
455 
456 /*
457  * Strapped frequencies for the AST2400 in MHz. They depend on the
458  * clkin frequency.
459  */
460 static const uint32_t hpll_ast2400_freqs[][4] = {
461     { 384, 360, 336, 408 }, /* 24MHz or 48MHz */
462     { 400, 375, 350, 425 }, /* 25MHz */
463 };
464 
465 static uint32_t aspeed_2400_scu_calc_hpll(AspeedSCUState *s, uint32_t hpll_reg)
466 {
467     uint8_t freq_select;
468     bool clk_25m_in;
469     uint32_t clkin = aspeed_scu_get_clkin(s);
470 
471     if (hpll_reg & SCU_AST2400_H_PLL_OFF) {
472         return 0;
473     }
474 
475     if (hpll_reg & SCU_AST2400_H_PLL_PROGRAMMED) {
476         uint32_t multiplier = 1;
477 
478         if (!(hpll_reg & SCU_AST2400_H_PLL_BYPASS_EN)) {
479             uint32_t n  = (hpll_reg >> 5) & 0x3f;
480             uint32_t od = (hpll_reg >> 4) & 0x1;
481             uint32_t d  = hpll_reg & 0xf;
482 
483             multiplier = (2 - od) * ((n + 2) / (d + 1));
484         }
485 
486         return clkin * multiplier;
487     }
488 
489     /* HW strapping */
490     clk_25m_in = !!(s->hw_strap1 & SCU_HW_STRAP_CLK_25M_IN);
491     freq_select = SCU_AST2400_HW_STRAP_GET_H_PLL_CLK(s->hw_strap1);
492 
493     return hpll_ast2400_freqs[clk_25m_in][freq_select] * 1000000;
494 }
495 
496 static uint32_t aspeed_2500_scu_calc_hpll(AspeedSCUState *s, uint32_t hpll_reg)
497 {
498     uint32_t multiplier = 1;
499     uint32_t clkin = aspeed_scu_get_clkin(s);
500 
501     if (hpll_reg & SCU_H_PLL_OFF) {
502         return 0;
503     }
504 
505     if (!(hpll_reg & SCU_H_PLL_BYPASS_EN)) {
506         uint32_t p = (hpll_reg >> 13) & 0x3f;
507         uint32_t m = (hpll_reg >> 5) & 0xff;
508         uint32_t n = hpll_reg & 0x1f;
509 
510         multiplier = ((m + 1) / (n + 1)) / (p + 1);
511     }
512 
513     return clkin * multiplier;
514 }
515 
516 static uint32_t aspeed_2600_scu_calc_hpll(AspeedSCUState *s, uint32_t hpll_reg)
517 {
518     uint32_t multiplier = 1;
519     uint32_t clkin = aspeed_scu_get_clkin(s);
520 
521     if (hpll_reg & SCU_AST2600_H_PLL_OFF) {
522         return 0;
523     }
524 
525     if (!(hpll_reg & SCU_AST2600_H_PLL_BYPASS_EN)) {
526         uint32_t p = (hpll_reg >> 19) & 0xf;
527         uint32_t n = (hpll_reg >> 13) & 0x3f;
528         uint32_t m = hpll_reg & 0x1fff;
529 
530         multiplier = ((m + 1) / (n + 1)) / (p + 1);
531     }
532 
533     return clkin * multiplier;
534 }
535 
536 static void aspeed_scu_reset(DeviceState *dev)
537 {
538     AspeedSCUState *s = ASPEED_SCU(dev);
539     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev);
540 
541     memcpy(s->regs, asc->resets, asc->nr_regs * 4);
542     s->regs[SILICON_REV] = s->silicon_rev;
543     s->regs[HW_STRAP1] = s->hw_strap1;
544     s->regs[HW_STRAP2] = s->hw_strap2;
545     s->regs[PROT_KEY] = s->hw_prot_key;
546 }
547 
548 static uint32_t aspeed_silicon_revs[] = {
549     AST2400_A0_SILICON_REV,
550     AST2400_A1_SILICON_REV,
551     AST2500_A0_SILICON_REV,
552     AST2500_A1_SILICON_REV,
553     AST2600_A0_SILICON_REV,
554     AST2600_A1_SILICON_REV,
555     AST2600_A2_SILICON_REV,
556     AST2600_A3_SILICON_REV,
557     AST1030_A0_SILICON_REV,
558     AST1030_A1_SILICON_REV,
559     AST2700_A0_SILICON_REV,
560     AST2720_A0_SILICON_REV,
561     AST2750_A0_SILICON_REV,
562 };
563 
564 bool is_supported_silicon_rev(uint32_t silicon_rev)
565 {
566     int i;
567 
568     for (i = 0; i < ARRAY_SIZE(aspeed_silicon_revs); i++) {
569         if (silicon_rev == aspeed_silicon_revs[i]) {
570             return true;
571         }
572     }
573 
574     return false;
575 }
576 
577 static void aspeed_scu_realize(DeviceState *dev, Error **errp)
578 {
579     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
580     AspeedSCUState *s = ASPEED_SCU(dev);
581     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev);
582 
583     if (!is_supported_silicon_rev(s->silicon_rev)) {
584         error_setg(errp, "Unknown silicon revision: 0x%" PRIx32,
585                 s->silicon_rev);
586         return;
587     }
588 
589     memory_region_init_io(&s->iomem, OBJECT(s), asc->ops, s,
590                           TYPE_ASPEED_SCU, SCU_IO_REGION_SIZE);
591 
592     sysbus_init_mmio(sbd, &s->iomem);
593 }
594 
595 static const VMStateDescription vmstate_aspeed_scu = {
596     .name = "aspeed.scu",
597     .version_id = 2,
598     .minimum_version_id = 2,
599     .fields = (const VMStateField[]) {
600         VMSTATE_UINT32_ARRAY(regs, AspeedSCUState, ASPEED_AST2600_SCU_NR_REGS),
601         VMSTATE_END_OF_LIST()
602     }
603 };
604 
605 static const Property aspeed_scu_properties[] = {
606     DEFINE_PROP_UINT32("silicon-rev", AspeedSCUState, silicon_rev, 0),
607     DEFINE_PROP_UINT32("hw-strap1", AspeedSCUState, hw_strap1, 0),
608     DEFINE_PROP_UINT32("hw-strap2", AspeedSCUState, hw_strap2, 0),
609     DEFINE_PROP_UINT32("hw-prot-key", AspeedSCUState, hw_prot_key, 0),
610 };
611 
612 static void aspeed_scu_class_init(ObjectClass *klass, void *data)
613 {
614     DeviceClass *dc = DEVICE_CLASS(klass);
615     dc->realize = aspeed_scu_realize;
616     device_class_set_legacy_reset(dc, aspeed_scu_reset);
617     dc->desc = "ASPEED System Control Unit";
618     dc->vmsd = &vmstate_aspeed_scu;
619     device_class_set_props(dc, aspeed_scu_properties);
620 }
621 
622 static const TypeInfo aspeed_scu_info = {
623     .name = TYPE_ASPEED_SCU,
624     .parent = TYPE_SYS_BUS_DEVICE,
625     .instance_size = sizeof(AspeedSCUState),
626     .class_init = aspeed_scu_class_init,
627     .class_size    = sizeof(AspeedSCUClass),
628     .abstract      = true,
629 };
630 
631 static void aspeed_2400_scu_class_init(ObjectClass *klass, void *data)
632 {
633     DeviceClass *dc = DEVICE_CLASS(klass);
634     AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass);
635 
636     dc->desc = "ASPEED 2400 System Control Unit";
637     asc->resets = ast2400_a0_resets;
638     asc->calc_hpll = aspeed_2400_scu_calc_hpll;
639     asc->get_apb = aspeed_2400_scu_get_apb_freq;
640     asc->apb_divider = 2;
641     asc->nr_regs = ASPEED_SCU_NR_REGS;
642     asc->clkin_25Mhz = false;
643     asc->ops = &aspeed_ast2400_scu_ops;
644 }
645 
646 static const TypeInfo aspeed_2400_scu_info = {
647     .name = TYPE_ASPEED_2400_SCU,
648     .parent = TYPE_ASPEED_SCU,
649     .instance_size = sizeof(AspeedSCUState),
650     .class_init = aspeed_2400_scu_class_init,
651 };
652 
653 static void aspeed_2500_scu_class_init(ObjectClass *klass, void *data)
654 {
655     DeviceClass *dc = DEVICE_CLASS(klass);
656     AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass);
657 
658     dc->desc = "ASPEED 2500 System Control Unit";
659     asc->resets = ast2500_a1_resets;
660     asc->calc_hpll = aspeed_2500_scu_calc_hpll;
661     asc->get_apb = aspeed_2400_scu_get_apb_freq;
662     asc->apb_divider = 4;
663     asc->nr_regs = ASPEED_SCU_NR_REGS;
664     asc->clkin_25Mhz = false;
665     asc->ops = &aspeed_ast2500_scu_ops;
666 }
667 
668 static const TypeInfo aspeed_2500_scu_info = {
669     .name = TYPE_ASPEED_2500_SCU,
670     .parent = TYPE_ASPEED_SCU,
671     .instance_size = sizeof(AspeedSCUState),
672     .class_init = aspeed_2500_scu_class_init,
673 };
674 
675 static uint64_t aspeed_ast2600_scu_read(void *opaque, hwaddr offset,
676                                         unsigned size)
677 {
678     AspeedSCUState *s = ASPEED_SCU(opaque);
679     int reg = TO_REG(offset);
680 
681     if (reg >= ASPEED_AST2600_SCU_NR_REGS) {
682         qemu_log_mask(LOG_GUEST_ERROR,
683                       "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
684                       __func__, offset);
685         return 0;
686     }
687 
688     switch (reg) {
689     case AST2600_HPLL_EXT:
690     case AST2600_EPLL_EXT:
691     case AST2600_MPLL_EXT:
692         /* PLLs are always "locked" */
693         return s->regs[reg] | BIT(31);
694     case AST2600_RNG_DATA:
695         /*
696          * On hardware, RNG_DATA works regardless of the state of the
697          * enable bit in RNG_CTRL
698          *
699          * TODO: Check this is true for ast2600
700          */
701         s->regs[AST2600_RNG_DATA] = aspeed_scu_get_random();
702         break;
703     }
704 
705     trace_aspeed_scu_read(offset, size, s->regs[reg]);
706     return s->regs[reg];
707 }
708 
709 static void aspeed_ast2600_scu_write(void *opaque, hwaddr offset,
710                                      uint64_t data64, unsigned size)
711 {
712     AspeedSCUState *s = ASPEED_SCU(opaque);
713     int reg = TO_REG(offset);
714     /* Truncate here so bitwise operations below behave as expected */
715     uint32_t data = data64;
716 
717     if (reg >= ASPEED_AST2600_SCU_NR_REGS) {
718         qemu_log_mask(LOG_GUEST_ERROR,
719                       "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
720                       __func__, offset);
721         return;
722     }
723 
724     if (reg > PROT_KEY && !s->regs[PROT_KEY]) {
725         qemu_log_mask(LOG_GUEST_ERROR, "%s: SCU is locked!\n", __func__);
726     }
727 
728     trace_aspeed_scu_write(offset, size, data);
729 
730     switch (reg) {
731     case AST2600_PROT_KEY:
732         s->regs[reg] = (data == ASPEED_SCU_PROT_KEY) ? 1 : 0;
733         return;
734     case AST2600_HW_STRAP1:
735     case AST2600_HW_STRAP2:
736         if (s->regs[reg + 2]) {
737             return;
738         }
739         /* fall through */
740     case AST2600_SYS_RST_CTRL:
741     case AST2600_SYS_RST_CTRL2:
742     case AST2600_CLK_STOP_CTRL:
743     case AST2600_CLK_STOP_CTRL2:
744         /* W1S (Write 1 to set) registers */
745         s->regs[reg] |= data;
746         return;
747     case AST2600_SYS_RST_CTRL_CLR:
748     case AST2600_SYS_RST_CTRL2_CLR:
749     case AST2600_CLK_STOP_CTRL_CLR:
750     case AST2600_CLK_STOP_CTRL2_CLR:
751     case AST2600_HW_STRAP1_CLR:
752     case AST2600_HW_STRAP2_CLR:
753         /*
754          * W1C (Write 1 to clear) registers are offset by one address from
755          * the data register
756          */
757         s->regs[reg - 1] &= ~data;
758         return;
759 
760     case AST2600_RNG_DATA:
761     case AST2600_SILICON_REV:
762     case AST2600_SILICON_REV2:
763     case AST2600_CHIP_ID0:
764     case AST2600_CHIP_ID1:
765         /* Add read only registers here */
766         qemu_log_mask(LOG_GUEST_ERROR,
767                       "%s: Write to read-only offset 0x%" HWADDR_PRIx "\n",
768                       __func__, offset);
769         return;
770     }
771 
772     s->regs[reg] = data;
773 }
774 
775 static const MemoryRegionOps aspeed_ast2600_scu_ops = {
776     .read = aspeed_ast2600_scu_read,
777     .write = aspeed_ast2600_scu_write,
778     .endianness = DEVICE_LITTLE_ENDIAN,
779     .valid.min_access_size = 4,
780     .valid.max_access_size = 4,
781     .valid.unaligned = false,
782 };
783 
784 static const uint32_t ast2600_a3_resets[ASPEED_AST2600_SCU_NR_REGS] = {
785     [AST2600_SYS_RST_CTRL]      = 0xF7C3FED8,
786     [AST2600_SYS_RST_CTRL2]     = 0x0DFFFFFC,
787     [AST2600_CLK_STOP_CTRL]     = 0xFFFF7F8A,
788     [AST2600_CLK_STOP_CTRL2]    = 0xFFF0FFF0,
789     [AST2600_DEBUG_CTRL]        = 0x00000FFF,
790     [AST2600_DEBUG_CTRL2]       = 0x000000FF,
791     [AST2600_SDRAM_HANDSHAKE]   = 0x00000000,
792     [AST2600_HPLL_PARAM]        = 0x1000408F,
793     [AST2600_APLL_PARAM]        = 0x1000405F,
794     [AST2600_MPLL_PARAM]        = 0x1008405F,
795     [AST2600_EPLL_PARAM]        = 0x1004077F,
796     [AST2600_DPLL_PARAM]        = 0x1078405F,
797     [AST2600_CLK_SEL]           = 0xF3940000,
798     [AST2600_CLK_SEL2]          = 0x00700000,
799     [AST2600_CLK_SEL3]          = 0x00000000,
800     [AST2600_CLK_SEL4]          = 0xF3F40000,
801     [AST2600_CLK_SEL5]          = 0x30000000,
802     [AST2600_UARTCLK]           = 0x00014506,
803     [AST2600_HUARTCLK]          = 0x000145C0,
804     [AST2600_CHIP_ID0]          = 0x1234ABCD,
805     [AST2600_CHIP_ID1]          = 0x88884444,
806 };
807 
808 static void aspeed_ast2600_scu_reset(DeviceState *dev)
809 {
810     AspeedSCUState *s = ASPEED_SCU(dev);
811     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev);
812 
813     memcpy(s->regs, asc->resets, asc->nr_regs * 4);
814 
815     /*
816      * A0 reports A0 in _REV, but subsequent revisions report A1 regardless
817      * of actual revision. QEMU and Linux only support A1 onwards so this is
818      * sufficient.
819      */
820     s->regs[AST2600_SILICON_REV] = AST2600_A3_SILICON_REV;
821     s->regs[AST2600_SILICON_REV2] = s->silicon_rev;
822     s->regs[AST2600_HW_STRAP1] = s->hw_strap1;
823     s->regs[AST2600_HW_STRAP2] = s->hw_strap2;
824     s->regs[PROT_KEY] = s->hw_prot_key;
825 }
826 
827 static void aspeed_2600_scu_class_init(ObjectClass *klass, void *data)
828 {
829     DeviceClass *dc = DEVICE_CLASS(klass);
830     AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass);
831 
832     dc->desc = "ASPEED 2600 System Control Unit";
833     device_class_set_legacy_reset(dc, aspeed_ast2600_scu_reset);
834     asc->resets = ast2600_a3_resets;
835     asc->calc_hpll = aspeed_2600_scu_calc_hpll;
836     asc->get_apb = aspeed_2600_scu_get_apb_freq;
837     asc->apb_divider = 4;
838     asc->nr_regs = ASPEED_AST2600_SCU_NR_REGS;
839     asc->clkin_25Mhz = true;
840     asc->ops = &aspeed_ast2600_scu_ops;
841 }
842 
843 static const TypeInfo aspeed_2600_scu_info = {
844     .name = TYPE_ASPEED_2600_SCU,
845     .parent = TYPE_ASPEED_SCU,
846     .instance_size = sizeof(AspeedSCUState),
847     .class_init = aspeed_2600_scu_class_init,
848 };
849 
850 static uint64_t aspeed_ast2700_scu_read(void *opaque, hwaddr offset,
851                                         unsigned size)
852 {
853     AspeedSCUState *s = ASPEED_SCU(opaque);
854     int reg = TO_REG(offset);
855 
856     if (reg >= ASPEED_AST2700_SCU_NR_REGS) {
857         qemu_log_mask(LOG_GUEST_ERROR,
858                       "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
859                 __func__, offset);
860         return 0;
861     }
862 
863     switch (reg) {
864     default:
865         qemu_log_mask(LOG_GUEST_ERROR,
866                       "%s: Unhandled read at offset 0x%" HWADDR_PRIx "\n",
867                       __func__, offset);
868     }
869 
870     trace_aspeed_ast2700_scu_read(offset, size, s->regs[reg]);
871     return s->regs[reg];
872 }
873 
874 static void aspeed_ast2700_scu_write(void *opaque, hwaddr offset,
875                                      uint64_t data64, unsigned size)
876 {
877     AspeedSCUState *s = ASPEED_SCU(opaque);
878     int reg = TO_REG(offset);
879     /* Truncate here so bitwise operations below behave as expected */
880     uint32_t data = data64;
881 
882     if (reg >= ASPEED_AST2700_SCU_NR_REGS) {
883         qemu_log_mask(LOG_GUEST_ERROR,
884                       "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
885                 __func__, offset);
886         return;
887     }
888 
889     trace_aspeed_ast2700_scu_write(offset, size, data);
890 
891     switch (reg) {
892     default:
893         qemu_log_mask(LOG_GUEST_ERROR,
894                       "%s: Unhandled write at offset 0x%" HWADDR_PRIx "\n",
895                       __func__, offset);
896         break;
897     }
898 
899     s->regs[reg] = data;
900 }
901 
902 static const MemoryRegionOps aspeed_ast2700_scu_ops = {
903     .read = aspeed_ast2700_scu_read,
904     .write = aspeed_ast2700_scu_write,
905     .endianness = DEVICE_LITTLE_ENDIAN,
906     .valid.min_access_size = 1,
907     .valid.max_access_size = 8,
908     .valid.unaligned = false,
909 };
910 
911 static const uint32_t ast2700_a0_resets[ASPEED_AST2700_SCU_NR_REGS] = {
912     [AST2700_SILICON_REV]           = AST2700_A0_SILICON_REV,
913     [AST2700_HW_STRAP1]             = 0x00000800,
914     [AST2700_HW_STRAP1_CLR]         = 0xFFF0FFF0,
915     [AST2700_HW_STRAP1_LOCK]        = 0x00000FFF,
916     [AST2700_HW_STRAP1_SEC1]        = 0x000000FF,
917     [AST2700_HW_STRAP1_SEC2]        = 0x00000000,
918     [AST2700_HW_STRAP1_SEC3]        = 0x1000408F,
919     [AST2700_SCU_HPLL_PARAM]        = 0x0000009f,
920     [AST2700_SCU_HPLL_EXT_PARAM]    = 0x8000004f,
921     [AST2700_SCU_DPLL_PARAM]        = 0x0080009f,
922     [AST2700_SCU_DPLL_EXT_PARAM]    = 0x8000004f,
923     [AST2700_SCU_MPLL_PARAM]        = 0x00000040,
924     [AST2700_SCU_MPLL_EXT_PARAM]    = 0x80000000,
925     [AST2700_SCU_D1CLK_PARAM]       = 0x00050002,
926     [AST2700_SCU_D2CLK_PARAM]       = 0x00050002,
927     [AST2700_SCU_CRT1CLK_PARAM]     = 0x00050002,
928     [AST2700_SCU_CRT2CLK_PARAM]     = 0x00050002,
929     [AST2700_SCU_MPHYCLK_PARAM]     = 0x0000004c,
930     [AST2700_SCU_FREQ_CNTR]         = 0x000375eb,
931     [AST2700_SCU_CPU_SCRATCH_0]     = 0x00000000,
932     [AST2700_SCU_CPU_SCRATCH_1]     = 0x00000004,
933 };
934 
935 static void aspeed_ast2700_scu_reset(DeviceState *dev)
936 {
937     AspeedSCUState *s = ASPEED_SCU(dev);
938     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev);
939 
940     memcpy(s->regs, asc->resets, asc->nr_regs * 4);
941 }
942 
943 static void aspeed_2700_scu_class_init(ObjectClass *klass, void *data)
944 {
945     DeviceClass *dc = DEVICE_CLASS(klass);
946     AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass);
947 
948     dc->desc = "ASPEED 2700 System Control Unit";
949     device_class_set_legacy_reset(dc, aspeed_ast2700_scu_reset);
950     asc->resets = ast2700_a0_resets;
951     asc->calc_hpll = aspeed_2600_scu_calc_hpll;
952     asc->get_apb = aspeed_2700_scu_get_apb_freq;
953     asc->apb_divider = 4;
954     asc->nr_regs = ASPEED_AST2700_SCU_NR_REGS;
955     asc->clkin_25Mhz = true;
956     asc->ops = &aspeed_ast2700_scu_ops;
957 }
958 
959 static uint64_t aspeed_ast2700_scuio_read(void *opaque, hwaddr offset,
960                                         unsigned size)
961 {
962     AspeedSCUState *s = ASPEED_SCU(opaque);
963     int reg = TO_REG(offset);
964     if (reg >= ASPEED_AST2700_SCU_NR_REGS) {
965         qemu_log_mask(LOG_GUEST_ERROR,
966                       "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
967                 __func__, offset);
968         return 0;
969     }
970 
971     switch (reg) {
972     default:
973         qemu_log_mask(LOG_GUEST_ERROR,
974                       "%s: Unhandled read at offset 0x%" HWADDR_PRIx "\n",
975                       __func__, offset);
976     }
977 
978     trace_aspeed_ast2700_scuio_read(offset, size, s->regs[reg]);
979     return s->regs[reg];
980 }
981 
982 static void aspeed_ast2700_scuio_write(void *opaque, hwaddr offset,
983                                      uint64_t data64, unsigned size)
984 {
985     AspeedSCUState *s = ASPEED_SCU(opaque);
986     int reg = TO_REG(offset);
987     /* Truncate here so bitwise operations below behave as expected */
988     uint32_t data = data64;
989     bool updated = false;
990 
991     if (reg >= ASPEED_AST2700_SCU_NR_REGS) {
992         qemu_log_mask(LOG_GUEST_ERROR,
993                       "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
994                 __func__, offset);
995         return;
996     }
997 
998     trace_aspeed_ast2700_scuio_write(offset, size, data);
999 
1000     switch (reg) {
1001     case AST2700_SCUIO_CLK_STOP_CTL_1:
1002     case AST2700_SCUIO_CLK_STOP_CTL_2:
1003         s->regs[reg] |= data;
1004         updated = true;
1005         break;
1006     case AST2700_SCUIO_CLK_STOP_CLR_1:
1007     case AST2700_SCUIO_CLK_STOP_CLR_2:
1008         s->regs[reg - 1] ^= data;
1009         updated = true;
1010         break;
1011     default:
1012         qemu_log_mask(LOG_GUEST_ERROR,
1013                       "%s: Unhandled write at offset 0x%" HWADDR_PRIx "\n",
1014                       __func__, offset);
1015         break;
1016     }
1017 
1018     if (!updated) {
1019         s->regs[reg] = data;
1020     }
1021 }
1022 
1023 static const MemoryRegionOps aspeed_ast2700_scuio_ops = {
1024     .read = aspeed_ast2700_scuio_read,
1025     .write = aspeed_ast2700_scuio_write,
1026     .endianness = DEVICE_LITTLE_ENDIAN,
1027     .valid.min_access_size = 1,
1028     .valid.max_access_size = 8,
1029     .valid.unaligned = false,
1030 };
1031 
1032 static const uint32_t ast2700_a0_resets_io[ASPEED_AST2700_SCU_NR_REGS] = {
1033     [AST2700_SILICON_REV]               = 0x06000003,
1034     [AST2700_HW_STRAP1]                 = 0x00000504,
1035     [AST2700_HW_STRAP1_CLR]             = 0xFFF0FFF0,
1036     [AST2700_HW_STRAP1_LOCK]            = 0x00000FFF,
1037     [AST2700_HW_STRAP1_SEC1]            = 0x000000FF,
1038     [AST2700_HW_STRAP1_SEC2]            = 0x00000000,
1039     [AST2700_HW_STRAP1_SEC3]            = 0x1000408F,
1040     [AST2700_SCUIO_CLK_STOP_CTL_1]      = 0xffff8400,
1041     [AST2700_SCUIO_CLK_STOP_CTL_2]      = 0x00005f30,
1042     [AST2700_SCUIO_CLK_SEL_1]           = 0x86900000,
1043     [AST2700_SCUIO_CLK_SEL_2]           = 0x00400000,
1044     [AST2700_SCUIO_HPLL_PARAM]          = 0x10000027,
1045     [AST2700_SCUIO_HPLL_EXT_PARAM]      = 0x80000014,
1046     [AST2700_SCUIO_APLL_PARAM]          = 0x1000001f,
1047     [AST2700_SCUIO_APLL_EXT_PARAM]      = 0x8000000f,
1048     [AST2700_SCUIO_DPLL_PARAM]          = 0x106e42ce,
1049     [AST2700_SCUIO_DPLL_EXT_PARAM]      = 0x80000167,
1050     [AST2700_SCUIO_DPLL_PARAM_READ]     = 0x106e42ce,
1051     [AST2700_SCUIO_DPLL_EXT_PARAM_READ] = 0x80000167,
1052     [AST2700_SCUIO_UARTCLK_GEN]         = 0x00014506,
1053     [AST2700_SCUIO_HUARTCLK_GEN]        = 0x000145c0,
1054     [AST2700_SCUIO_CLK_DUTY_MEAS_RST]   = 0x0c9100d2,
1055 };
1056 
1057 static void aspeed_2700_scuio_class_init(ObjectClass *klass, void *data)
1058 {
1059     DeviceClass *dc = DEVICE_CLASS(klass);
1060     AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass);
1061 
1062     dc->desc = "ASPEED 2700 System Control Unit I/O";
1063     device_class_set_legacy_reset(dc, aspeed_ast2700_scu_reset);
1064     asc->resets = ast2700_a0_resets_io;
1065     asc->calc_hpll = aspeed_2600_scu_calc_hpll;
1066     asc->get_apb = aspeed_2700_scuio_get_apb_freq;
1067     asc->apb_divider = 2;
1068     asc->nr_regs = ASPEED_AST2700_SCU_NR_REGS;
1069     asc->clkin_25Mhz = true;
1070     asc->ops = &aspeed_ast2700_scuio_ops;
1071 }
1072 
1073 static const TypeInfo aspeed_2700_scu_info = {
1074     .name = TYPE_ASPEED_2700_SCU,
1075     .parent = TYPE_ASPEED_SCU,
1076     .instance_size = sizeof(AspeedSCUState),
1077     .class_init = aspeed_2700_scu_class_init,
1078 };
1079 
1080 static const TypeInfo aspeed_2700_scuio_info = {
1081     .name = TYPE_ASPEED_2700_SCUIO,
1082     .parent = TYPE_ASPEED_SCU,
1083     .instance_size = sizeof(AspeedSCUState),
1084     .class_init = aspeed_2700_scuio_class_init,
1085 };
1086 
1087 static const uint32_t ast1030_a1_resets[ASPEED_AST2600_SCU_NR_REGS] = {
1088     [AST2600_SYS_RST_CTRL]      = 0xFFC3FED8,
1089     [AST2600_SYS_RST_CTRL2]     = 0x09FFFFFC,
1090     [AST2600_CLK_STOP_CTRL]     = 0xFFFF7F8A,
1091     [AST2600_CLK_STOP_CTRL2]    = 0xFFF0FFF0,
1092     [AST2600_DEBUG_CTRL2]       = 0x00000000,
1093     [AST2600_HPLL_PARAM]        = 0x10004077,
1094     [AST2600_HPLL_EXT]          = 0x00000031,
1095     [AST2600_CLK_SEL4]          = 0x43F90900,
1096     [AST2600_CLK_SEL5]          = 0x40000000,
1097     [AST2600_CHIP_ID0]          = 0xDEADBEEF,
1098     [AST2600_CHIP_ID1]          = 0x0BADCAFE,
1099 };
1100 
1101 static void aspeed_ast1030_scu_reset(DeviceState *dev)
1102 {
1103     AspeedSCUState *s = ASPEED_SCU(dev);
1104     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev);
1105 
1106     memcpy(s->regs, asc->resets, asc->nr_regs * 4);
1107 
1108     s->regs[AST2600_SILICON_REV] = AST1030_A1_SILICON_REV;
1109     s->regs[AST2600_SILICON_REV2] = s->silicon_rev;
1110     s->regs[AST2600_HW_STRAP1] = s->hw_strap1;
1111     s->regs[AST2600_HW_STRAP2] = s->hw_strap2;
1112     s->regs[PROT_KEY] = s->hw_prot_key;
1113 }
1114 
1115 static void aspeed_1030_scu_class_init(ObjectClass *klass, void *data)
1116 {
1117     DeviceClass *dc = DEVICE_CLASS(klass);
1118     AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass);
1119 
1120     dc->desc = "ASPEED 1030 System Control Unit";
1121     device_class_set_legacy_reset(dc, aspeed_ast1030_scu_reset);
1122     asc->resets = ast1030_a1_resets;
1123     asc->calc_hpll = aspeed_2600_scu_calc_hpll;
1124     asc->get_apb = aspeed_1030_scu_get_apb_freq;
1125     asc->apb_divider = 2;
1126     asc->nr_regs = ASPEED_AST2600_SCU_NR_REGS;
1127     asc->clkin_25Mhz = true;
1128     asc->ops = &aspeed_ast2600_scu_ops;
1129 }
1130 
1131 static const TypeInfo aspeed_1030_scu_info = {
1132     .name = TYPE_ASPEED_1030_SCU,
1133     .parent = TYPE_ASPEED_SCU,
1134     .instance_size = sizeof(AspeedSCUState),
1135     .class_init = aspeed_1030_scu_class_init,
1136 };
1137 
1138 static void aspeed_scu_register_types(void)
1139 {
1140     type_register_static(&aspeed_scu_info);
1141     type_register_static(&aspeed_2400_scu_info);
1142     type_register_static(&aspeed_2500_scu_info);
1143     type_register_static(&aspeed_2600_scu_info);
1144     type_register_static(&aspeed_1030_scu_info);
1145     type_register_static(&aspeed_2700_scu_info);
1146     type_register_static(&aspeed_2700_scuio_info);
1147 }
1148 
1149 type_init(aspeed_scu_register_types);
1150