11c8a2388SAndrew Jeffery /* 21c8a2388SAndrew Jeffery * ASPEED System Control Unit 31c8a2388SAndrew Jeffery * 41c8a2388SAndrew Jeffery * Andrew Jeffery <andrew@aj.id.au> 51c8a2388SAndrew Jeffery * 61c8a2388SAndrew Jeffery * Copyright 2016 IBM Corp. 71c8a2388SAndrew Jeffery * 81c8a2388SAndrew Jeffery * This code is licensed under the GPL version 2 or later. See 91c8a2388SAndrew Jeffery * the COPYING file in the top-level directory. 101c8a2388SAndrew Jeffery */ 111c8a2388SAndrew Jeffery 121c8a2388SAndrew Jeffery #include "qemu/osdep.h" 131c8a2388SAndrew Jeffery #include "hw/misc/aspeed_scu.h" 141c8a2388SAndrew Jeffery #include "hw/qdev-properties.h" 15d6454270SMarkus Armbruster #include "migration/vmstate.h" 161c8a2388SAndrew Jeffery #include "qapi/error.h" 171c8a2388SAndrew Jeffery #include "qapi/visitor.h" 181c8a2388SAndrew Jeffery #include "qemu/bitops.h" 19aa4b04a0SPranith Kumar #include "qemu/log.h" 209d44cb5bSRichard Henderson #include "qemu/guest-random.h" 210b8fa32fSMarkus Armbruster #include "qemu/module.h" 221c8a2388SAndrew Jeffery #include "trace.h" 231c8a2388SAndrew Jeffery 241c8a2388SAndrew Jeffery #define TO_REG(offset) ((offset) >> 2) 251c8a2388SAndrew Jeffery 261c8a2388SAndrew Jeffery #define PROT_KEY TO_REG(0x00) 271c8a2388SAndrew Jeffery #define SYS_RST_CTRL TO_REG(0x04) 281c8a2388SAndrew Jeffery #define CLK_SEL TO_REG(0x08) 291c8a2388SAndrew Jeffery #define CLK_STOP_CTRL TO_REG(0x0C) 301c8a2388SAndrew Jeffery #define FREQ_CNTR_CTRL TO_REG(0x10) 311c8a2388SAndrew Jeffery #define FREQ_CNTR_EVAL TO_REG(0x14) 321c8a2388SAndrew Jeffery #define IRQ_CTRL TO_REG(0x18) 331c8a2388SAndrew Jeffery #define D2PLL_PARAM TO_REG(0x1C) 341c8a2388SAndrew Jeffery #define MPLL_PARAM TO_REG(0x20) 351c8a2388SAndrew Jeffery #define HPLL_PARAM TO_REG(0x24) 361c8a2388SAndrew Jeffery #define FREQ_CNTR_RANGE TO_REG(0x28) 371c8a2388SAndrew Jeffery #define MISC_CTRL1 TO_REG(0x2C) 381c8a2388SAndrew Jeffery #define PCI_CTRL1 TO_REG(0x30) 391c8a2388SAndrew Jeffery #define PCI_CTRL2 TO_REG(0x34) 401c8a2388SAndrew Jeffery #define PCI_CTRL3 TO_REG(0x38) 411c8a2388SAndrew Jeffery #define SYS_RST_STATUS TO_REG(0x3C) 421c8a2388SAndrew Jeffery #define SOC_SCRATCH1 TO_REG(0x40) 431c8a2388SAndrew Jeffery #define SOC_SCRATCH2 TO_REG(0x44) 441c8a2388SAndrew Jeffery #define MAC_CLK_DELAY TO_REG(0x48) 451c8a2388SAndrew Jeffery #define MISC_CTRL2 TO_REG(0x4C) 461c8a2388SAndrew Jeffery #define VGA_SCRATCH1 TO_REG(0x50) 471c8a2388SAndrew Jeffery #define VGA_SCRATCH2 TO_REG(0x54) 481c8a2388SAndrew Jeffery #define VGA_SCRATCH3 TO_REG(0x58) 491c8a2388SAndrew Jeffery #define VGA_SCRATCH4 TO_REG(0x5C) 501c8a2388SAndrew Jeffery #define VGA_SCRATCH5 TO_REG(0x60) 511c8a2388SAndrew Jeffery #define VGA_SCRATCH6 TO_REG(0x64) 521c8a2388SAndrew Jeffery #define VGA_SCRATCH7 TO_REG(0x68) 531c8a2388SAndrew Jeffery #define VGA_SCRATCH8 TO_REG(0x6C) 541c8a2388SAndrew Jeffery #define HW_STRAP1 TO_REG(0x70) 551c8a2388SAndrew Jeffery #define RNG_CTRL TO_REG(0x74) 561c8a2388SAndrew Jeffery #define RNG_DATA TO_REG(0x78) 571c8a2388SAndrew Jeffery #define SILICON_REV TO_REG(0x7C) 581c8a2388SAndrew Jeffery #define PINMUX_CTRL1 TO_REG(0x80) 591c8a2388SAndrew Jeffery #define PINMUX_CTRL2 TO_REG(0x84) 601c8a2388SAndrew Jeffery #define PINMUX_CTRL3 TO_REG(0x88) 611c8a2388SAndrew Jeffery #define PINMUX_CTRL4 TO_REG(0x8C) 621c8a2388SAndrew Jeffery #define PINMUX_CTRL5 TO_REG(0x90) 631c8a2388SAndrew Jeffery #define PINMUX_CTRL6 TO_REG(0x94) 641c8a2388SAndrew Jeffery #define WDT_RST_CTRL TO_REG(0x9C) 651c8a2388SAndrew Jeffery #define PINMUX_CTRL7 TO_REG(0xA0) 661c8a2388SAndrew Jeffery #define PINMUX_CTRL8 TO_REG(0xA4) 671c8a2388SAndrew Jeffery #define PINMUX_CTRL9 TO_REG(0xA8) 681c8a2388SAndrew Jeffery #define WAKEUP_EN TO_REG(0xC0) 691c8a2388SAndrew Jeffery #define WAKEUP_CTRL TO_REG(0xC4) 701c8a2388SAndrew Jeffery #define HW_STRAP2 TO_REG(0xD0) 711c8a2388SAndrew Jeffery #define FREE_CNTR4 TO_REG(0xE0) 721c8a2388SAndrew Jeffery #define FREE_CNTR4_EXT TO_REG(0xE4) 731c8a2388SAndrew Jeffery #define CPU2_CTRL TO_REG(0x100) 741c8a2388SAndrew Jeffery #define CPU2_BASE_SEG1 TO_REG(0x104) 751c8a2388SAndrew Jeffery #define CPU2_BASE_SEG2 TO_REG(0x108) 761c8a2388SAndrew Jeffery #define CPU2_BASE_SEG3 TO_REG(0x10C) 771c8a2388SAndrew Jeffery #define CPU2_BASE_SEG4 TO_REG(0x110) 781c8a2388SAndrew Jeffery #define CPU2_BASE_SEG5 TO_REG(0x114) 791c8a2388SAndrew Jeffery #define CPU2_CACHE_CTRL TO_REG(0x118) 801c8a2388SAndrew Jeffery #define UART_HPLL_CLK TO_REG(0x160) 811c8a2388SAndrew Jeffery #define PCIE_CTRL TO_REG(0x180) 821c8a2388SAndrew Jeffery #define BMC_MMIO_CTRL TO_REG(0x184) 831c8a2388SAndrew Jeffery #define RELOC_DECODE_BASE1 TO_REG(0x188) 841c8a2388SAndrew Jeffery #define RELOC_DECODE_BASE2 TO_REG(0x18C) 851c8a2388SAndrew Jeffery #define MAILBOX_DECODE_BASE TO_REG(0x190) 861c8a2388SAndrew Jeffery #define SRAM_DECODE_BASE1 TO_REG(0x194) 871c8a2388SAndrew Jeffery #define SRAM_DECODE_BASE2 TO_REG(0x198) 881c8a2388SAndrew Jeffery #define BMC_REV TO_REG(0x19C) 891c8a2388SAndrew Jeffery #define BMC_DEV_ID TO_REG(0x1A4) 901c8a2388SAndrew Jeffery 91c491e152SCédric Le Goater #define SCU_IO_REGION_SIZE 0x1000 921c8a2388SAndrew Jeffery 931c8a2388SAndrew Jeffery static const uint32_t ast2400_a0_resets[ASPEED_SCU_NR_REGS] = { 941c8a2388SAndrew Jeffery [SYS_RST_CTRL] = 0xFFCFFEDCU, 951c8a2388SAndrew Jeffery [CLK_SEL] = 0xF3F40000U, 961c8a2388SAndrew Jeffery [CLK_STOP_CTRL] = 0x19FC3E8BU, 971c8a2388SAndrew Jeffery [D2PLL_PARAM] = 0x00026108U, 981c8a2388SAndrew Jeffery [MPLL_PARAM] = 0x00030291U, 991c8a2388SAndrew Jeffery [HPLL_PARAM] = 0x00000291U, 1001c8a2388SAndrew Jeffery [MISC_CTRL1] = 0x00000010U, 1011c8a2388SAndrew Jeffery [PCI_CTRL1] = 0x20001A03U, 1021c8a2388SAndrew Jeffery [PCI_CTRL2] = 0x20001A03U, 1031c8a2388SAndrew Jeffery [PCI_CTRL3] = 0x04000030U, 1041c8a2388SAndrew Jeffery [SYS_RST_STATUS] = 0x00000001U, 1051c8a2388SAndrew Jeffery [SOC_SCRATCH1] = 0x000000C0U, /* SoC completed DRAM init */ 1061c8a2388SAndrew Jeffery [MISC_CTRL2] = 0x00000023U, 1071c8a2388SAndrew Jeffery [RNG_CTRL] = 0x0000000EU, 1081c8a2388SAndrew Jeffery [PINMUX_CTRL2] = 0x0000F000U, 1091c8a2388SAndrew Jeffery [PINMUX_CTRL3] = 0x01000000U, 1101c8a2388SAndrew Jeffery [PINMUX_CTRL4] = 0x000000FFU, 1111c8a2388SAndrew Jeffery [PINMUX_CTRL5] = 0x0000A000U, 1121c8a2388SAndrew Jeffery [WDT_RST_CTRL] = 0x003FFFF3U, 1131c8a2388SAndrew Jeffery [PINMUX_CTRL8] = 0xFFFF0000U, 1141c8a2388SAndrew Jeffery [PINMUX_CTRL9] = 0x000FFFFFU, 1151c8a2388SAndrew Jeffery [FREE_CNTR4] = 0x000000FFU, 1161c8a2388SAndrew Jeffery [FREE_CNTR4_EXT] = 0x000000FFU, 1171c8a2388SAndrew Jeffery [CPU2_BASE_SEG1] = 0x80000000U, 1181c8a2388SAndrew Jeffery [CPU2_BASE_SEG4] = 0x1E600000U, 1191c8a2388SAndrew Jeffery [CPU2_BASE_SEG5] = 0xC0000000U, 1201c8a2388SAndrew Jeffery [UART_HPLL_CLK] = 0x00001903U, 1211c8a2388SAndrew Jeffery [PCIE_CTRL] = 0x0000007BU, 1221c8a2388SAndrew Jeffery [BMC_DEV_ID] = 0x00002402U 1231c8a2388SAndrew Jeffery }; 1241c8a2388SAndrew Jeffery 125365aff1eSCédric Le Goater /* SCU70 bit 23: 0 24Mhz. bit 11:9: 0b001 AXI:ABH ratio 2:1 */ 126365aff1eSCédric Le Goater /* AST2500 revision A1 */ 127365aff1eSCédric Le Goater 128365aff1eSCédric Le Goater static const uint32_t ast2500_a1_resets[ASPEED_SCU_NR_REGS] = { 129365aff1eSCédric Le Goater [SYS_RST_CTRL] = 0xFFCFFEDCU, 130365aff1eSCédric Le Goater [CLK_SEL] = 0xF3F40000U, 131365aff1eSCédric Le Goater [CLK_STOP_CTRL] = 0x19FC3E8BU, 132365aff1eSCédric Le Goater [D2PLL_PARAM] = 0x00026108U, 133365aff1eSCédric Le Goater [MPLL_PARAM] = 0x00030291U, 134365aff1eSCédric Le Goater [HPLL_PARAM] = 0x93000400U, 135365aff1eSCédric Le Goater [MISC_CTRL1] = 0x00000010U, 136365aff1eSCédric Le Goater [PCI_CTRL1] = 0x20001A03U, 137365aff1eSCédric Le Goater [PCI_CTRL2] = 0x20001A03U, 138365aff1eSCédric Le Goater [PCI_CTRL3] = 0x04000030U, 139365aff1eSCédric Le Goater [SYS_RST_STATUS] = 0x00000001U, 140365aff1eSCédric Le Goater [SOC_SCRATCH1] = 0x000000C0U, /* SoC completed DRAM init */ 141365aff1eSCédric Le Goater [MISC_CTRL2] = 0x00000023U, 142365aff1eSCédric Le Goater [RNG_CTRL] = 0x0000000EU, 143365aff1eSCédric Le Goater [PINMUX_CTRL2] = 0x0000F000U, 144365aff1eSCédric Le Goater [PINMUX_CTRL3] = 0x03000000U, 145365aff1eSCédric Le Goater [PINMUX_CTRL4] = 0x00000000U, 146365aff1eSCédric Le Goater [PINMUX_CTRL5] = 0x0000A000U, 147365aff1eSCédric Le Goater [WDT_RST_CTRL] = 0x023FFFF3U, 148365aff1eSCédric Le Goater [PINMUX_CTRL8] = 0xFFFF0000U, 149365aff1eSCédric Le Goater [PINMUX_CTRL9] = 0x000FFFFFU, 150365aff1eSCédric Le Goater [FREE_CNTR4] = 0x000000FFU, 151365aff1eSCédric Le Goater [FREE_CNTR4_EXT] = 0x000000FFU, 152365aff1eSCédric Le Goater [CPU2_BASE_SEG1] = 0x80000000U, 153365aff1eSCédric Le Goater [CPU2_BASE_SEG4] = 0x1E600000U, 154365aff1eSCédric Le Goater [CPU2_BASE_SEG5] = 0xC0000000U, 155365aff1eSCédric Le Goater [UART_HPLL_CLK] = 0x00001903U, 156365aff1eSCédric Le Goater [PCIE_CTRL] = 0x0000007BU, 157365aff1eSCédric Le Goater [BMC_DEV_ID] = 0x00002402U 158365aff1eSCédric Le Goater }; 159365aff1eSCédric Le Goater 160acd9575eSJoel Stanley static uint32_t aspeed_scu_get_random(void) 161acd9575eSJoel Stanley { 162acd9575eSJoel Stanley uint32_t num; 1639d44cb5bSRichard Henderson qemu_guest_getrandom_nofail(&num, sizeof(num)); 164acd9575eSJoel Stanley return num; 165acd9575eSJoel Stanley } 166acd9575eSJoel Stanley 167fda9aaa6SCédric Le Goater static void aspeed_scu_set_apb_freq(AspeedSCUState *s) 168fda9aaa6SCédric Le Goater { 169*9a937f6cSCédric Le Goater AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(s); 170fda9aaa6SCédric Le Goater 171fda9aaa6SCédric Le Goater s->apb_freq = s->hpll / (SCU_CLK_GET_PCLK_DIV(s->regs[CLK_SEL]) + 1) 172*9a937f6cSCédric Le Goater / asc->apb_divider; 173fda9aaa6SCédric Le Goater } 174fda9aaa6SCédric Le Goater 1751c8a2388SAndrew Jeffery static uint64_t aspeed_scu_read(void *opaque, hwaddr offset, unsigned size) 1761c8a2388SAndrew Jeffery { 1771c8a2388SAndrew Jeffery AspeedSCUState *s = ASPEED_SCU(opaque); 1781c8a2388SAndrew Jeffery int reg = TO_REG(offset); 1791c8a2388SAndrew Jeffery 1801c8a2388SAndrew Jeffery if (reg >= ARRAY_SIZE(s->regs)) { 1811c8a2388SAndrew Jeffery qemu_log_mask(LOG_GUEST_ERROR, 1821c8a2388SAndrew Jeffery "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n", 1831c8a2388SAndrew Jeffery __func__, offset); 1841c8a2388SAndrew Jeffery return 0; 1851c8a2388SAndrew Jeffery } 1861c8a2388SAndrew Jeffery 1871c8a2388SAndrew Jeffery switch (reg) { 188acd9575eSJoel Stanley case RNG_DATA: 189acd9575eSJoel Stanley /* On hardware, RNG_DATA works regardless of 190acd9575eSJoel Stanley * the state of the enable bit in RNG_CTRL 191acd9575eSJoel Stanley */ 192acd9575eSJoel Stanley s->regs[RNG_DATA] = aspeed_scu_get_random(); 193acd9575eSJoel Stanley break; 1941c8a2388SAndrew Jeffery case WAKEUP_EN: 1951c8a2388SAndrew Jeffery qemu_log_mask(LOG_GUEST_ERROR, 1961c8a2388SAndrew Jeffery "%s: Read of write-only offset 0x%" HWADDR_PRIx "\n", 1971c8a2388SAndrew Jeffery __func__, offset); 1981c8a2388SAndrew Jeffery break; 1991c8a2388SAndrew Jeffery } 2001c8a2388SAndrew Jeffery 2011c8a2388SAndrew Jeffery return s->regs[reg]; 2021c8a2388SAndrew Jeffery } 2031c8a2388SAndrew Jeffery 2041c8a2388SAndrew Jeffery static void aspeed_scu_write(void *opaque, hwaddr offset, uint64_t data, 2051c8a2388SAndrew Jeffery unsigned size) 2061c8a2388SAndrew Jeffery { 2071c8a2388SAndrew Jeffery AspeedSCUState *s = ASPEED_SCU(opaque); 2081c8a2388SAndrew Jeffery int reg = TO_REG(offset); 2091c8a2388SAndrew Jeffery 2101c8a2388SAndrew Jeffery if (reg >= ARRAY_SIZE(s->regs)) { 2111c8a2388SAndrew Jeffery qemu_log_mask(LOG_GUEST_ERROR, 2121c8a2388SAndrew Jeffery "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n", 2131c8a2388SAndrew Jeffery __func__, offset); 2141c8a2388SAndrew Jeffery return; 2151c8a2388SAndrew Jeffery } 2161c8a2388SAndrew Jeffery 2171c8a2388SAndrew Jeffery if (reg > PROT_KEY && reg < CPU2_BASE_SEG1 && 2185c1d3a2bSHugo Landau !s->regs[PROT_KEY]) { 2191c8a2388SAndrew Jeffery qemu_log_mask(LOG_GUEST_ERROR, "%s: SCU is locked!\n", __func__); 2201c8a2388SAndrew Jeffery return; 2211c8a2388SAndrew Jeffery } 2221c8a2388SAndrew Jeffery 2231c8a2388SAndrew Jeffery trace_aspeed_scu_write(offset, size, data); 2241c8a2388SAndrew Jeffery 2251c8a2388SAndrew Jeffery switch (reg) { 2265c1d3a2bSHugo Landau case PROT_KEY: 2275c1d3a2bSHugo Landau s->regs[reg] = (data == ASPEED_SCU_PROT_KEY) ? 1 : 0; 2285c1d3a2bSHugo Landau return; 229fda9aaa6SCédric Le Goater case CLK_SEL: 230fda9aaa6SCédric Le Goater s->regs[reg] = data; 231fda9aaa6SCédric Le Goater aspeed_scu_set_apb_freq(s); 232fda9aaa6SCédric Le Goater break; 233333b9c8aSAndrew Jeffery case HW_STRAP1: 234333b9c8aSAndrew Jeffery if (ASPEED_IS_AST2500(s->regs[SILICON_REV])) { 235333b9c8aSAndrew Jeffery s->regs[HW_STRAP1] |= data; 236333b9c8aSAndrew Jeffery return; 237333b9c8aSAndrew Jeffery } 238333b9c8aSAndrew Jeffery /* Jump to assignment below */ 239333b9c8aSAndrew Jeffery break; 240333b9c8aSAndrew Jeffery case SILICON_REV: 241333b9c8aSAndrew Jeffery if (ASPEED_IS_AST2500(s->regs[SILICON_REV])) { 242333b9c8aSAndrew Jeffery s->regs[HW_STRAP1] &= ~data; 243333b9c8aSAndrew Jeffery } else { 244333b9c8aSAndrew Jeffery qemu_log_mask(LOG_GUEST_ERROR, 245333b9c8aSAndrew Jeffery "%s: Write to read-only offset 0x%" HWADDR_PRIx "\n", 246333b9c8aSAndrew Jeffery __func__, offset); 247333b9c8aSAndrew Jeffery } 248333b9c8aSAndrew Jeffery /* Avoid assignment below, we've handled everything */ 249333b9c8aSAndrew Jeffery return; 2501c8a2388SAndrew Jeffery case FREQ_CNTR_EVAL: 2511c8a2388SAndrew Jeffery case VGA_SCRATCH1 ... VGA_SCRATCH8: 2521c8a2388SAndrew Jeffery case RNG_DATA: 2531c8a2388SAndrew Jeffery case FREE_CNTR4: 2541c8a2388SAndrew Jeffery case FREE_CNTR4_EXT: 2551c8a2388SAndrew Jeffery qemu_log_mask(LOG_GUEST_ERROR, 2561c8a2388SAndrew Jeffery "%s: Write to read-only offset 0x%" HWADDR_PRIx "\n", 2571c8a2388SAndrew Jeffery __func__, offset); 2581c8a2388SAndrew Jeffery return; 2591c8a2388SAndrew Jeffery } 2601c8a2388SAndrew Jeffery 2611c8a2388SAndrew Jeffery s->regs[reg] = data; 2621c8a2388SAndrew Jeffery } 2631c8a2388SAndrew Jeffery 2641c8a2388SAndrew Jeffery static const MemoryRegionOps aspeed_scu_ops = { 2651c8a2388SAndrew Jeffery .read = aspeed_scu_read, 2661c8a2388SAndrew Jeffery .write = aspeed_scu_write, 2671c8a2388SAndrew Jeffery .endianness = DEVICE_LITTLE_ENDIAN, 2681c8a2388SAndrew Jeffery .valid.min_access_size = 4, 2691c8a2388SAndrew Jeffery .valid.max_access_size = 4, 2701c8a2388SAndrew Jeffery .valid.unaligned = false, 2711c8a2388SAndrew Jeffery }; 2721c8a2388SAndrew Jeffery 273fda9aaa6SCédric Le Goater static uint32_t aspeed_scu_get_clkin(AspeedSCUState *s) 274fda9aaa6SCédric Le Goater { 275fda9aaa6SCédric Le Goater if (s->hw_strap1 & SCU_HW_STRAP_CLK_25M_IN) { 276fda9aaa6SCédric Le Goater return 25000000; 277fda9aaa6SCédric Le Goater } else if (s->hw_strap1 & SCU_HW_STRAP_CLK_48M_IN) { 278fda9aaa6SCédric Le Goater return 48000000; 279fda9aaa6SCédric Le Goater } else { 280fda9aaa6SCédric Le Goater return 24000000; 281fda9aaa6SCédric Le Goater } 282fda9aaa6SCédric Le Goater } 283fda9aaa6SCédric Le Goater 284fda9aaa6SCédric Le Goater /* 285fda9aaa6SCédric Le Goater * Strapped frequencies for the AST2400 in MHz. They depend on the 286fda9aaa6SCédric Le Goater * clkin frequency. 287fda9aaa6SCédric Le Goater */ 288fda9aaa6SCédric Le Goater static const uint32_t hpll_ast2400_freqs[][4] = { 289fda9aaa6SCédric Le Goater { 384, 360, 336, 408 }, /* 24MHz or 48MHz */ 290fda9aaa6SCédric Le Goater { 400, 375, 350, 425 }, /* 25MHz */ 291fda9aaa6SCédric Le Goater }; 292fda9aaa6SCédric Le Goater 293*9a937f6cSCédric Le Goater static uint32_t aspeed_2400_scu_calc_hpll(AspeedSCUState *s) 294fda9aaa6SCédric Le Goater { 295fda9aaa6SCédric Le Goater uint32_t hpll_reg = s->regs[HPLL_PARAM]; 296fda9aaa6SCédric Le Goater uint8_t freq_select; 297fda9aaa6SCédric Le Goater bool clk_25m_in; 298fda9aaa6SCédric Le Goater 299fda9aaa6SCédric Le Goater if (hpll_reg & SCU_AST2400_H_PLL_OFF) { 300fda9aaa6SCédric Le Goater return 0; 301fda9aaa6SCédric Le Goater } 302fda9aaa6SCédric Le Goater 303fda9aaa6SCédric Le Goater if (hpll_reg & SCU_AST2400_H_PLL_PROGRAMMED) { 304fda9aaa6SCédric Le Goater uint32_t multiplier = 1; 305fda9aaa6SCédric Le Goater 306fda9aaa6SCédric Le Goater if (!(hpll_reg & SCU_AST2400_H_PLL_BYPASS_EN)) { 307fda9aaa6SCédric Le Goater uint32_t n = (hpll_reg >> 5) & 0x3f; 308fda9aaa6SCédric Le Goater uint32_t od = (hpll_reg >> 4) & 0x1; 309fda9aaa6SCédric Le Goater uint32_t d = hpll_reg & 0xf; 310fda9aaa6SCédric Le Goater 311fda9aaa6SCédric Le Goater multiplier = (2 - od) * ((n + 2) / (d + 1)); 312fda9aaa6SCédric Le Goater } 313fda9aaa6SCédric Le Goater 314fda9aaa6SCédric Le Goater return s->clkin * multiplier; 315fda9aaa6SCédric Le Goater } 316fda9aaa6SCédric Le Goater 317fda9aaa6SCédric Le Goater /* HW strapping */ 318fda9aaa6SCédric Le Goater clk_25m_in = !!(s->hw_strap1 & SCU_HW_STRAP_CLK_25M_IN); 319fda9aaa6SCédric Le Goater freq_select = SCU_AST2400_HW_STRAP_GET_H_PLL_CLK(s->hw_strap1); 320fda9aaa6SCédric Le Goater 321fda9aaa6SCédric Le Goater return hpll_ast2400_freqs[clk_25m_in][freq_select] * 1000000; 322fda9aaa6SCédric Le Goater } 323fda9aaa6SCédric Le Goater 324*9a937f6cSCédric Le Goater static uint32_t aspeed_2500_scu_calc_hpll(AspeedSCUState *s) 325fda9aaa6SCédric Le Goater { 326fda9aaa6SCédric Le Goater uint32_t hpll_reg = s->regs[HPLL_PARAM]; 327fda9aaa6SCédric Le Goater uint32_t multiplier = 1; 328fda9aaa6SCédric Le Goater 329fda9aaa6SCédric Le Goater if (hpll_reg & SCU_H_PLL_OFF) { 330fda9aaa6SCédric Le Goater return 0; 331fda9aaa6SCédric Le Goater } 332fda9aaa6SCédric Le Goater 333fda9aaa6SCédric Le Goater if (!(hpll_reg & SCU_H_PLL_BYPASS_EN)) { 334fda9aaa6SCédric Le Goater uint32_t p = (hpll_reg >> 13) & 0x3f; 335fda9aaa6SCédric Le Goater uint32_t m = (hpll_reg >> 5) & 0xff; 336fda9aaa6SCédric Le Goater uint32_t n = hpll_reg & 0x1f; 337fda9aaa6SCédric Le Goater 338fda9aaa6SCédric Le Goater multiplier = ((m + 1) / (n + 1)) / (p + 1); 339fda9aaa6SCédric Le Goater } 340fda9aaa6SCédric Le Goater 341fda9aaa6SCédric Le Goater return s->clkin * multiplier; 342fda9aaa6SCédric Le Goater } 343fda9aaa6SCédric Le Goater 3441c8a2388SAndrew Jeffery static void aspeed_scu_reset(DeviceState *dev) 3451c8a2388SAndrew Jeffery { 3461c8a2388SAndrew Jeffery AspeedSCUState *s = ASPEED_SCU(dev); 347*9a937f6cSCédric Le Goater AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev); 3481c8a2388SAndrew Jeffery 349*9a937f6cSCédric Le Goater memcpy(s->regs, asc->resets, sizeof(s->regs)); 3501c8a2388SAndrew Jeffery s->regs[SILICON_REV] = s->silicon_rev; 3511c8a2388SAndrew Jeffery s->regs[HW_STRAP1] = s->hw_strap1; 3521c8a2388SAndrew Jeffery s->regs[HW_STRAP2] = s->hw_strap2; 353b6e70d1dSJoel Stanley s->regs[PROT_KEY] = s->hw_prot_key; 354fda9aaa6SCédric Le Goater 355fda9aaa6SCédric Le Goater /* 356fda9aaa6SCédric Le Goater * All registers are set. Now compute the frequencies of the main clocks 357fda9aaa6SCédric Le Goater */ 358fda9aaa6SCédric Le Goater s->clkin = aspeed_scu_get_clkin(s); 359*9a937f6cSCédric Le Goater s->hpll = asc->calc_hpll(s); 360fda9aaa6SCédric Le Goater aspeed_scu_set_apb_freq(s); 3611c8a2388SAndrew Jeffery } 3621c8a2388SAndrew Jeffery 363365aff1eSCédric Le Goater static uint32_t aspeed_silicon_revs[] = { 364365aff1eSCédric Le Goater AST2400_A0_SILICON_REV, 3656efbac90SCédric Le Goater AST2400_A1_SILICON_REV, 366365aff1eSCédric Le Goater AST2500_A0_SILICON_REV, 367365aff1eSCédric Le Goater AST2500_A1_SILICON_REV, 368365aff1eSCédric Le Goater }; 3691c8a2388SAndrew Jeffery 37079a9f323SCédric Le Goater bool is_supported_silicon_rev(uint32_t silicon_rev) 3711c8a2388SAndrew Jeffery { 3721c8a2388SAndrew Jeffery int i; 3731c8a2388SAndrew Jeffery 3741c8a2388SAndrew Jeffery for (i = 0; i < ARRAY_SIZE(aspeed_silicon_revs); i++) { 3751c8a2388SAndrew Jeffery if (silicon_rev == aspeed_silicon_revs[i]) { 3761c8a2388SAndrew Jeffery return true; 3771c8a2388SAndrew Jeffery } 3781c8a2388SAndrew Jeffery } 3791c8a2388SAndrew Jeffery 3801c8a2388SAndrew Jeffery return false; 3811c8a2388SAndrew Jeffery } 3821c8a2388SAndrew Jeffery 3831c8a2388SAndrew Jeffery static void aspeed_scu_realize(DeviceState *dev, Error **errp) 3841c8a2388SAndrew Jeffery { 3851c8a2388SAndrew Jeffery SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 3861c8a2388SAndrew Jeffery AspeedSCUState *s = ASPEED_SCU(dev); 3871c8a2388SAndrew Jeffery 3881c8a2388SAndrew Jeffery if (!is_supported_silicon_rev(s->silicon_rev)) { 3891c8a2388SAndrew Jeffery error_setg(errp, "Unknown silicon revision: 0x%" PRIx32, 3901c8a2388SAndrew Jeffery s->silicon_rev); 3911c8a2388SAndrew Jeffery return; 3921c8a2388SAndrew Jeffery } 3931c8a2388SAndrew Jeffery 3941c8a2388SAndrew Jeffery memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_scu_ops, s, 3951c8a2388SAndrew Jeffery TYPE_ASPEED_SCU, SCU_IO_REGION_SIZE); 3961c8a2388SAndrew Jeffery 3971c8a2388SAndrew Jeffery sysbus_init_mmio(sbd, &s->iomem); 3981c8a2388SAndrew Jeffery } 3991c8a2388SAndrew Jeffery 4001c8a2388SAndrew Jeffery static const VMStateDescription vmstate_aspeed_scu = { 4011c8a2388SAndrew Jeffery .name = "aspeed.scu", 4021c8a2388SAndrew Jeffery .version_id = 1, 4031c8a2388SAndrew Jeffery .minimum_version_id = 1, 4041c8a2388SAndrew Jeffery .fields = (VMStateField[]) { 4051c8a2388SAndrew Jeffery VMSTATE_UINT32_ARRAY(regs, AspeedSCUState, ASPEED_SCU_NR_REGS), 4061c8a2388SAndrew Jeffery VMSTATE_END_OF_LIST() 4071c8a2388SAndrew Jeffery } 4081c8a2388SAndrew Jeffery }; 4091c8a2388SAndrew Jeffery 4101c8a2388SAndrew Jeffery static Property aspeed_scu_properties[] = { 4111c8a2388SAndrew Jeffery DEFINE_PROP_UINT32("silicon-rev", AspeedSCUState, silicon_rev, 0), 4121c8a2388SAndrew Jeffery DEFINE_PROP_UINT32("hw-strap1", AspeedSCUState, hw_strap1, 0), 4132ddfa281SCédric Le Goater DEFINE_PROP_UINT32("hw-strap2", AspeedSCUState, hw_strap2, 0), 414b6e70d1dSJoel Stanley DEFINE_PROP_UINT32("hw-prot-key", AspeedSCUState, hw_prot_key, 0), 4151c8a2388SAndrew Jeffery DEFINE_PROP_END_OF_LIST(), 4161c8a2388SAndrew Jeffery }; 4171c8a2388SAndrew Jeffery 4181c8a2388SAndrew Jeffery static void aspeed_scu_class_init(ObjectClass *klass, void *data) 4191c8a2388SAndrew Jeffery { 4201c8a2388SAndrew Jeffery DeviceClass *dc = DEVICE_CLASS(klass); 4211c8a2388SAndrew Jeffery dc->realize = aspeed_scu_realize; 4221c8a2388SAndrew Jeffery dc->reset = aspeed_scu_reset; 4231c8a2388SAndrew Jeffery dc->desc = "ASPEED System Control Unit"; 4241c8a2388SAndrew Jeffery dc->vmsd = &vmstate_aspeed_scu; 4251c8a2388SAndrew Jeffery dc->props = aspeed_scu_properties; 4261c8a2388SAndrew Jeffery } 4271c8a2388SAndrew Jeffery 4281c8a2388SAndrew Jeffery static const TypeInfo aspeed_scu_info = { 4291c8a2388SAndrew Jeffery .name = TYPE_ASPEED_SCU, 4301c8a2388SAndrew Jeffery .parent = TYPE_SYS_BUS_DEVICE, 4311c8a2388SAndrew Jeffery .instance_size = sizeof(AspeedSCUState), 4321c8a2388SAndrew Jeffery .class_init = aspeed_scu_class_init, 433*9a937f6cSCédric Le Goater .class_size = sizeof(AspeedSCUClass), 434*9a937f6cSCédric Le Goater .abstract = true, 435*9a937f6cSCédric Le Goater }; 436*9a937f6cSCédric Le Goater 437*9a937f6cSCédric Le Goater static void aspeed_2400_scu_class_init(ObjectClass *klass, void *data) 438*9a937f6cSCédric Le Goater { 439*9a937f6cSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 440*9a937f6cSCédric Le Goater AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass); 441*9a937f6cSCédric Le Goater 442*9a937f6cSCédric Le Goater dc->desc = "ASPEED 2400 System Control Unit"; 443*9a937f6cSCédric Le Goater asc->resets = ast2400_a0_resets; 444*9a937f6cSCédric Le Goater asc->calc_hpll = aspeed_2400_scu_calc_hpll; 445*9a937f6cSCédric Le Goater asc->apb_divider = 2; 446*9a937f6cSCédric Le Goater } 447*9a937f6cSCédric Le Goater 448*9a937f6cSCédric Le Goater static const TypeInfo aspeed_2400_scu_info = { 449*9a937f6cSCédric Le Goater .name = TYPE_ASPEED_2400_SCU, 450*9a937f6cSCédric Le Goater .parent = TYPE_ASPEED_SCU, 451*9a937f6cSCédric Le Goater .instance_size = sizeof(AspeedSCUState), 452*9a937f6cSCédric Le Goater .class_init = aspeed_2400_scu_class_init, 453*9a937f6cSCédric Le Goater }; 454*9a937f6cSCédric Le Goater 455*9a937f6cSCédric Le Goater static void aspeed_2500_scu_class_init(ObjectClass *klass, void *data) 456*9a937f6cSCédric Le Goater { 457*9a937f6cSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 458*9a937f6cSCédric Le Goater AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass); 459*9a937f6cSCédric Le Goater 460*9a937f6cSCédric Le Goater dc->desc = "ASPEED 2500 System Control Unit"; 461*9a937f6cSCédric Le Goater asc->resets = ast2500_a1_resets; 462*9a937f6cSCédric Le Goater asc->calc_hpll = aspeed_2500_scu_calc_hpll; 463*9a937f6cSCédric Le Goater asc->apb_divider = 4; 464*9a937f6cSCédric Le Goater } 465*9a937f6cSCédric Le Goater 466*9a937f6cSCédric Le Goater static const TypeInfo aspeed_2500_scu_info = { 467*9a937f6cSCédric Le Goater .name = TYPE_ASPEED_2500_SCU, 468*9a937f6cSCédric Le Goater .parent = TYPE_ASPEED_SCU, 469*9a937f6cSCédric Le Goater .instance_size = sizeof(AspeedSCUState), 470*9a937f6cSCédric Le Goater .class_init = aspeed_2500_scu_class_init, 4711c8a2388SAndrew Jeffery }; 4721c8a2388SAndrew Jeffery 4731c8a2388SAndrew Jeffery static void aspeed_scu_register_types(void) 4741c8a2388SAndrew Jeffery { 4751c8a2388SAndrew Jeffery type_register_static(&aspeed_scu_info); 476*9a937f6cSCédric Le Goater type_register_static(&aspeed_2400_scu_info); 477*9a937f6cSCédric Le Goater type_register_static(&aspeed_2500_scu_info); 4781c8a2388SAndrew Jeffery } 4791c8a2388SAndrew Jeffery 4801c8a2388SAndrew Jeffery type_init(aspeed_scu_register_types); 481