xref: /qemu/hw/misc/aspeed_scu.c (revision 5c1d3a2b6e5c084696b57edc33aa4bb554e7c37b)
11c8a2388SAndrew Jeffery /*
21c8a2388SAndrew Jeffery  * ASPEED System Control Unit
31c8a2388SAndrew Jeffery  *
41c8a2388SAndrew Jeffery  * Andrew Jeffery <andrew@aj.id.au>
51c8a2388SAndrew Jeffery  *
61c8a2388SAndrew Jeffery  * Copyright 2016 IBM Corp.
71c8a2388SAndrew Jeffery  *
81c8a2388SAndrew Jeffery  * This code is licensed under the GPL version 2 or later.  See
91c8a2388SAndrew Jeffery  * the COPYING file in the top-level directory.
101c8a2388SAndrew Jeffery  */
111c8a2388SAndrew Jeffery 
121c8a2388SAndrew Jeffery #include "qemu/osdep.h"
131c8a2388SAndrew Jeffery #include "hw/misc/aspeed_scu.h"
141c8a2388SAndrew Jeffery #include "hw/qdev-properties.h"
151c8a2388SAndrew Jeffery #include "qapi/error.h"
161c8a2388SAndrew Jeffery #include "qapi/visitor.h"
171c8a2388SAndrew Jeffery #include "qemu/bitops.h"
18aa4b04a0SPranith Kumar #include "qemu/log.h"
191c8a2388SAndrew Jeffery #include "trace.h"
201c8a2388SAndrew Jeffery 
211c8a2388SAndrew Jeffery #define TO_REG(offset) ((offset) >> 2)
221c8a2388SAndrew Jeffery 
231c8a2388SAndrew Jeffery #define PROT_KEY             TO_REG(0x00)
241c8a2388SAndrew Jeffery #define SYS_RST_CTRL         TO_REG(0x04)
251c8a2388SAndrew Jeffery #define CLK_SEL              TO_REG(0x08)
261c8a2388SAndrew Jeffery #define CLK_STOP_CTRL        TO_REG(0x0C)
271c8a2388SAndrew Jeffery #define FREQ_CNTR_CTRL       TO_REG(0x10)
281c8a2388SAndrew Jeffery #define FREQ_CNTR_EVAL       TO_REG(0x14)
291c8a2388SAndrew Jeffery #define IRQ_CTRL             TO_REG(0x18)
301c8a2388SAndrew Jeffery #define D2PLL_PARAM          TO_REG(0x1C)
311c8a2388SAndrew Jeffery #define MPLL_PARAM           TO_REG(0x20)
321c8a2388SAndrew Jeffery #define HPLL_PARAM           TO_REG(0x24)
331c8a2388SAndrew Jeffery #define FREQ_CNTR_RANGE      TO_REG(0x28)
341c8a2388SAndrew Jeffery #define MISC_CTRL1           TO_REG(0x2C)
351c8a2388SAndrew Jeffery #define PCI_CTRL1            TO_REG(0x30)
361c8a2388SAndrew Jeffery #define PCI_CTRL2            TO_REG(0x34)
371c8a2388SAndrew Jeffery #define PCI_CTRL3            TO_REG(0x38)
381c8a2388SAndrew Jeffery #define SYS_RST_STATUS       TO_REG(0x3C)
391c8a2388SAndrew Jeffery #define SOC_SCRATCH1         TO_REG(0x40)
401c8a2388SAndrew Jeffery #define SOC_SCRATCH2         TO_REG(0x44)
411c8a2388SAndrew Jeffery #define MAC_CLK_DELAY        TO_REG(0x48)
421c8a2388SAndrew Jeffery #define MISC_CTRL2           TO_REG(0x4C)
431c8a2388SAndrew Jeffery #define VGA_SCRATCH1         TO_REG(0x50)
441c8a2388SAndrew Jeffery #define VGA_SCRATCH2         TO_REG(0x54)
451c8a2388SAndrew Jeffery #define VGA_SCRATCH3         TO_REG(0x58)
461c8a2388SAndrew Jeffery #define VGA_SCRATCH4         TO_REG(0x5C)
471c8a2388SAndrew Jeffery #define VGA_SCRATCH5         TO_REG(0x60)
481c8a2388SAndrew Jeffery #define VGA_SCRATCH6         TO_REG(0x64)
491c8a2388SAndrew Jeffery #define VGA_SCRATCH7         TO_REG(0x68)
501c8a2388SAndrew Jeffery #define VGA_SCRATCH8         TO_REG(0x6C)
511c8a2388SAndrew Jeffery #define HW_STRAP1            TO_REG(0x70)
521c8a2388SAndrew Jeffery #define RNG_CTRL             TO_REG(0x74)
531c8a2388SAndrew Jeffery #define RNG_DATA             TO_REG(0x78)
541c8a2388SAndrew Jeffery #define SILICON_REV          TO_REG(0x7C)
551c8a2388SAndrew Jeffery #define PINMUX_CTRL1         TO_REG(0x80)
561c8a2388SAndrew Jeffery #define PINMUX_CTRL2         TO_REG(0x84)
571c8a2388SAndrew Jeffery #define PINMUX_CTRL3         TO_REG(0x88)
581c8a2388SAndrew Jeffery #define PINMUX_CTRL4         TO_REG(0x8C)
591c8a2388SAndrew Jeffery #define PINMUX_CTRL5         TO_REG(0x90)
601c8a2388SAndrew Jeffery #define PINMUX_CTRL6         TO_REG(0x94)
611c8a2388SAndrew Jeffery #define WDT_RST_CTRL         TO_REG(0x9C)
621c8a2388SAndrew Jeffery #define PINMUX_CTRL7         TO_REG(0xA0)
631c8a2388SAndrew Jeffery #define PINMUX_CTRL8         TO_REG(0xA4)
641c8a2388SAndrew Jeffery #define PINMUX_CTRL9         TO_REG(0xA8)
651c8a2388SAndrew Jeffery #define WAKEUP_EN            TO_REG(0xC0)
661c8a2388SAndrew Jeffery #define WAKEUP_CTRL          TO_REG(0xC4)
671c8a2388SAndrew Jeffery #define HW_STRAP2            TO_REG(0xD0)
681c8a2388SAndrew Jeffery #define FREE_CNTR4           TO_REG(0xE0)
691c8a2388SAndrew Jeffery #define FREE_CNTR4_EXT       TO_REG(0xE4)
701c8a2388SAndrew Jeffery #define CPU2_CTRL            TO_REG(0x100)
711c8a2388SAndrew Jeffery #define CPU2_BASE_SEG1       TO_REG(0x104)
721c8a2388SAndrew Jeffery #define CPU2_BASE_SEG2       TO_REG(0x108)
731c8a2388SAndrew Jeffery #define CPU2_BASE_SEG3       TO_REG(0x10C)
741c8a2388SAndrew Jeffery #define CPU2_BASE_SEG4       TO_REG(0x110)
751c8a2388SAndrew Jeffery #define CPU2_BASE_SEG5       TO_REG(0x114)
761c8a2388SAndrew Jeffery #define CPU2_CACHE_CTRL      TO_REG(0x118)
771c8a2388SAndrew Jeffery #define UART_HPLL_CLK        TO_REG(0x160)
781c8a2388SAndrew Jeffery #define PCIE_CTRL            TO_REG(0x180)
791c8a2388SAndrew Jeffery #define BMC_MMIO_CTRL        TO_REG(0x184)
801c8a2388SAndrew Jeffery #define RELOC_DECODE_BASE1   TO_REG(0x188)
811c8a2388SAndrew Jeffery #define RELOC_DECODE_BASE2   TO_REG(0x18C)
821c8a2388SAndrew Jeffery #define MAILBOX_DECODE_BASE  TO_REG(0x190)
831c8a2388SAndrew Jeffery #define SRAM_DECODE_BASE1    TO_REG(0x194)
841c8a2388SAndrew Jeffery #define SRAM_DECODE_BASE2    TO_REG(0x198)
851c8a2388SAndrew Jeffery #define BMC_REV              TO_REG(0x19C)
861c8a2388SAndrew Jeffery #define BMC_DEV_ID           TO_REG(0x1A4)
871c8a2388SAndrew Jeffery 
88c491e152SCédric Le Goater #define SCU_IO_REGION_SIZE 0x1000
891c8a2388SAndrew Jeffery 
901c8a2388SAndrew Jeffery static const uint32_t ast2400_a0_resets[ASPEED_SCU_NR_REGS] = {
911c8a2388SAndrew Jeffery      [SYS_RST_CTRL]    = 0xFFCFFEDCU,
921c8a2388SAndrew Jeffery      [CLK_SEL]         = 0xF3F40000U,
931c8a2388SAndrew Jeffery      [CLK_STOP_CTRL]   = 0x19FC3E8BU,
941c8a2388SAndrew Jeffery      [D2PLL_PARAM]     = 0x00026108U,
951c8a2388SAndrew Jeffery      [MPLL_PARAM]      = 0x00030291U,
961c8a2388SAndrew Jeffery      [HPLL_PARAM]      = 0x00000291U,
971c8a2388SAndrew Jeffery      [MISC_CTRL1]      = 0x00000010U,
981c8a2388SAndrew Jeffery      [PCI_CTRL1]       = 0x20001A03U,
991c8a2388SAndrew Jeffery      [PCI_CTRL2]       = 0x20001A03U,
1001c8a2388SAndrew Jeffery      [PCI_CTRL3]       = 0x04000030U,
1011c8a2388SAndrew Jeffery      [SYS_RST_STATUS]  = 0x00000001U,
1021c8a2388SAndrew Jeffery      [SOC_SCRATCH1]    = 0x000000C0U, /* SoC completed DRAM init */
1031c8a2388SAndrew Jeffery      [MISC_CTRL2]      = 0x00000023U,
1041c8a2388SAndrew Jeffery      [RNG_CTRL]        = 0x0000000EU,
1051c8a2388SAndrew Jeffery      [PINMUX_CTRL2]    = 0x0000F000U,
1061c8a2388SAndrew Jeffery      [PINMUX_CTRL3]    = 0x01000000U,
1071c8a2388SAndrew Jeffery      [PINMUX_CTRL4]    = 0x000000FFU,
1081c8a2388SAndrew Jeffery      [PINMUX_CTRL5]    = 0x0000A000U,
1091c8a2388SAndrew Jeffery      [WDT_RST_CTRL]    = 0x003FFFF3U,
1101c8a2388SAndrew Jeffery      [PINMUX_CTRL8]    = 0xFFFF0000U,
1111c8a2388SAndrew Jeffery      [PINMUX_CTRL9]    = 0x000FFFFFU,
1121c8a2388SAndrew Jeffery      [FREE_CNTR4]      = 0x000000FFU,
1131c8a2388SAndrew Jeffery      [FREE_CNTR4_EXT]  = 0x000000FFU,
1141c8a2388SAndrew Jeffery      [CPU2_BASE_SEG1]  = 0x80000000U,
1151c8a2388SAndrew Jeffery      [CPU2_BASE_SEG4]  = 0x1E600000U,
1161c8a2388SAndrew Jeffery      [CPU2_BASE_SEG5]  = 0xC0000000U,
1171c8a2388SAndrew Jeffery      [UART_HPLL_CLK]   = 0x00001903U,
1181c8a2388SAndrew Jeffery      [PCIE_CTRL]       = 0x0000007BU,
1191c8a2388SAndrew Jeffery      [BMC_DEV_ID]      = 0x00002402U
1201c8a2388SAndrew Jeffery };
1211c8a2388SAndrew Jeffery 
122365aff1eSCédric Le Goater /* SCU70 bit 23: 0 24Mhz. bit 11:9: 0b001 AXI:ABH ratio 2:1 */
123365aff1eSCédric Le Goater /* AST2500 revision A1 */
124365aff1eSCédric Le Goater 
125365aff1eSCédric Le Goater static const uint32_t ast2500_a1_resets[ASPEED_SCU_NR_REGS] = {
126365aff1eSCédric Le Goater      [SYS_RST_CTRL]    = 0xFFCFFEDCU,
127365aff1eSCédric Le Goater      [CLK_SEL]         = 0xF3F40000U,
128365aff1eSCédric Le Goater      [CLK_STOP_CTRL]   = 0x19FC3E8BU,
129365aff1eSCédric Le Goater      [D2PLL_PARAM]     = 0x00026108U,
130365aff1eSCédric Le Goater      [MPLL_PARAM]      = 0x00030291U,
131365aff1eSCédric Le Goater      [HPLL_PARAM]      = 0x93000400U,
132365aff1eSCédric Le Goater      [MISC_CTRL1]      = 0x00000010U,
133365aff1eSCédric Le Goater      [PCI_CTRL1]       = 0x20001A03U,
134365aff1eSCédric Le Goater      [PCI_CTRL2]       = 0x20001A03U,
135365aff1eSCédric Le Goater      [PCI_CTRL3]       = 0x04000030U,
136365aff1eSCédric Le Goater      [SYS_RST_STATUS]  = 0x00000001U,
137365aff1eSCédric Le Goater      [SOC_SCRATCH1]    = 0x000000C0U, /* SoC completed DRAM init */
138365aff1eSCédric Le Goater      [MISC_CTRL2]      = 0x00000023U,
139365aff1eSCédric Le Goater      [RNG_CTRL]        = 0x0000000EU,
140365aff1eSCédric Le Goater      [PINMUX_CTRL2]    = 0x0000F000U,
141365aff1eSCédric Le Goater      [PINMUX_CTRL3]    = 0x03000000U,
142365aff1eSCédric Le Goater      [PINMUX_CTRL4]    = 0x00000000U,
143365aff1eSCédric Le Goater      [PINMUX_CTRL5]    = 0x0000A000U,
144365aff1eSCédric Le Goater      [WDT_RST_CTRL]    = 0x023FFFF3U,
145365aff1eSCédric Le Goater      [PINMUX_CTRL8]    = 0xFFFF0000U,
146365aff1eSCédric Le Goater      [PINMUX_CTRL9]    = 0x000FFFFFU,
147365aff1eSCédric Le Goater      [FREE_CNTR4]      = 0x000000FFU,
148365aff1eSCédric Le Goater      [FREE_CNTR4_EXT]  = 0x000000FFU,
149365aff1eSCédric Le Goater      [CPU2_BASE_SEG1]  = 0x80000000U,
150365aff1eSCédric Le Goater      [CPU2_BASE_SEG4]  = 0x1E600000U,
151365aff1eSCédric Le Goater      [CPU2_BASE_SEG5]  = 0xC0000000U,
152365aff1eSCédric Le Goater      [UART_HPLL_CLK]   = 0x00001903U,
153365aff1eSCédric Le Goater      [PCIE_CTRL]       = 0x0000007BU,
154365aff1eSCédric Le Goater      [BMC_DEV_ID]      = 0x00002402U
155365aff1eSCédric Le Goater };
156365aff1eSCédric Le Goater 
1571c8a2388SAndrew Jeffery static uint64_t aspeed_scu_read(void *opaque, hwaddr offset, unsigned size)
1581c8a2388SAndrew Jeffery {
1591c8a2388SAndrew Jeffery     AspeedSCUState *s = ASPEED_SCU(opaque);
1601c8a2388SAndrew Jeffery     int reg = TO_REG(offset);
1611c8a2388SAndrew Jeffery 
1621c8a2388SAndrew Jeffery     if (reg >= ARRAY_SIZE(s->regs)) {
1631c8a2388SAndrew Jeffery         qemu_log_mask(LOG_GUEST_ERROR,
1641c8a2388SAndrew Jeffery                       "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
1651c8a2388SAndrew Jeffery                       __func__, offset);
1661c8a2388SAndrew Jeffery         return 0;
1671c8a2388SAndrew Jeffery     }
1681c8a2388SAndrew Jeffery 
1691c8a2388SAndrew Jeffery     switch (reg) {
1701c8a2388SAndrew Jeffery     case WAKEUP_EN:
1711c8a2388SAndrew Jeffery         qemu_log_mask(LOG_GUEST_ERROR,
1721c8a2388SAndrew Jeffery                       "%s: Read of write-only offset 0x%" HWADDR_PRIx "\n",
1731c8a2388SAndrew Jeffery                       __func__, offset);
1741c8a2388SAndrew Jeffery         break;
1751c8a2388SAndrew Jeffery     }
1761c8a2388SAndrew Jeffery 
1771c8a2388SAndrew Jeffery     return s->regs[reg];
1781c8a2388SAndrew Jeffery }
1791c8a2388SAndrew Jeffery 
1801c8a2388SAndrew Jeffery static void aspeed_scu_write(void *opaque, hwaddr offset, uint64_t data,
1811c8a2388SAndrew Jeffery                              unsigned size)
1821c8a2388SAndrew Jeffery {
1831c8a2388SAndrew Jeffery     AspeedSCUState *s = ASPEED_SCU(opaque);
1841c8a2388SAndrew Jeffery     int reg = TO_REG(offset);
1851c8a2388SAndrew Jeffery 
1861c8a2388SAndrew Jeffery     if (reg >= ARRAY_SIZE(s->regs)) {
1871c8a2388SAndrew Jeffery         qemu_log_mask(LOG_GUEST_ERROR,
1881c8a2388SAndrew Jeffery                       "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
1891c8a2388SAndrew Jeffery                       __func__, offset);
1901c8a2388SAndrew Jeffery         return;
1911c8a2388SAndrew Jeffery     }
1921c8a2388SAndrew Jeffery 
1931c8a2388SAndrew Jeffery     if (reg > PROT_KEY && reg < CPU2_BASE_SEG1 &&
194*5c1d3a2bSHugo Landau             !s->regs[PROT_KEY]) {
1951c8a2388SAndrew Jeffery         qemu_log_mask(LOG_GUEST_ERROR, "%s: SCU is locked!\n", __func__);
1961c8a2388SAndrew Jeffery         return;
1971c8a2388SAndrew Jeffery     }
1981c8a2388SAndrew Jeffery 
1991c8a2388SAndrew Jeffery     trace_aspeed_scu_write(offset, size, data);
2001c8a2388SAndrew Jeffery 
2011c8a2388SAndrew Jeffery     switch (reg) {
202*5c1d3a2bSHugo Landau     case PROT_KEY:
203*5c1d3a2bSHugo Landau         s->regs[reg] = (data == ASPEED_SCU_PROT_KEY) ? 1 : 0;
204*5c1d3a2bSHugo Landau         return;
205*5c1d3a2bSHugo Landau 
2061c8a2388SAndrew Jeffery     case FREQ_CNTR_EVAL:
2071c8a2388SAndrew Jeffery     case VGA_SCRATCH1 ... VGA_SCRATCH8:
2081c8a2388SAndrew Jeffery     case RNG_DATA:
2091c8a2388SAndrew Jeffery     case SILICON_REV:
2101c8a2388SAndrew Jeffery     case FREE_CNTR4:
2111c8a2388SAndrew Jeffery     case FREE_CNTR4_EXT:
2121c8a2388SAndrew Jeffery         qemu_log_mask(LOG_GUEST_ERROR,
2131c8a2388SAndrew Jeffery                       "%s: Write to read-only offset 0x%" HWADDR_PRIx "\n",
2141c8a2388SAndrew Jeffery                       __func__, offset);
2151c8a2388SAndrew Jeffery         return;
2161c8a2388SAndrew Jeffery     }
2171c8a2388SAndrew Jeffery 
2181c8a2388SAndrew Jeffery     s->regs[reg] = data;
2191c8a2388SAndrew Jeffery }
2201c8a2388SAndrew Jeffery 
2211c8a2388SAndrew Jeffery static const MemoryRegionOps aspeed_scu_ops = {
2221c8a2388SAndrew Jeffery     .read = aspeed_scu_read,
2231c8a2388SAndrew Jeffery     .write = aspeed_scu_write,
2241c8a2388SAndrew Jeffery     .endianness = DEVICE_LITTLE_ENDIAN,
2251c8a2388SAndrew Jeffery     .valid.min_access_size = 4,
2261c8a2388SAndrew Jeffery     .valid.max_access_size = 4,
2271c8a2388SAndrew Jeffery     .valid.unaligned = false,
2281c8a2388SAndrew Jeffery };
2291c8a2388SAndrew Jeffery 
2301c8a2388SAndrew Jeffery static void aspeed_scu_reset(DeviceState *dev)
2311c8a2388SAndrew Jeffery {
2321c8a2388SAndrew Jeffery     AspeedSCUState *s = ASPEED_SCU(dev);
2331c8a2388SAndrew Jeffery     const uint32_t *reset;
2341c8a2388SAndrew Jeffery 
2351c8a2388SAndrew Jeffery     switch (s->silicon_rev) {
2361c8a2388SAndrew Jeffery     case AST2400_A0_SILICON_REV:
2376efbac90SCédric Le Goater     case AST2400_A1_SILICON_REV:
2381c8a2388SAndrew Jeffery         reset = ast2400_a0_resets;
2391c8a2388SAndrew Jeffery         break;
240365aff1eSCédric Le Goater     case AST2500_A0_SILICON_REV:
241365aff1eSCédric Le Goater     case AST2500_A1_SILICON_REV:
242365aff1eSCédric Le Goater         reset = ast2500_a1_resets;
243365aff1eSCédric Le Goater         break;
2441c8a2388SAndrew Jeffery     default:
2451c8a2388SAndrew Jeffery         g_assert_not_reached();
2461c8a2388SAndrew Jeffery     }
2471c8a2388SAndrew Jeffery 
2481c8a2388SAndrew Jeffery     memcpy(s->regs, reset, sizeof(s->regs));
2491c8a2388SAndrew Jeffery     s->regs[SILICON_REV] = s->silicon_rev;
2501c8a2388SAndrew Jeffery     s->regs[HW_STRAP1] = s->hw_strap1;
2511c8a2388SAndrew Jeffery     s->regs[HW_STRAP2] = s->hw_strap2;
252b6e70d1dSJoel Stanley     s->regs[PROT_KEY] = s->hw_prot_key;
2531c8a2388SAndrew Jeffery }
2541c8a2388SAndrew Jeffery 
255365aff1eSCédric Le Goater static uint32_t aspeed_silicon_revs[] = {
256365aff1eSCédric Le Goater     AST2400_A0_SILICON_REV,
2576efbac90SCédric Le Goater     AST2400_A1_SILICON_REV,
258365aff1eSCédric Le Goater     AST2500_A0_SILICON_REV,
259365aff1eSCédric Le Goater     AST2500_A1_SILICON_REV,
260365aff1eSCédric Le Goater };
2611c8a2388SAndrew Jeffery 
26279a9f323SCédric Le Goater bool is_supported_silicon_rev(uint32_t silicon_rev)
2631c8a2388SAndrew Jeffery {
2641c8a2388SAndrew Jeffery     int i;
2651c8a2388SAndrew Jeffery 
2661c8a2388SAndrew Jeffery     for (i = 0; i < ARRAY_SIZE(aspeed_silicon_revs); i++) {
2671c8a2388SAndrew Jeffery         if (silicon_rev == aspeed_silicon_revs[i]) {
2681c8a2388SAndrew Jeffery             return true;
2691c8a2388SAndrew Jeffery         }
2701c8a2388SAndrew Jeffery     }
2711c8a2388SAndrew Jeffery 
2721c8a2388SAndrew Jeffery     return false;
2731c8a2388SAndrew Jeffery }
2741c8a2388SAndrew Jeffery 
2751c8a2388SAndrew Jeffery static void aspeed_scu_realize(DeviceState *dev, Error **errp)
2761c8a2388SAndrew Jeffery {
2771c8a2388SAndrew Jeffery     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
2781c8a2388SAndrew Jeffery     AspeedSCUState *s = ASPEED_SCU(dev);
2791c8a2388SAndrew Jeffery 
2801c8a2388SAndrew Jeffery     if (!is_supported_silicon_rev(s->silicon_rev)) {
2811c8a2388SAndrew Jeffery         error_setg(errp, "Unknown silicon revision: 0x%" PRIx32,
2821c8a2388SAndrew Jeffery                 s->silicon_rev);
2831c8a2388SAndrew Jeffery         return;
2841c8a2388SAndrew Jeffery     }
2851c8a2388SAndrew Jeffery 
2861c8a2388SAndrew Jeffery     memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_scu_ops, s,
2871c8a2388SAndrew Jeffery                           TYPE_ASPEED_SCU, SCU_IO_REGION_SIZE);
2881c8a2388SAndrew Jeffery 
2891c8a2388SAndrew Jeffery     sysbus_init_mmio(sbd, &s->iomem);
2901c8a2388SAndrew Jeffery }
2911c8a2388SAndrew Jeffery 
2921c8a2388SAndrew Jeffery static const VMStateDescription vmstate_aspeed_scu = {
2931c8a2388SAndrew Jeffery     .name = "aspeed.scu",
2941c8a2388SAndrew Jeffery     .version_id = 1,
2951c8a2388SAndrew Jeffery     .minimum_version_id = 1,
2961c8a2388SAndrew Jeffery     .fields = (VMStateField[]) {
2971c8a2388SAndrew Jeffery         VMSTATE_UINT32_ARRAY(regs, AspeedSCUState, ASPEED_SCU_NR_REGS),
2981c8a2388SAndrew Jeffery         VMSTATE_END_OF_LIST()
2991c8a2388SAndrew Jeffery     }
3001c8a2388SAndrew Jeffery };
3011c8a2388SAndrew Jeffery 
3021c8a2388SAndrew Jeffery static Property aspeed_scu_properties[] = {
3031c8a2388SAndrew Jeffery     DEFINE_PROP_UINT32("silicon-rev", AspeedSCUState, silicon_rev, 0),
3041c8a2388SAndrew Jeffery     DEFINE_PROP_UINT32("hw-strap1", AspeedSCUState, hw_strap1, 0),
3052ddfa281SCédric Le Goater     DEFINE_PROP_UINT32("hw-strap2", AspeedSCUState, hw_strap2, 0),
306b6e70d1dSJoel Stanley     DEFINE_PROP_UINT32("hw-prot-key", AspeedSCUState, hw_prot_key, 0),
3071c8a2388SAndrew Jeffery     DEFINE_PROP_END_OF_LIST(),
3081c8a2388SAndrew Jeffery };
3091c8a2388SAndrew Jeffery 
3101c8a2388SAndrew Jeffery static void aspeed_scu_class_init(ObjectClass *klass, void *data)
3111c8a2388SAndrew Jeffery {
3121c8a2388SAndrew Jeffery     DeviceClass *dc = DEVICE_CLASS(klass);
3131c8a2388SAndrew Jeffery     dc->realize = aspeed_scu_realize;
3141c8a2388SAndrew Jeffery     dc->reset = aspeed_scu_reset;
3151c8a2388SAndrew Jeffery     dc->desc = "ASPEED System Control Unit";
3161c8a2388SAndrew Jeffery     dc->vmsd = &vmstate_aspeed_scu;
3171c8a2388SAndrew Jeffery     dc->props = aspeed_scu_properties;
3181c8a2388SAndrew Jeffery }
3191c8a2388SAndrew Jeffery 
3201c8a2388SAndrew Jeffery static const TypeInfo aspeed_scu_info = {
3211c8a2388SAndrew Jeffery     .name = TYPE_ASPEED_SCU,
3221c8a2388SAndrew Jeffery     .parent = TYPE_SYS_BUS_DEVICE,
3231c8a2388SAndrew Jeffery     .instance_size = sizeof(AspeedSCUState),
3241c8a2388SAndrew Jeffery     .class_init = aspeed_scu_class_init,
3251c8a2388SAndrew Jeffery };
3261c8a2388SAndrew Jeffery 
3271c8a2388SAndrew Jeffery static void aspeed_scu_register_types(void)
3281c8a2388SAndrew Jeffery {
3291c8a2388SAndrew Jeffery     type_register_static(&aspeed_scu_info);
3301c8a2388SAndrew Jeffery }
3311c8a2388SAndrew Jeffery 
3321c8a2388SAndrew Jeffery type_init(aspeed_scu_register_types);
333