1*1c8a2388SAndrew Jeffery /* 2*1c8a2388SAndrew Jeffery * ASPEED System Control Unit 3*1c8a2388SAndrew Jeffery * 4*1c8a2388SAndrew Jeffery * Andrew Jeffery <andrew@aj.id.au> 5*1c8a2388SAndrew Jeffery * 6*1c8a2388SAndrew Jeffery * Copyright 2016 IBM Corp. 7*1c8a2388SAndrew Jeffery * 8*1c8a2388SAndrew Jeffery * This code is licensed under the GPL version 2 or later. See 9*1c8a2388SAndrew Jeffery * the COPYING file in the top-level directory. 10*1c8a2388SAndrew Jeffery */ 11*1c8a2388SAndrew Jeffery 12*1c8a2388SAndrew Jeffery #include "qemu/osdep.h" 13*1c8a2388SAndrew Jeffery #include "hw/misc/aspeed_scu.h" 14*1c8a2388SAndrew Jeffery #include "hw/qdev-properties.h" 15*1c8a2388SAndrew Jeffery #include "qapi/error.h" 16*1c8a2388SAndrew Jeffery #include "qapi/visitor.h" 17*1c8a2388SAndrew Jeffery #include "qemu/bitops.h" 18*1c8a2388SAndrew Jeffery #include "trace.h" 19*1c8a2388SAndrew Jeffery 20*1c8a2388SAndrew Jeffery #define TO_REG(offset) ((offset) >> 2) 21*1c8a2388SAndrew Jeffery 22*1c8a2388SAndrew Jeffery #define PROT_KEY TO_REG(0x00) 23*1c8a2388SAndrew Jeffery #define SYS_RST_CTRL TO_REG(0x04) 24*1c8a2388SAndrew Jeffery #define CLK_SEL TO_REG(0x08) 25*1c8a2388SAndrew Jeffery #define CLK_STOP_CTRL TO_REG(0x0C) 26*1c8a2388SAndrew Jeffery #define FREQ_CNTR_CTRL TO_REG(0x10) 27*1c8a2388SAndrew Jeffery #define FREQ_CNTR_EVAL TO_REG(0x14) 28*1c8a2388SAndrew Jeffery #define IRQ_CTRL TO_REG(0x18) 29*1c8a2388SAndrew Jeffery #define D2PLL_PARAM TO_REG(0x1C) 30*1c8a2388SAndrew Jeffery #define MPLL_PARAM TO_REG(0x20) 31*1c8a2388SAndrew Jeffery #define HPLL_PARAM TO_REG(0x24) 32*1c8a2388SAndrew Jeffery #define FREQ_CNTR_RANGE TO_REG(0x28) 33*1c8a2388SAndrew Jeffery #define MISC_CTRL1 TO_REG(0x2C) 34*1c8a2388SAndrew Jeffery #define PCI_CTRL1 TO_REG(0x30) 35*1c8a2388SAndrew Jeffery #define PCI_CTRL2 TO_REG(0x34) 36*1c8a2388SAndrew Jeffery #define PCI_CTRL3 TO_REG(0x38) 37*1c8a2388SAndrew Jeffery #define SYS_RST_STATUS TO_REG(0x3C) 38*1c8a2388SAndrew Jeffery #define SOC_SCRATCH1 TO_REG(0x40) 39*1c8a2388SAndrew Jeffery #define SOC_SCRATCH2 TO_REG(0x44) 40*1c8a2388SAndrew Jeffery #define MAC_CLK_DELAY TO_REG(0x48) 41*1c8a2388SAndrew Jeffery #define MISC_CTRL2 TO_REG(0x4C) 42*1c8a2388SAndrew Jeffery #define VGA_SCRATCH1 TO_REG(0x50) 43*1c8a2388SAndrew Jeffery #define VGA_SCRATCH2 TO_REG(0x54) 44*1c8a2388SAndrew Jeffery #define VGA_SCRATCH3 TO_REG(0x58) 45*1c8a2388SAndrew Jeffery #define VGA_SCRATCH4 TO_REG(0x5C) 46*1c8a2388SAndrew Jeffery #define VGA_SCRATCH5 TO_REG(0x60) 47*1c8a2388SAndrew Jeffery #define VGA_SCRATCH6 TO_REG(0x64) 48*1c8a2388SAndrew Jeffery #define VGA_SCRATCH7 TO_REG(0x68) 49*1c8a2388SAndrew Jeffery #define VGA_SCRATCH8 TO_REG(0x6C) 50*1c8a2388SAndrew Jeffery #define HW_STRAP1 TO_REG(0x70) 51*1c8a2388SAndrew Jeffery #define RNG_CTRL TO_REG(0x74) 52*1c8a2388SAndrew Jeffery #define RNG_DATA TO_REG(0x78) 53*1c8a2388SAndrew Jeffery #define SILICON_REV TO_REG(0x7C) 54*1c8a2388SAndrew Jeffery #define PINMUX_CTRL1 TO_REG(0x80) 55*1c8a2388SAndrew Jeffery #define PINMUX_CTRL2 TO_REG(0x84) 56*1c8a2388SAndrew Jeffery #define PINMUX_CTRL3 TO_REG(0x88) 57*1c8a2388SAndrew Jeffery #define PINMUX_CTRL4 TO_REG(0x8C) 58*1c8a2388SAndrew Jeffery #define PINMUX_CTRL5 TO_REG(0x90) 59*1c8a2388SAndrew Jeffery #define PINMUX_CTRL6 TO_REG(0x94) 60*1c8a2388SAndrew Jeffery #define WDT_RST_CTRL TO_REG(0x9C) 61*1c8a2388SAndrew Jeffery #define PINMUX_CTRL7 TO_REG(0xA0) 62*1c8a2388SAndrew Jeffery #define PINMUX_CTRL8 TO_REG(0xA4) 63*1c8a2388SAndrew Jeffery #define PINMUX_CTRL9 TO_REG(0xA8) 64*1c8a2388SAndrew Jeffery #define WAKEUP_EN TO_REG(0xC0) 65*1c8a2388SAndrew Jeffery #define WAKEUP_CTRL TO_REG(0xC4) 66*1c8a2388SAndrew Jeffery #define HW_STRAP2 TO_REG(0xD0) 67*1c8a2388SAndrew Jeffery #define FREE_CNTR4 TO_REG(0xE0) 68*1c8a2388SAndrew Jeffery #define FREE_CNTR4_EXT TO_REG(0xE4) 69*1c8a2388SAndrew Jeffery #define CPU2_CTRL TO_REG(0x100) 70*1c8a2388SAndrew Jeffery #define CPU2_BASE_SEG1 TO_REG(0x104) 71*1c8a2388SAndrew Jeffery #define CPU2_BASE_SEG2 TO_REG(0x108) 72*1c8a2388SAndrew Jeffery #define CPU2_BASE_SEG3 TO_REG(0x10C) 73*1c8a2388SAndrew Jeffery #define CPU2_BASE_SEG4 TO_REG(0x110) 74*1c8a2388SAndrew Jeffery #define CPU2_BASE_SEG5 TO_REG(0x114) 75*1c8a2388SAndrew Jeffery #define CPU2_CACHE_CTRL TO_REG(0x118) 76*1c8a2388SAndrew Jeffery #define UART_HPLL_CLK TO_REG(0x160) 77*1c8a2388SAndrew Jeffery #define PCIE_CTRL TO_REG(0x180) 78*1c8a2388SAndrew Jeffery #define BMC_MMIO_CTRL TO_REG(0x184) 79*1c8a2388SAndrew Jeffery #define RELOC_DECODE_BASE1 TO_REG(0x188) 80*1c8a2388SAndrew Jeffery #define RELOC_DECODE_BASE2 TO_REG(0x18C) 81*1c8a2388SAndrew Jeffery #define MAILBOX_DECODE_BASE TO_REG(0x190) 82*1c8a2388SAndrew Jeffery #define SRAM_DECODE_BASE1 TO_REG(0x194) 83*1c8a2388SAndrew Jeffery #define SRAM_DECODE_BASE2 TO_REG(0x198) 84*1c8a2388SAndrew Jeffery #define BMC_REV TO_REG(0x19C) 85*1c8a2388SAndrew Jeffery #define BMC_DEV_ID TO_REG(0x1A4) 86*1c8a2388SAndrew Jeffery 87*1c8a2388SAndrew Jeffery #define PROT_KEY_UNLOCK 0x1688A8A8 88*1c8a2388SAndrew Jeffery #define SCU_IO_REGION_SIZE 0x20000 89*1c8a2388SAndrew Jeffery 90*1c8a2388SAndrew Jeffery #define AST2400_A0_SILICON_REV 0x02000303U 91*1c8a2388SAndrew Jeffery 92*1c8a2388SAndrew Jeffery static const uint32_t ast2400_a0_resets[ASPEED_SCU_NR_REGS] = { 93*1c8a2388SAndrew Jeffery [SYS_RST_CTRL] = 0xFFCFFEDCU, 94*1c8a2388SAndrew Jeffery [CLK_SEL] = 0xF3F40000U, 95*1c8a2388SAndrew Jeffery [CLK_STOP_CTRL] = 0x19FC3E8BU, 96*1c8a2388SAndrew Jeffery [D2PLL_PARAM] = 0x00026108U, 97*1c8a2388SAndrew Jeffery [MPLL_PARAM] = 0x00030291U, 98*1c8a2388SAndrew Jeffery [HPLL_PARAM] = 0x00000291U, 99*1c8a2388SAndrew Jeffery [MISC_CTRL1] = 0x00000010U, 100*1c8a2388SAndrew Jeffery [PCI_CTRL1] = 0x20001A03U, 101*1c8a2388SAndrew Jeffery [PCI_CTRL2] = 0x20001A03U, 102*1c8a2388SAndrew Jeffery [PCI_CTRL3] = 0x04000030U, 103*1c8a2388SAndrew Jeffery [SYS_RST_STATUS] = 0x00000001U, 104*1c8a2388SAndrew Jeffery [SOC_SCRATCH1] = 0x000000C0U, /* SoC completed DRAM init */ 105*1c8a2388SAndrew Jeffery [MISC_CTRL2] = 0x00000023U, 106*1c8a2388SAndrew Jeffery [RNG_CTRL] = 0x0000000EU, 107*1c8a2388SAndrew Jeffery [PINMUX_CTRL2] = 0x0000F000U, 108*1c8a2388SAndrew Jeffery [PINMUX_CTRL3] = 0x01000000U, 109*1c8a2388SAndrew Jeffery [PINMUX_CTRL4] = 0x000000FFU, 110*1c8a2388SAndrew Jeffery [PINMUX_CTRL5] = 0x0000A000U, 111*1c8a2388SAndrew Jeffery [WDT_RST_CTRL] = 0x003FFFF3U, 112*1c8a2388SAndrew Jeffery [PINMUX_CTRL8] = 0xFFFF0000U, 113*1c8a2388SAndrew Jeffery [PINMUX_CTRL9] = 0x000FFFFFU, 114*1c8a2388SAndrew Jeffery [FREE_CNTR4] = 0x000000FFU, 115*1c8a2388SAndrew Jeffery [FREE_CNTR4_EXT] = 0x000000FFU, 116*1c8a2388SAndrew Jeffery [CPU2_BASE_SEG1] = 0x80000000U, 117*1c8a2388SAndrew Jeffery [CPU2_BASE_SEG4] = 0x1E600000U, 118*1c8a2388SAndrew Jeffery [CPU2_BASE_SEG5] = 0xC0000000U, 119*1c8a2388SAndrew Jeffery [UART_HPLL_CLK] = 0x00001903U, 120*1c8a2388SAndrew Jeffery [PCIE_CTRL] = 0x0000007BU, 121*1c8a2388SAndrew Jeffery [BMC_DEV_ID] = 0x00002402U 122*1c8a2388SAndrew Jeffery }; 123*1c8a2388SAndrew Jeffery 124*1c8a2388SAndrew Jeffery static uint64_t aspeed_scu_read(void *opaque, hwaddr offset, unsigned size) 125*1c8a2388SAndrew Jeffery { 126*1c8a2388SAndrew Jeffery AspeedSCUState *s = ASPEED_SCU(opaque); 127*1c8a2388SAndrew Jeffery int reg = TO_REG(offset); 128*1c8a2388SAndrew Jeffery 129*1c8a2388SAndrew Jeffery if (reg >= ARRAY_SIZE(s->regs)) { 130*1c8a2388SAndrew Jeffery qemu_log_mask(LOG_GUEST_ERROR, 131*1c8a2388SAndrew Jeffery "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n", 132*1c8a2388SAndrew Jeffery __func__, offset); 133*1c8a2388SAndrew Jeffery return 0; 134*1c8a2388SAndrew Jeffery } 135*1c8a2388SAndrew Jeffery 136*1c8a2388SAndrew Jeffery switch (reg) { 137*1c8a2388SAndrew Jeffery case WAKEUP_EN: 138*1c8a2388SAndrew Jeffery qemu_log_mask(LOG_GUEST_ERROR, 139*1c8a2388SAndrew Jeffery "%s: Read of write-only offset 0x%" HWADDR_PRIx "\n", 140*1c8a2388SAndrew Jeffery __func__, offset); 141*1c8a2388SAndrew Jeffery break; 142*1c8a2388SAndrew Jeffery } 143*1c8a2388SAndrew Jeffery 144*1c8a2388SAndrew Jeffery return s->regs[reg]; 145*1c8a2388SAndrew Jeffery } 146*1c8a2388SAndrew Jeffery 147*1c8a2388SAndrew Jeffery static void aspeed_scu_write(void *opaque, hwaddr offset, uint64_t data, 148*1c8a2388SAndrew Jeffery unsigned size) 149*1c8a2388SAndrew Jeffery { 150*1c8a2388SAndrew Jeffery AspeedSCUState *s = ASPEED_SCU(opaque); 151*1c8a2388SAndrew Jeffery int reg = TO_REG(offset); 152*1c8a2388SAndrew Jeffery 153*1c8a2388SAndrew Jeffery if (reg >= ARRAY_SIZE(s->regs)) { 154*1c8a2388SAndrew Jeffery qemu_log_mask(LOG_GUEST_ERROR, 155*1c8a2388SAndrew Jeffery "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n", 156*1c8a2388SAndrew Jeffery __func__, offset); 157*1c8a2388SAndrew Jeffery return; 158*1c8a2388SAndrew Jeffery } 159*1c8a2388SAndrew Jeffery 160*1c8a2388SAndrew Jeffery if (reg > PROT_KEY && reg < CPU2_BASE_SEG1 && 161*1c8a2388SAndrew Jeffery s->regs[PROT_KEY] != PROT_KEY_UNLOCK) { 162*1c8a2388SAndrew Jeffery qemu_log_mask(LOG_GUEST_ERROR, "%s: SCU is locked!\n", __func__); 163*1c8a2388SAndrew Jeffery return; 164*1c8a2388SAndrew Jeffery } 165*1c8a2388SAndrew Jeffery 166*1c8a2388SAndrew Jeffery trace_aspeed_scu_write(offset, size, data); 167*1c8a2388SAndrew Jeffery 168*1c8a2388SAndrew Jeffery switch (reg) { 169*1c8a2388SAndrew Jeffery case FREQ_CNTR_EVAL: 170*1c8a2388SAndrew Jeffery case VGA_SCRATCH1 ... VGA_SCRATCH8: 171*1c8a2388SAndrew Jeffery case RNG_DATA: 172*1c8a2388SAndrew Jeffery case SILICON_REV: 173*1c8a2388SAndrew Jeffery case FREE_CNTR4: 174*1c8a2388SAndrew Jeffery case FREE_CNTR4_EXT: 175*1c8a2388SAndrew Jeffery qemu_log_mask(LOG_GUEST_ERROR, 176*1c8a2388SAndrew Jeffery "%s: Write to read-only offset 0x%" HWADDR_PRIx "\n", 177*1c8a2388SAndrew Jeffery __func__, offset); 178*1c8a2388SAndrew Jeffery return; 179*1c8a2388SAndrew Jeffery } 180*1c8a2388SAndrew Jeffery 181*1c8a2388SAndrew Jeffery s->regs[reg] = data; 182*1c8a2388SAndrew Jeffery } 183*1c8a2388SAndrew Jeffery 184*1c8a2388SAndrew Jeffery static const MemoryRegionOps aspeed_scu_ops = { 185*1c8a2388SAndrew Jeffery .read = aspeed_scu_read, 186*1c8a2388SAndrew Jeffery .write = aspeed_scu_write, 187*1c8a2388SAndrew Jeffery .endianness = DEVICE_LITTLE_ENDIAN, 188*1c8a2388SAndrew Jeffery .valid.min_access_size = 4, 189*1c8a2388SAndrew Jeffery .valid.max_access_size = 4, 190*1c8a2388SAndrew Jeffery .valid.unaligned = false, 191*1c8a2388SAndrew Jeffery }; 192*1c8a2388SAndrew Jeffery 193*1c8a2388SAndrew Jeffery static void aspeed_scu_reset(DeviceState *dev) 194*1c8a2388SAndrew Jeffery { 195*1c8a2388SAndrew Jeffery AspeedSCUState *s = ASPEED_SCU(dev); 196*1c8a2388SAndrew Jeffery const uint32_t *reset; 197*1c8a2388SAndrew Jeffery 198*1c8a2388SAndrew Jeffery switch (s->silicon_rev) { 199*1c8a2388SAndrew Jeffery case AST2400_A0_SILICON_REV: 200*1c8a2388SAndrew Jeffery reset = ast2400_a0_resets; 201*1c8a2388SAndrew Jeffery break; 202*1c8a2388SAndrew Jeffery default: 203*1c8a2388SAndrew Jeffery g_assert_not_reached(); 204*1c8a2388SAndrew Jeffery } 205*1c8a2388SAndrew Jeffery 206*1c8a2388SAndrew Jeffery memcpy(s->regs, reset, sizeof(s->regs)); 207*1c8a2388SAndrew Jeffery s->regs[SILICON_REV] = s->silicon_rev; 208*1c8a2388SAndrew Jeffery s->regs[HW_STRAP1] = s->hw_strap1; 209*1c8a2388SAndrew Jeffery s->regs[HW_STRAP2] = s->hw_strap2; 210*1c8a2388SAndrew Jeffery } 211*1c8a2388SAndrew Jeffery 212*1c8a2388SAndrew Jeffery static uint32_t aspeed_silicon_revs[] = { AST2400_A0_SILICON_REV, }; 213*1c8a2388SAndrew Jeffery 214*1c8a2388SAndrew Jeffery static bool is_supported_silicon_rev(uint32_t silicon_rev) 215*1c8a2388SAndrew Jeffery { 216*1c8a2388SAndrew Jeffery int i; 217*1c8a2388SAndrew Jeffery 218*1c8a2388SAndrew Jeffery for (i = 0; i < ARRAY_SIZE(aspeed_silicon_revs); i++) { 219*1c8a2388SAndrew Jeffery if (silicon_rev == aspeed_silicon_revs[i]) { 220*1c8a2388SAndrew Jeffery return true; 221*1c8a2388SAndrew Jeffery } 222*1c8a2388SAndrew Jeffery } 223*1c8a2388SAndrew Jeffery 224*1c8a2388SAndrew Jeffery return false; 225*1c8a2388SAndrew Jeffery } 226*1c8a2388SAndrew Jeffery 227*1c8a2388SAndrew Jeffery static void aspeed_scu_realize(DeviceState *dev, Error **errp) 228*1c8a2388SAndrew Jeffery { 229*1c8a2388SAndrew Jeffery SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 230*1c8a2388SAndrew Jeffery AspeedSCUState *s = ASPEED_SCU(dev); 231*1c8a2388SAndrew Jeffery 232*1c8a2388SAndrew Jeffery if (!is_supported_silicon_rev(s->silicon_rev)) { 233*1c8a2388SAndrew Jeffery error_setg(errp, "Unknown silicon revision: 0x%" PRIx32, 234*1c8a2388SAndrew Jeffery s->silicon_rev); 235*1c8a2388SAndrew Jeffery return; 236*1c8a2388SAndrew Jeffery } 237*1c8a2388SAndrew Jeffery 238*1c8a2388SAndrew Jeffery memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_scu_ops, s, 239*1c8a2388SAndrew Jeffery TYPE_ASPEED_SCU, SCU_IO_REGION_SIZE); 240*1c8a2388SAndrew Jeffery 241*1c8a2388SAndrew Jeffery sysbus_init_mmio(sbd, &s->iomem); 242*1c8a2388SAndrew Jeffery } 243*1c8a2388SAndrew Jeffery 244*1c8a2388SAndrew Jeffery static const VMStateDescription vmstate_aspeed_scu = { 245*1c8a2388SAndrew Jeffery .name = "aspeed.scu", 246*1c8a2388SAndrew Jeffery .version_id = 1, 247*1c8a2388SAndrew Jeffery .minimum_version_id = 1, 248*1c8a2388SAndrew Jeffery .fields = (VMStateField[]) { 249*1c8a2388SAndrew Jeffery VMSTATE_UINT32_ARRAY(regs, AspeedSCUState, ASPEED_SCU_NR_REGS), 250*1c8a2388SAndrew Jeffery VMSTATE_END_OF_LIST() 251*1c8a2388SAndrew Jeffery } 252*1c8a2388SAndrew Jeffery }; 253*1c8a2388SAndrew Jeffery 254*1c8a2388SAndrew Jeffery static Property aspeed_scu_properties[] = { 255*1c8a2388SAndrew Jeffery DEFINE_PROP_UINT32("silicon-rev", AspeedSCUState, silicon_rev, 0), 256*1c8a2388SAndrew Jeffery DEFINE_PROP_UINT32("hw-strap1", AspeedSCUState, hw_strap1, 0), 257*1c8a2388SAndrew Jeffery DEFINE_PROP_UINT32("hw-strap2", AspeedSCUState, hw_strap1, 0), 258*1c8a2388SAndrew Jeffery DEFINE_PROP_END_OF_LIST(), 259*1c8a2388SAndrew Jeffery }; 260*1c8a2388SAndrew Jeffery 261*1c8a2388SAndrew Jeffery static void aspeed_scu_class_init(ObjectClass *klass, void *data) 262*1c8a2388SAndrew Jeffery { 263*1c8a2388SAndrew Jeffery DeviceClass *dc = DEVICE_CLASS(klass); 264*1c8a2388SAndrew Jeffery dc->realize = aspeed_scu_realize; 265*1c8a2388SAndrew Jeffery dc->reset = aspeed_scu_reset; 266*1c8a2388SAndrew Jeffery dc->desc = "ASPEED System Control Unit"; 267*1c8a2388SAndrew Jeffery dc->vmsd = &vmstate_aspeed_scu; 268*1c8a2388SAndrew Jeffery dc->props = aspeed_scu_properties; 269*1c8a2388SAndrew Jeffery } 270*1c8a2388SAndrew Jeffery 271*1c8a2388SAndrew Jeffery static const TypeInfo aspeed_scu_info = { 272*1c8a2388SAndrew Jeffery .name = TYPE_ASPEED_SCU, 273*1c8a2388SAndrew Jeffery .parent = TYPE_SYS_BUS_DEVICE, 274*1c8a2388SAndrew Jeffery .instance_size = sizeof(AspeedSCUState), 275*1c8a2388SAndrew Jeffery .class_init = aspeed_scu_class_init, 276*1c8a2388SAndrew Jeffery }; 277*1c8a2388SAndrew Jeffery 278*1c8a2388SAndrew Jeffery static void aspeed_scu_register_types(void) 279*1c8a2388SAndrew Jeffery { 280*1c8a2388SAndrew Jeffery type_register_static(&aspeed_scu_info); 281*1c8a2388SAndrew Jeffery } 282*1c8a2388SAndrew Jeffery 283*1c8a2388SAndrew Jeffery type_init(aspeed_scu_register_types); 284