xref: /qemu/hw/misc/aspeed_scu.c (revision 06b40d250ecfa1633209c2e431a7a38acfd03a98)
11c8a2388SAndrew Jeffery /*
21c8a2388SAndrew Jeffery  * ASPEED System Control Unit
31c8a2388SAndrew Jeffery  *
41c8a2388SAndrew Jeffery  * Andrew Jeffery <andrew@aj.id.au>
51c8a2388SAndrew Jeffery  *
61c8a2388SAndrew Jeffery  * Copyright 2016 IBM Corp.
71c8a2388SAndrew Jeffery  *
81c8a2388SAndrew Jeffery  * This code is licensed under the GPL version 2 or later.  See
91c8a2388SAndrew Jeffery  * the COPYING file in the top-level directory.
101c8a2388SAndrew Jeffery  */
111c8a2388SAndrew Jeffery 
121c8a2388SAndrew Jeffery #include "qemu/osdep.h"
131c8a2388SAndrew Jeffery #include "hw/misc/aspeed_scu.h"
141c8a2388SAndrew Jeffery #include "hw/qdev-properties.h"
15d6454270SMarkus Armbruster #include "migration/vmstate.h"
161c8a2388SAndrew Jeffery #include "qapi/error.h"
171c8a2388SAndrew Jeffery #include "qapi/visitor.h"
181c8a2388SAndrew Jeffery #include "qemu/bitops.h"
19aa4b04a0SPranith Kumar #include "qemu/log.h"
209d44cb5bSRichard Henderson #include "qemu/guest-random.h"
210b8fa32fSMarkus Armbruster #include "qemu/module.h"
221c8a2388SAndrew Jeffery #include "trace.h"
231c8a2388SAndrew Jeffery 
241c8a2388SAndrew Jeffery #define TO_REG(offset) ((offset) >> 2)
251c8a2388SAndrew Jeffery 
261c8a2388SAndrew Jeffery #define PROT_KEY             TO_REG(0x00)
271c8a2388SAndrew Jeffery #define SYS_RST_CTRL         TO_REG(0x04)
281c8a2388SAndrew Jeffery #define CLK_SEL              TO_REG(0x08)
291c8a2388SAndrew Jeffery #define CLK_STOP_CTRL        TO_REG(0x0C)
301c8a2388SAndrew Jeffery #define FREQ_CNTR_CTRL       TO_REG(0x10)
311c8a2388SAndrew Jeffery #define FREQ_CNTR_EVAL       TO_REG(0x14)
321c8a2388SAndrew Jeffery #define IRQ_CTRL             TO_REG(0x18)
331c8a2388SAndrew Jeffery #define D2PLL_PARAM          TO_REG(0x1C)
341c8a2388SAndrew Jeffery #define MPLL_PARAM           TO_REG(0x20)
351c8a2388SAndrew Jeffery #define HPLL_PARAM           TO_REG(0x24)
361c8a2388SAndrew Jeffery #define FREQ_CNTR_RANGE      TO_REG(0x28)
371c8a2388SAndrew Jeffery #define MISC_CTRL1           TO_REG(0x2C)
381c8a2388SAndrew Jeffery #define PCI_CTRL1            TO_REG(0x30)
391c8a2388SAndrew Jeffery #define PCI_CTRL2            TO_REG(0x34)
401c8a2388SAndrew Jeffery #define PCI_CTRL3            TO_REG(0x38)
411c8a2388SAndrew Jeffery #define SYS_RST_STATUS       TO_REG(0x3C)
421c8a2388SAndrew Jeffery #define SOC_SCRATCH1         TO_REG(0x40)
431c8a2388SAndrew Jeffery #define SOC_SCRATCH2         TO_REG(0x44)
441c8a2388SAndrew Jeffery #define MAC_CLK_DELAY        TO_REG(0x48)
451c8a2388SAndrew Jeffery #define MISC_CTRL2           TO_REG(0x4C)
461c8a2388SAndrew Jeffery #define VGA_SCRATCH1         TO_REG(0x50)
471c8a2388SAndrew Jeffery #define VGA_SCRATCH2         TO_REG(0x54)
481c8a2388SAndrew Jeffery #define VGA_SCRATCH3         TO_REG(0x58)
491c8a2388SAndrew Jeffery #define VGA_SCRATCH4         TO_REG(0x5C)
501c8a2388SAndrew Jeffery #define VGA_SCRATCH5         TO_REG(0x60)
511c8a2388SAndrew Jeffery #define VGA_SCRATCH6         TO_REG(0x64)
521c8a2388SAndrew Jeffery #define VGA_SCRATCH7         TO_REG(0x68)
531c8a2388SAndrew Jeffery #define VGA_SCRATCH8         TO_REG(0x6C)
541c8a2388SAndrew Jeffery #define HW_STRAP1            TO_REG(0x70)
551c8a2388SAndrew Jeffery #define RNG_CTRL             TO_REG(0x74)
561c8a2388SAndrew Jeffery #define RNG_DATA             TO_REG(0x78)
571c8a2388SAndrew Jeffery #define SILICON_REV          TO_REG(0x7C)
581c8a2388SAndrew Jeffery #define PINMUX_CTRL1         TO_REG(0x80)
591c8a2388SAndrew Jeffery #define PINMUX_CTRL2         TO_REG(0x84)
601c8a2388SAndrew Jeffery #define PINMUX_CTRL3         TO_REG(0x88)
611c8a2388SAndrew Jeffery #define PINMUX_CTRL4         TO_REG(0x8C)
621c8a2388SAndrew Jeffery #define PINMUX_CTRL5         TO_REG(0x90)
631c8a2388SAndrew Jeffery #define PINMUX_CTRL6         TO_REG(0x94)
641c8a2388SAndrew Jeffery #define WDT_RST_CTRL         TO_REG(0x9C)
651c8a2388SAndrew Jeffery #define PINMUX_CTRL7         TO_REG(0xA0)
661c8a2388SAndrew Jeffery #define PINMUX_CTRL8         TO_REG(0xA4)
671c8a2388SAndrew Jeffery #define PINMUX_CTRL9         TO_REG(0xA8)
681c8a2388SAndrew Jeffery #define WAKEUP_EN            TO_REG(0xC0)
691c8a2388SAndrew Jeffery #define WAKEUP_CTRL          TO_REG(0xC4)
701c8a2388SAndrew Jeffery #define HW_STRAP2            TO_REG(0xD0)
711c8a2388SAndrew Jeffery #define FREE_CNTR4           TO_REG(0xE0)
721c8a2388SAndrew Jeffery #define FREE_CNTR4_EXT       TO_REG(0xE4)
731c8a2388SAndrew Jeffery #define CPU2_CTRL            TO_REG(0x100)
741c8a2388SAndrew Jeffery #define CPU2_BASE_SEG1       TO_REG(0x104)
751c8a2388SAndrew Jeffery #define CPU2_BASE_SEG2       TO_REG(0x108)
761c8a2388SAndrew Jeffery #define CPU2_BASE_SEG3       TO_REG(0x10C)
771c8a2388SAndrew Jeffery #define CPU2_BASE_SEG4       TO_REG(0x110)
781c8a2388SAndrew Jeffery #define CPU2_BASE_SEG5       TO_REG(0x114)
791c8a2388SAndrew Jeffery #define CPU2_CACHE_CTRL      TO_REG(0x118)
807ffe647fSJoel Stanley #define CHIP_ID0             TO_REG(0x150)
817ffe647fSJoel Stanley #define CHIP_ID1             TO_REG(0x154)
821c8a2388SAndrew Jeffery #define UART_HPLL_CLK        TO_REG(0x160)
831c8a2388SAndrew Jeffery #define PCIE_CTRL            TO_REG(0x180)
841c8a2388SAndrew Jeffery #define BMC_MMIO_CTRL        TO_REG(0x184)
851c8a2388SAndrew Jeffery #define RELOC_DECODE_BASE1   TO_REG(0x188)
861c8a2388SAndrew Jeffery #define RELOC_DECODE_BASE2   TO_REG(0x18C)
871c8a2388SAndrew Jeffery #define MAILBOX_DECODE_BASE  TO_REG(0x190)
881c8a2388SAndrew Jeffery #define SRAM_DECODE_BASE1    TO_REG(0x194)
891c8a2388SAndrew Jeffery #define SRAM_DECODE_BASE2    TO_REG(0x198)
901c8a2388SAndrew Jeffery #define BMC_REV              TO_REG(0x19C)
911c8a2388SAndrew Jeffery #define BMC_DEV_ID           TO_REG(0x1A4)
921c8a2388SAndrew Jeffery 
93e09cf363SJoel Stanley #define AST2600_PROT_KEY          TO_REG(0x00)
94e09cf363SJoel Stanley #define AST2600_SILICON_REV       TO_REG(0x04)
95e09cf363SJoel Stanley #define AST2600_SILICON_REV2      TO_REG(0x14)
96e09cf363SJoel Stanley #define AST2600_SYS_RST_CTRL      TO_REG(0x40)
97e09cf363SJoel Stanley #define AST2600_SYS_RST_CTRL_CLR  TO_REG(0x44)
98e09cf363SJoel Stanley #define AST2600_SYS_RST_CTRL2     TO_REG(0x50)
99e09cf363SJoel Stanley #define AST2600_SYS_RST_CTRL2_CLR TO_REG(0x54)
100e09cf363SJoel Stanley #define AST2600_CLK_STOP_CTRL     TO_REG(0x80)
101e09cf363SJoel Stanley #define AST2600_CLK_STOP_CTRL_CLR TO_REG(0x84)
102e09cf363SJoel Stanley #define AST2600_CLK_STOP_CTRL2     TO_REG(0x90)
103310b5bc6SJoel Stanley #define AST2600_CLK_STOP_CTRL2_CLR TO_REG(0x94)
104c5811bb3SJoel Stanley #define AST2600_DEBUG_CTRL        TO_REG(0xC8)
105c5811bb3SJoel Stanley #define AST2600_DEBUG_CTRL2       TO_REG(0xD8)
1061550d726SJoel Stanley #define AST2600_SDRAM_HANDSHAKE   TO_REG(0x100)
107e09cf363SJoel Stanley #define AST2600_HPLL_PARAM        TO_REG(0x200)
108e09cf363SJoel Stanley #define AST2600_HPLL_EXT          TO_REG(0x204)
109c5811bb3SJoel Stanley #define AST2600_APLL_PARAM        TO_REG(0x210)
110c5811bb3SJoel Stanley #define AST2600_APLL_EXT          TO_REG(0x214)
111c5811bb3SJoel Stanley #define AST2600_MPLL_PARAM        TO_REG(0x220)
112e09cf363SJoel Stanley #define AST2600_MPLL_EXT          TO_REG(0x224)
113c5811bb3SJoel Stanley #define AST2600_EPLL_PARAM        TO_REG(0x240)
114e09cf363SJoel Stanley #define AST2600_EPLL_EXT          TO_REG(0x244)
115c5811bb3SJoel Stanley #define AST2600_DPLL_PARAM        TO_REG(0x260)
116c5811bb3SJoel Stanley #define AST2600_DPLL_EXT          TO_REG(0x264)
117e09cf363SJoel Stanley #define AST2600_CLK_SEL           TO_REG(0x300)
118e09cf363SJoel Stanley #define AST2600_CLK_SEL2          TO_REG(0x304)
119c5811bb3SJoel Stanley #define AST2600_CLK_SEL3          TO_REG(0x308)
120c5811bb3SJoel Stanley #define AST2600_CLK_SEL4          TO_REG(0x310)
121c5811bb3SJoel Stanley #define AST2600_CLK_SEL5          TO_REG(0x314)
1229dca4556SPeter Delevoryas #define AST2600_UARTCLK           TO_REG(0x338)
1239dca4556SPeter Delevoryas #define AST2600_HUARTCLK          TO_REG(0x33C)
124e09cf363SJoel Stanley #define AST2600_HW_STRAP1         TO_REG(0x500)
125e09cf363SJoel Stanley #define AST2600_HW_STRAP1_CLR     TO_REG(0x504)
126e09cf363SJoel Stanley #define AST2600_HW_STRAP1_PROT    TO_REG(0x508)
127e09cf363SJoel Stanley #define AST2600_HW_STRAP2         TO_REG(0x510)
128e09cf363SJoel Stanley #define AST2600_HW_STRAP2_CLR     TO_REG(0x514)
129e09cf363SJoel Stanley #define AST2600_HW_STRAP2_PROT    TO_REG(0x518)
130e09cf363SJoel Stanley #define AST2600_RNG_CTRL          TO_REG(0x524)
131e09cf363SJoel Stanley #define AST2600_RNG_DATA          TO_REG(0x540)
1327ffe647fSJoel Stanley #define AST2600_CHIP_ID0          TO_REG(0x5B0)
1337ffe647fSJoel Stanley #define AST2600_CHIP_ID1          TO_REG(0x5B4)
134e09cf363SJoel Stanley 
135e09cf363SJoel Stanley #define AST2600_CLK TO_REG(0x40)
136e09cf363SJoel Stanley 
137e7c8106dSJamin Lin #define AST2700_SILICON_REV       TO_REG(0x00)
138e7c8106dSJamin Lin #define AST2700_HW_STRAP1         TO_REG(0x10)
139e7c8106dSJamin Lin #define AST2700_HW_STRAP1_CLR     TO_REG(0x14)
140e7c8106dSJamin Lin #define AST2700_HW_STRAP1_LOCK    TO_REG(0x20)
141e7c8106dSJamin Lin #define AST2700_HW_STRAP1_SEC1    TO_REG(0x24)
142e7c8106dSJamin Lin #define AST2700_HW_STRAP1_SEC2    TO_REG(0x28)
143e7c8106dSJamin Lin #define AST2700_HW_STRAP1_SEC3    TO_REG(0x2C)
144e7c8106dSJamin Lin 
145e7c8106dSJamin Lin #define AST2700_SCU_CLK_SEL_1       TO_REG(0x280)
146e7c8106dSJamin Lin #define AST2700_SCU_HPLL_PARAM      TO_REG(0x300)
147e7c8106dSJamin Lin #define AST2700_SCU_HPLL_EXT_PARAM  TO_REG(0x304)
148e7c8106dSJamin Lin #define AST2700_SCU_DPLL_PARAM      TO_REG(0x308)
149e7c8106dSJamin Lin #define AST2700_SCU_DPLL_EXT_PARAM  TO_REG(0x30c)
150e7c8106dSJamin Lin #define AST2700_SCU_MPLL_PARAM      TO_REG(0x310)
151e7c8106dSJamin Lin #define AST2700_SCU_MPLL_EXT_PARAM  TO_REG(0x314)
152e7c8106dSJamin Lin #define AST2700_SCU_D1CLK_PARAM     TO_REG(0x320)
153e7c8106dSJamin Lin #define AST2700_SCU_D2CLK_PARAM     TO_REG(0x330)
154e7c8106dSJamin Lin #define AST2700_SCU_CRT1CLK_PARAM   TO_REG(0x340)
155e7c8106dSJamin Lin #define AST2700_SCU_CRT2CLK_PARAM   TO_REG(0x350)
156e7c8106dSJamin Lin #define AST2700_SCU_MPHYCLK_PARAM   TO_REG(0x360)
157e7c8106dSJamin Lin #define AST2700_SCU_FREQ_CNTR       TO_REG(0x3b0)
158e7c8106dSJamin Lin #define AST2700_SCU_CPU_SCRATCH_0   TO_REG(0x780)
159e7c8106dSJamin Lin #define AST2700_SCU_CPU_SCRATCH_1   TO_REG(0x784)
1602d082feaSJamin Lin #define AST2700_SCU_VGA_SCRATCH_0   TO_REG(0x900)
161e7c8106dSJamin Lin 
162e7c8106dSJamin Lin #define AST2700_SCUIO_CLK_STOP_CTL_1    TO_REG(0x240)
163e7c8106dSJamin Lin #define AST2700_SCUIO_CLK_STOP_CLR_1    TO_REG(0x244)
164e7c8106dSJamin Lin #define AST2700_SCUIO_CLK_STOP_CTL_2    TO_REG(0x260)
165e7c8106dSJamin Lin #define AST2700_SCUIO_CLK_STOP_CLR_2    TO_REG(0x264)
166e7c8106dSJamin Lin #define AST2700_SCUIO_CLK_SEL_1         TO_REG(0x280)
167e7c8106dSJamin Lin #define AST2700_SCUIO_CLK_SEL_2         TO_REG(0x284)
168e7c8106dSJamin Lin #define AST2700_SCUIO_HPLL_PARAM        TO_REG(0x300)
169e7c8106dSJamin Lin #define AST2700_SCUIO_HPLL_EXT_PARAM    TO_REG(0x304)
170e7c8106dSJamin Lin #define AST2700_SCUIO_APLL_PARAM        TO_REG(0x310)
171e7c8106dSJamin Lin #define AST2700_SCUIO_APLL_EXT_PARAM    TO_REG(0x314)
172e7c8106dSJamin Lin #define AST2700_SCUIO_DPLL_PARAM        TO_REG(0x320)
173e7c8106dSJamin Lin #define AST2700_SCUIO_DPLL_EXT_PARAM    TO_REG(0x324)
174e7c8106dSJamin Lin #define AST2700_SCUIO_DPLL_PARAM_READ   TO_REG(0x328)
175e7c8106dSJamin Lin #define AST2700_SCUIO_DPLL_EXT_PARAM_READ TO_REG(0x32c)
176e7c8106dSJamin Lin #define AST2700_SCUIO_UARTCLK_GEN       TO_REG(0x330)
177e7c8106dSJamin Lin #define AST2700_SCUIO_HUARTCLK_GEN      TO_REG(0x334)
178e7c8106dSJamin Lin #define AST2700_SCUIO_CLK_DUTY_MEAS_RST TO_REG(0x388)
179e7c8106dSJamin Lin 
180c491e152SCédric Le Goater #define SCU_IO_REGION_SIZE 0x1000
1811c8a2388SAndrew Jeffery 
1821c8a2388SAndrew Jeffery static const uint32_t ast2400_a0_resets[ASPEED_SCU_NR_REGS] = {
1831c8a2388SAndrew Jeffery      [SYS_RST_CTRL]    = 0xFFCFFEDCU,
1841c8a2388SAndrew Jeffery      [CLK_SEL]         = 0xF3F40000U,
1851c8a2388SAndrew Jeffery      [CLK_STOP_CTRL]   = 0x19FC3E8BU,
1861c8a2388SAndrew Jeffery      [D2PLL_PARAM]     = 0x00026108U,
1871c8a2388SAndrew Jeffery      [MPLL_PARAM]      = 0x00030291U,
1881c8a2388SAndrew Jeffery      [HPLL_PARAM]      = 0x00000291U,
1891c8a2388SAndrew Jeffery      [MISC_CTRL1]      = 0x00000010U,
1901c8a2388SAndrew Jeffery      [PCI_CTRL1]       = 0x20001A03U,
1911c8a2388SAndrew Jeffery      [PCI_CTRL2]       = 0x20001A03U,
1921c8a2388SAndrew Jeffery      [PCI_CTRL3]       = 0x04000030U,
1931c8a2388SAndrew Jeffery      [SYS_RST_STATUS]  = 0x00000001U,
1941c8a2388SAndrew Jeffery      [SOC_SCRATCH1]    = 0x000000C0U, /* SoC completed DRAM init */
1951c8a2388SAndrew Jeffery      [MISC_CTRL2]      = 0x00000023U,
1961c8a2388SAndrew Jeffery      [RNG_CTRL]        = 0x0000000EU,
1971c8a2388SAndrew Jeffery      [PINMUX_CTRL2]    = 0x0000F000U,
1981c8a2388SAndrew Jeffery      [PINMUX_CTRL3]    = 0x01000000U,
1991c8a2388SAndrew Jeffery      [PINMUX_CTRL4]    = 0x000000FFU,
2001c8a2388SAndrew Jeffery      [PINMUX_CTRL5]    = 0x0000A000U,
2011c8a2388SAndrew Jeffery      [WDT_RST_CTRL]    = 0x003FFFF3U,
2021c8a2388SAndrew Jeffery      [PINMUX_CTRL8]    = 0xFFFF0000U,
2031c8a2388SAndrew Jeffery      [PINMUX_CTRL9]    = 0x000FFFFFU,
2041c8a2388SAndrew Jeffery      [FREE_CNTR4]      = 0x000000FFU,
2051c8a2388SAndrew Jeffery      [FREE_CNTR4_EXT]  = 0x000000FFU,
2061c8a2388SAndrew Jeffery      [CPU2_BASE_SEG1]  = 0x80000000U,
2071c8a2388SAndrew Jeffery      [CPU2_BASE_SEG4]  = 0x1E600000U,
2081c8a2388SAndrew Jeffery      [CPU2_BASE_SEG5]  = 0xC0000000U,
2091c8a2388SAndrew Jeffery      [UART_HPLL_CLK]   = 0x00001903U,
2101c8a2388SAndrew Jeffery      [PCIE_CTRL]       = 0x0000007BU,
2111c8a2388SAndrew Jeffery      [BMC_DEV_ID]      = 0x00002402U
2121c8a2388SAndrew Jeffery };
2131c8a2388SAndrew Jeffery 
214365aff1eSCédric Le Goater /* SCU70 bit 23: 0 24Mhz. bit 11:9: 0b001 AXI:ABH ratio 2:1 */
215365aff1eSCédric Le Goater /* AST2500 revision A1 */
216365aff1eSCédric Le Goater 
217365aff1eSCédric Le Goater static const uint32_t ast2500_a1_resets[ASPEED_SCU_NR_REGS] = {
218365aff1eSCédric Le Goater      [SYS_RST_CTRL]    = 0xFFCFFEDCU,
219365aff1eSCédric Le Goater      [CLK_SEL]         = 0xF3F40000U,
220365aff1eSCédric Le Goater      [CLK_STOP_CTRL]   = 0x19FC3E8BU,
221365aff1eSCédric Le Goater      [D2PLL_PARAM]     = 0x00026108U,
222365aff1eSCédric Le Goater      [MPLL_PARAM]      = 0x00030291U,
223365aff1eSCédric Le Goater      [HPLL_PARAM]      = 0x93000400U,
224365aff1eSCédric Le Goater      [MISC_CTRL1]      = 0x00000010U,
225365aff1eSCédric Le Goater      [PCI_CTRL1]       = 0x20001A03U,
226365aff1eSCédric Le Goater      [PCI_CTRL2]       = 0x20001A03U,
227365aff1eSCédric Le Goater      [PCI_CTRL3]       = 0x04000030U,
228365aff1eSCédric Le Goater      [SYS_RST_STATUS]  = 0x00000001U,
229365aff1eSCédric Le Goater      [SOC_SCRATCH1]    = 0x000000C0U, /* SoC completed DRAM init */
230365aff1eSCédric Le Goater      [MISC_CTRL2]      = 0x00000023U,
231365aff1eSCédric Le Goater      [RNG_CTRL]        = 0x0000000EU,
232365aff1eSCédric Le Goater      [PINMUX_CTRL2]    = 0x0000F000U,
233365aff1eSCédric Le Goater      [PINMUX_CTRL3]    = 0x03000000U,
234365aff1eSCédric Le Goater      [PINMUX_CTRL4]    = 0x00000000U,
235365aff1eSCédric Le Goater      [PINMUX_CTRL5]    = 0x0000A000U,
236365aff1eSCédric Le Goater      [WDT_RST_CTRL]    = 0x023FFFF3U,
237365aff1eSCédric Le Goater      [PINMUX_CTRL8]    = 0xFFFF0000U,
238365aff1eSCédric Le Goater      [PINMUX_CTRL9]    = 0x000FFFFFU,
239365aff1eSCédric Le Goater      [FREE_CNTR4]      = 0x000000FFU,
240365aff1eSCédric Le Goater      [FREE_CNTR4_EXT]  = 0x000000FFU,
241365aff1eSCédric Le Goater      [CPU2_BASE_SEG1]  = 0x80000000U,
242365aff1eSCédric Le Goater      [CPU2_BASE_SEG4]  = 0x1E600000U,
243365aff1eSCédric Le Goater      [CPU2_BASE_SEG5]  = 0xC0000000U,
2447ffe647fSJoel Stanley      [CHIP_ID0]        = 0x1234ABCDU,
2457ffe647fSJoel Stanley      [CHIP_ID1]        = 0x88884444U,
246365aff1eSCédric Le Goater      [UART_HPLL_CLK]   = 0x00001903U,
247365aff1eSCédric Le Goater      [PCIE_CTRL]       = 0x0000007BU,
248365aff1eSCédric Le Goater      [BMC_DEV_ID]      = 0x00002402U
249365aff1eSCédric Le Goater };
250365aff1eSCédric Le Goater 
aspeed_scu_get_random(void)251acd9575eSJoel Stanley static uint32_t aspeed_scu_get_random(void)
252acd9575eSJoel Stanley {
253acd9575eSJoel Stanley     uint32_t num;
2549d44cb5bSRichard Henderson     qemu_guest_getrandom_nofail(&num, sizeof(num));
255acd9575eSJoel Stanley     return num;
256acd9575eSJoel Stanley }
257acd9575eSJoel Stanley 
aspeed_scu_get_apb_freq(AspeedSCUState * s)258a8f07376SCédric Le Goater uint32_t aspeed_scu_get_apb_freq(AspeedSCUState *s)
259fda9aaa6SCédric Le Goater {
260dd7f19a9SSteven Lee     return ASPEED_SCU_GET_CLASS(s)->get_apb(s);
261dd7f19a9SSteven Lee }
262dd7f19a9SSteven Lee 
aspeed_2400_scu_get_apb_freq(AspeedSCUState * s)263dd7f19a9SSteven Lee static uint32_t aspeed_2400_scu_get_apb_freq(AspeedSCUState *s)
264dd7f19a9SSteven Lee {
2659a937f6cSCédric Le Goater     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(s);
266a8f07376SCédric Le Goater     uint32_t hpll = asc->calc_hpll(s, s->regs[HPLL_PARAM]);
267fda9aaa6SCédric Le Goater 
268a8f07376SCédric Le Goater     return hpll / (SCU_CLK_GET_PCLK_DIV(s->regs[CLK_SEL]) + 1)
2699a937f6cSCédric Le Goater         / asc->apb_divider;
270fda9aaa6SCédric Le Goater }
271fda9aaa6SCédric Le Goater 
aspeed_2600_scu_get_apb_freq(AspeedSCUState * s)272dd7f19a9SSteven Lee static uint32_t aspeed_2600_scu_get_apb_freq(AspeedSCUState *s)
273dd7f19a9SSteven Lee {
274dd7f19a9SSteven Lee     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(s);
275dd7f19a9SSteven Lee     uint32_t hpll = asc->calc_hpll(s, s->regs[AST2600_HPLL_PARAM]);
276dd7f19a9SSteven Lee 
277dd7f19a9SSteven Lee     return hpll / (SCU_CLK_GET_PCLK_DIV(s->regs[AST2600_CLK_SEL]) + 1)
278dd7f19a9SSteven Lee         / asc->apb_divider;
279dd7f19a9SSteven Lee }
280dd7f19a9SSteven Lee 
aspeed_1030_scu_get_apb_freq(AspeedSCUState * s)281fa541a60SSteven Lee static uint32_t aspeed_1030_scu_get_apb_freq(AspeedSCUState *s)
282fa541a60SSteven Lee {
283fa541a60SSteven Lee     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(s);
284fa541a60SSteven Lee     uint32_t hpll = asc->calc_hpll(s, s->regs[AST2600_HPLL_PARAM]);
285fa541a60SSteven Lee 
286fa541a60SSteven Lee     return hpll / (SCU_AST1030_CLK_GET_PCLK_DIV(s->regs[AST2600_CLK_SEL4]) + 1)
287fa541a60SSteven Lee         / asc->apb_divider;
288fa541a60SSteven Lee }
289fa541a60SSteven Lee 
aspeed_2700_scu_get_apb_freq(AspeedSCUState * s)290e7c8106dSJamin Lin static uint32_t aspeed_2700_scu_get_apb_freq(AspeedSCUState *s)
291e7c8106dSJamin Lin {
292e7c8106dSJamin Lin     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(s);
293e7c8106dSJamin Lin     uint32_t hpll = asc->calc_hpll(s, s->regs[AST2700_SCU_HPLL_PARAM]);
294e7c8106dSJamin Lin 
295e7c8106dSJamin Lin     return hpll / (SCU_CLK_GET_PCLK_DIV(s->regs[AST2700_SCU_CLK_SEL_1]) + 1)
296e7c8106dSJamin Lin            / asc->apb_divider;
297e7c8106dSJamin Lin }
298e7c8106dSJamin Lin 
aspeed_2700_scuio_get_apb_freq(AspeedSCUState * s)299e7c8106dSJamin Lin static uint32_t aspeed_2700_scuio_get_apb_freq(AspeedSCUState *s)
300e7c8106dSJamin Lin {
301e7c8106dSJamin Lin     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(s);
302e7c8106dSJamin Lin     uint32_t hpll = asc->calc_hpll(s, s->regs[AST2700_SCUIO_HPLL_PARAM]);
303e7c8106dSJamin Lin 
304e7c8106dSJamin Lin     return hpll /
305e7c8106dSJamin Lin         (SCUIO_AST2700_CLK_GET_PCLK_DIV(s->regs[AST2700_SCUIO_CLK_SEL_1]) + 1)
306e7c8106dSJamin Lin         / asc->apb_divider;
307e7c8106dSJamin Lin }
308e7c8106dSJamin Lin 
aspeed_scu_read(void * opaque,hwaddr offset,unsigned size)3091c8a2388SAndrew Jeffery static uint64_t aspeed_scu_read(void *opaque, hwaddr offset, unsigned size)
3101c8a2388SAndrew Jeffery {
3111c8a2388SAndrew Jeffery     AspeedSCUState *s = ASPEED_SCU(opaque);
3121c8a2388SAndrew Jeffery     int reg = TO_REG(offset);
3131c8a2388SAndrew Jeffery 
314e09cf363SJoel Stanley     if (reg >= ASPEED_SCU_NR_REGS) {
3151c8a2388SAndrew Jeffery         qemu_log_mask(LOG_GUEST_ERROR,
3161c8a2388SAndrew Jeffery                       "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
3171c8a2388SAndrew Jeffery                       __func__, offset);
3181c8a2388SAndrew Jeffery         return 0;
3191c8a2388SAndrew Jeffery     }
3201c8a2388SAndrew Jeffery 
3211c8a2388SAndrew Jeffery     switch (reg) {
322acd9575eSJoel Stanley     case RNG_DATA:
323e7c8106dSJamin Lin         /*
324e7c8106dSJamin Lin          * On hardware, RNG_DATA works regardless of
325acd9575eSJoel Stanley          * the state of the enable bit in RNG_CTRL
326acd9575eSJoel Stanley          */
327acd9575eSJoel Stanley         s->regs[RNG_DATA] = aspeed_scu_get_random();
328acd9575eSJoel Stanley         break;
3291c8a2388SAndrew Jeffery     case WAKEUP_EN:
3301c8a2388SAndrew Jeffery         qemu_log_mask(LOG_GUEST_ERROR,
3311c8a2388SAndrew Jeffery                       "%s: Read of write-only offset 0x%" HWADDR_PRIx "\n",
3321c8a2388SAndrew Jeffery                       __func__, offset);
3331c8a2388SAndrew Jeffery         break;
3341c8a2388SAndrew Jeffery     }
3351c8a2388SAndrew Jeffery 
336673a6d16SCédric Le Goater     trace_aspeed_scu_read(offset, size, s->regs[reg]);
3371c8a2388SAndrew Jeffery     return s->regs[reg];
3381c8a2388SAndrew Jeffery }
3391c8a2388SAndrew Jeffery 
aspeed_ast2400_scu_write(void * opaque,hwaddr offset,uint64_t data,unsigned size)340c7e1f572SJoel Stanley static void aspeed_ast2400_scu_write(void *opaque, hwaddr offset,
341c7e1f572SJoel Stanley                                      uint64_t data, unsigned size)
342c7e1f572SJoel Stanley {
343c7e1f572SJoel Stanley     AspeedSCUState *s = ASPEED_SCU(opaque);
344c7e1f572SJoel Stanley     int reg = TO_REG(offset);
345c7e1f572SJoel Stanley 
346c7e1f572SJoel Stanley     if (reg >= ASPEED_SCU_NR_REGS) {
347c7e1f572SJoel Stanley         qemu_log_mask(LOG_GUEST_ERROR,
348c7e1f572SJoel Stanley                       "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
349c7e1f572SJoel Stanley                       __func__, offset);
350c7e1f572SJoel Stanley         return;
351c7e1f572SJoel Stanley     }
352c7e1f572SJoel Stanley 
353c7e1f572SJoel Stanley     if (reg > PROT_KEY && reg < CPU2_BASE_SEG1 &&
354c7e1f572SJoel Stanley             !s->regs[PROT_KEY]) {
355c7e1f572SJoel Stanley         qemu_log_mask(LOG_GUEST_ERROR, "%s: SCU is locked!\n", __func__);
356c7e1f572SJoel Stanley     }
357c7e1f572SJoel Stanley 
358c7e1f572SJoel Stanley     trace_aspeed_scu_write(offset, size, data);
359c7e1f572SJoel Stanley 
360c7e1f572SJoel Stanley     switch (reg) {
361c7e1f572SJoel Stanley     case PROT_KEY:
362c7e1f572SJoel Stanley         s->regs[reg] = (data == ASPEED_SCU_PROT_KEY) ? 1 : 0;
363c7e1f572SJoel Stanley         return;
364c7e1f572SJoel Stanley     case SILICON_REV:
365c7e1f572SJoel Stanley     case FREQ_CNTR_EVAL:
366c7e1f572SJoel Stanley     case VGA_SCRATCH1 ... VGA_SCRATCH8:
367c7e1f572SJoel Stanley     case RNG_DATA:
368c7e1f572SJoel Stanley     case FREE_CNTR4:
369c7e1f572SJoel Stanley     case FREE_CNTR4_EXT:
370c7e1f572SJoel Stanley         qemu_log_mask(LOG_GUEST_ERROR,
371c7e1f572SJoel Stanley                       "%s: Write to read-only offset 0x%" HWADDR_PRIx "\n",
372c7e1f572SJoel Stanley                       __func__, offset);
373c7e1f572SJoel Stanley         return;
374c7e1f572SJoel Stanley     }
375c7e1f572SJoel Stanley 
376c7e1f572SJoel Stanley     s->regs[reg] = data;
377c7e1f572SJoel Stanley }
378c7e1f572SJoel Stanley 
aspeed_ast2500_scu_write(void * opaque,hwaddr offset,uint64_t data,unsigned size)379c7e1f572SJoel Stanley static void aspeed_ast2500_scu_write(void *opaque, hwaddr offset,
380c7e1f572SJoel Stanley                                      uint64_t data, unsigned size)
3811c8a2388SAndrew Jeffery {
3821c8a2388SAndrew Jeffery     AspeedSCUState *s = ASPEED_SCU(opaque);
3831c8a2388SAndrew Jeffery     int reg = TO_REG(offset);
3841c8a2388SAndrew Jeffery 
385e09cf363SJoel Stanley     if (reg >= ASPEED_SCU_NR_REGS) {
3861c8a2388SAndrew Jeffery         qemu_log_mask(LOG_GUEST_ERROR,
3871c8a2388SAndrew Jeffery                       "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
3881c8a2388SAndrew Jeffery                       __func__, offset);
3891c8a2388SAndrew Jeffery         return;
3901c8a2388SAndrew Jeffery     }
3911c8a2388SAndrew Jeffery 
3921c8a2388SAndrew Jeffery     if (reg > PROT_KEY && reg < CPU2_BASE_SEG1 &&
3935c1d3a2bSHugo Landau             !s->regs[PROT_KEY]) {
3941c8a2388SAndrew Jeffery         qemu_log_mask(LOG_GUEST_ERROR, "%s: SCU is locked!\n", __func__);
3951c8a2388SAndrew Jeffery         return;
3961c8a2388SAndrew Jeffery     }
3971c8a2388SAndrew Jeffery 
3981c8a2388SAndrew Jeffery     trace_aspeed_scu_write(offset, size, data);
3991c8a2388SAndrew Jeffery 
4001c8a2388SAndrew Jeffery     switch (reg) {
4015c1d3a2bSHugo Landau     case PROT_KEY:
4025c1d3a2bSHugo Landau         s->regs[reg] = (data == ASPEED_SCU_PROT_KEY) ? 1 : 0;
4035c1d3a2bSHugo Landau         return;
404333b9c8aSAndrew Jeffery     case HW_STRAP1:
405333b9c8aSAndrew Jeffery         s->regs[HW_STRAP1] |= data;
406333b9c8aSAndrew Jeffery         return;
407333b9c8aSAndrew Jeffery     case SILICON_REV:
408333b9c8aSAndrew Jeffery         s->regs[HW_STRAP1] &= ~data;
409333b9c8aSAndrew Jeffery         return;
4101c8a2388SAndrew Jeffery     case FREQ_CNTR_EVAL:
4111c8a2388SAndrew Jeffery     case VGA_SCRATCH1 ... VGA_SCRATCH8:
4121c8a2388SAndrew Jeffery     case RNG_DATA:
4131c8a2388SAndrew Jeffery     case FREE_CNTR4:
4141c8a2388SAndrew Jeffery     case FREE_CNTR4_EXT:
4157ffe647fSJoel Stanley     case CHIP_ID0:
4167ffe647fSJoel Stanley     case CHIP_ID1:
4171c8a2388SAndrew Jeffery         qemu_log_mask(LOG_GUEST_ERROR,
4181c8a2388SAndrew Jeffery                       "%s: Write to read-only offset 0x%" HWADDR_PRIx "\n",
4191c8a2388SAndrew Jeffery                       __func__, offset);
4201c8a2388SAndrew Jeffery         return;
4211c8a2388SAndrew Jeffery     }
4221c8a2388SAndrew Jeffery 
4231c8a2388SAndrew Jeffery     s->regs[reg] = data;
4241c8a2388SAndrew Jeffery }
4251c8a2388SAndrew Jeffery 
426c7e1f572SJoel Stanley static const MemoryRegionOps aspeed_ast2400_scu_ops = {
4271c8a2388SAndrew Jeffery     .read = aspeed_scu_read,
428c7e1f572SJoel Stanley     .write = aspeed_ast2400_scu_write,
429c7e1f572SJoel Stanley     .endianness = DEVICE_LITTLE_ENDIAN,
430f0095c8aSPhilippe Mathieu-Daudé     .impl = {
431f0095c8aSPhilippe Mathieu-Daudé         .min_access_size = 4,
432f0095c8aSPhilippe Mathieu-Daudé         .max_access_size = 4,
433f0095c8aSPhilippe Mathieu-Daudé     },
434740bc3a7SCédric Le Goater     .valid = {
435740bc3a7SCédric Le Goater         .min_access_size = 1,
436740bc3a7SCédric Le Goater         .max_access_size = 4,
437740bc3a7SCédric Le Goater     },
438c7e1f572SJoel Stanley };
439c7e1f572SJoel Stanley 
440c7e1f572SJoel Stanley static const MemoryRegionOps aspeed_ast2500_scu_ops = {
441c7e1f572SJoel Stanley     .read = aspeed_scu_read,
442c7e1f572SJoel Stanley     .write = aspeed_ast2500_scu_write,
4431c8a2388SAndrew Jeffery     .endianness = DEVICE_LITTLE_ENDIAN,
444f0095c8aSPhilippe Mathieu-Daudé     .impl.min_access_size = 4,
445f0095c8aSPhilippe Mathieu-Daudé     .impl.max_access_size = 4,
44620ab88a9SJoel Stanley     .valid.min_access_size = 1,
4471c8a2388SAndrew Jeffery     .valid.max_access_size = 4,
4481c8a2388SAndrew Jeffery     .valid.unaligned = false,
4491c8a2388SAndrew Jeffery };
4501c8a2388SAndrew Jeffery 
aspeed_scu_get_clkin(AspeedSCUState * s)451fda9aaa6SCédric Le Goater static uint32_t aspeed_scu_get_clkin(AspeedSCUState *s)
452fda9aaa6SCédric Le Goater {
453bad23bb6SSteven Lee     if (s->hw_strap1 & SCU_HW_STRAP_CLK_25M_IN ||
454bad23bb6SSteven Lee         ASPEED_SCU_GET_CLASS(s)->clkin_25Mhz) {
455fda9aaa6SCédric Le Goater         return 25000000;
456fda9aaa6SCédric Le Goater     } else if (s->hw_strap1 & SCU_HW_STRAP_CLK_48M_IN) {
457fda9aaa6SCédric Le Goater         return 48000000;
458fda9aaa6SCédric Le Goater     } else {
459fda9aaa6SCédric Le Goater         return 24000000;
460fda9aaa6SCédric Le Goater     }
461fda9aaa6SCédric Le Goater }
462fda9aaa6SCédric Le Goater 
463fda9aaa6SCédric Le Goater /*
464fda9aaa6SCédric Le Goater  * Strapped frequencies for the AST2400 in MHz. They depend on the
465fda9aaa6SCédric Le Goater  * clkin frequency.
466fda9aaa6SCédric Le Goater  */
467fda9aaa6SCédric Le Goater static const uint32_t hpll_ast2400_freqs[][4] = {
468fda9aaa6SCédric Le Goater     { 384, 360, 336, 408 }, /* 24MHz or 48MHz */
469fda9aaa6SCédric Le Goater     { 400, 375, 350, 425 }, /* 25MHz */
470fda9aaa6SCédric Le Goater };
471fda9aaa6SCédric Le Goater 
aspeed_2400_scu_calc_hpll(AspeedSCUState * s,uint32_t hpll_reg)472a8f07376SCédric Le Goater static uint32_t aspeed_2400_scu_calc_hpll(AspeedSCUState *s, uint32_t hpll_reg)
473fda9aaa6SCédric Le Goater {
474fda9aaa6SCédric Le Goater     uint8_t freq_select;
475fda9aaa6SCédric Le Goater     bool clk_25m_in;
476a8f07376SCédric Le Goater     uint32_t clkin = aspeed_scu_get_clkin(s);
477fda9aaa6SCédric Le Goater 
478fda9aaa6SCédric Le Goater     if (hpll_reg & SCU_AST2400_H_PLL_OFF) {
479fda9aaa6SCédric Le Goater         return 0;
480fda9aaa6SCédric Le Goater     }
481fda9aaa6SCédric Le Goater 
482fda9aaa6SCédric Le Goater     if (hpll_reg & SCU_AST2400_H_PLL_PROGRAMMED) {
483fda9aaa6SCédric Le Goater         uint32_t multiplier = 1;
484fda9aaa6SCédric Le Goater 
485fda9aaa6SCédric Le Goater         if (!(hpll_reg & SCU_AST2400_H_PLL_BYPASS_EN)) {
486fda9aaa6SCédric Le Goater             uint32_t n  = (hpll_reg >> 5) & 0x3f;
487fda9aaa6SCédric Le Goater             uint32_t od = (hpll_reg >> 4) & 0x1;
488fda9aaa6SCédric Le Goater             uint32_t d  = hpll_reg & 0xf;
489fda9aaa6SCédric Le Goater 
490fda9aaa6SCédric Le Goater             multiplier = (2 - od) * ((n + 2) / (d + 1));
491fda9aaa6SCédric Le Goater         }
492fda9aaa6SCédric Le Goater 
493a8f07376SCédric Le Goater         return clkin * multiplier;
494fda9aaa6SCédric Le Goater     }
495fda9aaa6SCédric Le Goater 
496fda9aaa6SCédric Le Goater     /* HW strapping */
497fda9aaa6SCédric Le Goater     clk_25m_in = !!(s->hw_strap1 & SCU_HW_STRAP_CLK_25M_IN);
498fda9aaa6SCédric Le Goater     freq_select = SCU_AST2400_HW_STRAP_GET_H_PLL_CLK(s->hw_strap1);
499fda9aaa6SCédric Le Goater 
500fda9aaa6SCédric Le Goater     return hpll_ast2400_freqs[clk_25m_in][freq_select] * 1000000;
501fda9aaa6SCédric Le Goater }
502fda9aaa6SCédric Le Goater 
aspeed_2500_scu_calc_hpll(AspeedSCUState * s,uint32_t hpll_reg)503a8f07376SCédric Le Goater static uint32_t aspeed_2500_scu_calc_hpll(AspeedSCUState *s, uint32_t hpll_reg)
504fda9aaa6SCédric Le Goater {
505fda9aaa6SCédric Le Goater     uint32_t multiplier = 1;
506a8f07376SCédric Le Goater     uint32_t clkin = aspeed_scu_get_clkin(s);
507fda9aaa6SCédric Le Goater 
508fda9aaa6SCédric Le Goater     if (hpll_reg & SCU_H_PLL_OFF) {
509fda9aaa6SCédric Le Goater         return 0;
510fda9aaa6SCédric Le Goater     }
511fda9aaa6SCédric Le Goater 
512fda9aaa6SCédric Le Goater     if (!(hpll_reg & SCU_H_PLL_BYPASS_EN)) {
513fda9aaa6SCédric Le Goater         uint32_t p = (hpll_reg >> 13) & 0x3f;
514fda9aaa6SCédric Le Goater         uint32_t m = (hpll_reg >> 5) & 0xff;
515fda9aaa6SCédric Le Goater         uint32_t n = hpll_reg & 0x1f;
516fda9aaa6SCédric Le Goater 
517fda9aaa6SCédric Le Goater         multiplier = ((m + 1) / (n + 1)) / (p + 1);
518fda9aaa6SCédric Le Goater     }
519fda9aaa6SCédric Le Goater 
520a8f07376SCédric Le Goater     return clkin * multiplier;
521fda9aaa6SCédric Le Goater }
522fda9aaa6SCédric Le Goater 
aspeed_2600_scu_calc_hpll(AspeedSCUState * s,uint32_t hpll_reg)523dd7f19a9SSteven Lee static uint32_t aspeed_2600_scu_calc_hpll(AspeedSCUState *s, uint32_t hpll_reg)
524dd7f19a9SSteven Lee {
525dd7f19a9SSteven Lee     uint32_t multiplier = 1;
526dd7f19a9SSteven Lee     uint32_t clkin = aspeed_scu_get_clkin(s);
527dd7f19a9SSteven Lee 
528dd7f19a9SSteven Lee     if (hpll_reg & SCU_AST2600_H_PLL_OFF) {
529dd7f19a9SSteven Lee         return 0;
530dd7f19a9SSteven Lee     }
531dd7f19a9SSteven Lee 
532dd7f19a9SSteven Lee     if (!(hpll_reg & SCU_AST2600_H_PLL_BYPASS_EN)) {
533dd7f19a9SSteven Lee         uint32_t p = (hpll_reg >> 19) & 0xf;
534dd7f19a9SSteven Lee         uint32_t n = (hpll_reg >> 13) & 0x3f;
535dd7f19a9SSteven Lee         uint32_t m = hpll_reg & 0x1fff;
536dd7f19a9SSteven Lee 
537dd7f19a9SSteven Lee         multiplier = ((m + 1) / (n + 1)) / (p + 1);
538dd7f19a9SSteven Lee     }
539dd7f19a9SSteven Lee 
540dd7f19a9SSteven Lee     return clkin * multiplier;
541dd7f19a9SSteven Lee }
542dd7f19a9SSteven Lee 
aspeed_scu_reset(DeviceState * dev)5431c8a2388SAndrew Jeffery static void aspeed_scu_reset(DeviceState *dev)
5441c8a2388SAndrew Jeffery {
5451c8a2388SAndrew Jeffery     AspeedSCUState *s = ASPEED_SCU(dev);
5469a937f6cSCédric Le Goater     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev);
5471c8a2388SAndrew Jeffery 
548e09cf363SJoel Stanley     memcpy(s->regs, asc->resets, asc->nr_regs * 4);
5491c8a2388SAndrew Jeffery     s->regs[SILICON_REV] = s->silicon_rev;
5501c8a2388SAndrew Jeffery     s->regs[HW_STRAP1] = s->hw_strap1;
5511c8a2388SAndrew Jeffery     s->regs[HW_STRAP2] = s->hw_strap2;
552b6e70d1dSJoel Stanley     s->regs[PROT_KEY] = s->hw_prot_key;
5531c8a2388SAndrew Jeffery }
5541c8a2388SAndrew Jeffery 
555365aff1eSCédric Le Goater static uint32_t aspeed_silicon_revs[] = {
556365aff1eSCédric Le Goater     AST2400_A0_SILICON_REV,
5576efbac90SCédric Le Goater     AST2400_A1_SILICON_REV,
558365aff1eSCédric Le Goater     AST2500_A0_SILICON_REV,
559365aff1eSCédric Le Goater     AST2500_A1_SILICON_REV,
560e09cf363SJoel Stanley     AST2600_A0_SILICON_REV,
5617582591aSJoel Stanley     AST2600_A1_SILICON_REV,
562c5811bb3SJoel Stanley     AST2600_A2_SILICON_REV,
563c5811bb3SJoel Stanley     AST2600_A3_SILICON_REV,
564fa541a60SSteven Lee     AST1030_A0_SILICON_REV,
565fa541a60SSteven Lee     AST1030_A1_SILICON_REV,
566e7c8106dSJamin Lin     AST2700_A0_SILICON_REV,
567e7c8106dSJamin Lin     AST2720_A0_SILICON_REV,
568e7c8106dSJamin Lin     AST2750_A0_SILICON_REV,
569d3b38cbbSJamin Lin     AST2700_A1_SILICON_REV,
570d3b38cbbSJamin Lin     AST2750_A1_SILICON_REV,
571365aff1eSCédric Le Goater };
5721c8a2388SAndrew Jeffery 
is_supported_silicon_rev(uint32_t silicon_rev)57379a9f323SCédric Le Goater bool is_supported_silicon_rev(uint32_t silicon_rev)
5741c8a2388SAndrew Jeffery {
5751c8a2388SAndrew Jeffery     int i;
5761c8a2388SAndrew Jeffery 
5771c8a2388SAndrew Jeffery     for (i = 0; i < ARRAY_SIZE(aspeed_silicon_revs); i++) {
5781c8a2388SAndrew Jeffery         if (silicon_rev == aspeed_silicon_revs[i]) {
5791c8a2388SAndrew Jeffery             return true;
5801c8a2388SAndrew Jeffery         }
5811c8a2388SAndrew Jeffery     }
5821c8a2388SAndrew Jeffery 
5831c8a2388SAndrew Jeffery     return false;
5841c8a2388SAndrew Jeffery }
5851c8a2388SAndrew Jeffery 
aspeed_scu_realize(DeviceState * dev,Error ** errp)5861c8a2388SAndrew Jeffery static void aspeed_scu_realize(DeviceState *dev, Error **errp)
5871c8a2388SAndrew Jeffery {
5881c8a2388SAndrew Jeffery     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
5891c8a2388SAndrew Jeffery     AspeedSCUState *s = ASPEED_SCU(dev);
590e09cf363SJoel Stanley     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev);
5911c8a2388SAndrew Jeffery 
5921c8a2388SAndrew Jeffery     if (!is_supported_silicon_rev(s->silicon_rev)) {
5931c8a2388SAndrew Jeffery         error_setg(errp, "Unknown silicon revision: 0x%" PRIx32,
5941c8a2388SAndrew Jeffery                 s->silicon_rev);
5951c8a2388SAndrew Jeffery         return;
5961c8a2388SAndrew Jeffery     }
5971c8a2388SAndrew Jeffery 
598e09cf363SJoel Stanley     memory_region_init_io(&s->iomem, OBJECT(s), asc->ops, s,
5991c8a2388SAndrew Jeffery                           TYPE_ASPEED_SCU, SCU_IO_REGION_SIZE);
6001c8a2388SAndrew Jeffery 
6011c8a2388SAndrew Jeffery     sysbus_init_mmio(sbd, &s->iomem);
6021c8a2388SAndrew Jeffery }
6031c8a2388SAndrew Jeffery 
6041c8a2388SAndrew Jeffery static const VMStateDescription vmstate_aspeed_scu = {
6051c8a2388SAndrew Jeffery     .name = "aspeed.scu",
606e09cf363SJoel Stanley     .version_id = 2,
607e09cf363SJoel Stanley     .minimum_version_id = 2,
608e4ea952fSRichard Henderson     .fields = (const VMStateField[]) {
609e09cf363SJoel Stanley         VMSTATE_UINT32_ARRAY(regs, AspeedSCUState, ASPEED_AST2600_SCU_NR_REGS),
6101c8a2388SAndrew Jeffery         VMSTATE_END_OF_LIST()
6111c8a2388SAndrew Jeffery     }
6121c8a2388SAndrew Jeffery };
6131c8a2388SAndrew Jeffery 
61430029973SRichard Henderson static const Property aspeed_scu_properties[] = {
6151c8a2388SAndrew Jeffery     DEFINE_PROP_UINT32("silicon-rev", AspeedSCUState, silicon_rev, 0),
6161c8a2388SAndrew Jeffery     DEFINE_PROP_UINT32("hw-strap1", AspeedSCUState, hw_strap1, 0),
6172ddfa281SCédric Le Goater     DEFINE_PROP_UINT32("hw-strap2", AspeedSCUState, hw_strap2, 0),
618b6e70d1dSJoel Stanley     DEFINE_PROP_UINT32("hw-prot-key", AspeedSCUState, hw_prot_key, 0),
6191c8a2388SAndrew Jeffery };
6201c8a2388SAndrew Jeffery 
aspeed_scu_class_init(ObjectClass * klass,const void * data)621*12d1a768SPhilippe Mathieu-Daudé static void aspeed_scu_class_init(ObjectClass *klass, const void *data)
6221c8a2388SAndrew Jeffery {
6231c8a2388SAndrew Jeffery     DeviceClass *dc = DEVICE_CLASS(klass);
6241c8a2388SAndrew Jeffery     dc->realize = aspeed_scu_realize;
625e3d08143SPeter Maydell     device_class_set_legacy_reset(dc, aspeed_scu_reset);
6261c8a2388SAndrew Jeffery     dc->desc = "ASPEED System Control Unit";
6271c8a2388SAndrew Jeffery     dc->vmsd = &vmstate_aspeed_scu;
6284f67d30bSMarc-André Lureau     device_class_set_props(dc, aspeed_scu_properties);
6291c8a2388SAndrew Jeffery }
6301c8a2388SAndrew Jeffery 
6311c8a2388SAndrew Jeffery static const TypeInfo aspeed_scu_info = {
6321c8a2388SAndrew Jeffery     .name = TYPE_ASPEED_SCU,
6331c8a2388SAndrew Jeffery     .parent = TYPE_SYS_BUS_DEVICE,
6341c8a2388SAndrew Jeffery     .instance_size = sizeof(AspeedSCUState),
6351c8a2388SAndrew Jeffery     .class_init = aspeed_scu_class_init,
6369a937f6cSCédric Le Goater     .class_size    = sizeof(AspeedSCUClass),
6379a937f6cSCédric Le Goater     .abstract      = true,
6389a937f6cSCédric Le Goater };
6399a937f6cSCédric Le Goater 
aspeed_2400_scu_class_init(ObjectClass * klass,const void * data)640*12d1a768SPhilippe Mathieu-Daudé static void aspeed_2400_scu_class_init(ObjectClass *klass, const void *data)
6419a937f6cSCédric Le Goater {
6429a937f6cSCédric Le Goater     DeviceClass *dc = DEVICE_CLASS(klass);
6439a937f6cSCédric Le Goater     AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass);
6449a937f6cSCédric Le Goater 
6459a937f6cSCédric Le Goater     dc->desc = "ASPEED 2400 System Control Unit";
6469a937f6cSCédric Le Goater     asc->resets = ast2400_a0_resets;
6479a937f6cSCédric Le Goater     asc->calc_hpll = aspeed_2400_scu_calc_hpll;
648dd7f19a9SSteven Lee     asc->get_apb = aspeed_2400_scu_get_apb_freq;
6499a937f6cSCédric Le Goater     asc->apb_divider = 2;
650e09cf363SJoel Stanley     asc->nr_regs = ASPEED_SCU_NR_REGS;
651bad23bb6SSteven Lee     asc->clkin_25Mhz = false;
652c7e1f572SJoel Stanley     asc->ops = &aspeed_ast2400_scu_ops;
6539a937f6cSCédric Le Goater }
6549a937f6cSCédric Le Goater 
6559a937f6cSCédric Le Goater static const TypeInfo aspeed_2400_scu_info = {
6569a937f6cSCédric Le Goater     .name = TYPE_ASPEED_2400_SCU,
6579a937f6cSCédric Le Goater     .parent = TYPE_ASPEED_SCU,
6589a937f6cSCédric Le Goater     .instance_size = sizeof(AspeedSCUState),
6599a937f6cSCédric Le Goater     .class_init = aspeed_2400_scu_class_init,
6609a937f6cSCédric Le Goater };
6619a937f6cSCédric Le Goater 
aspeed_2500_scu_class_init(ObjectClass * klass,const void * data)662*12d1a768SPhilippe Mathieu-Daudé static void aspeed_2500_scu_class_init(ObjectClass *klass, const void *data)
6639a937f6cSCédric Le Goater {
6649a937f6cSCédric Le Goater     DeviceClass *dc = DEVICE_CLASS(klass);
6659a937f6cSCédric Le Goater     AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass);
6669a937f6cSCédric Le Goater 
6679a937f6cSCédric Le Goater     dc->desc = "ASPEED 2500 System Control Unit";
6689a937f6cSCédric Le Goater     asc->resets = ast2500_a1_resets;
6699a937f6cSCédric Le Goater     asc->calc_hpll = aspeed_2500_scu_calc_hpll;
670dd7f19a9SSteven Lee     asc->get_apb = aspeed_2400_scu_get_apb_freq;
6719a937f6cSCédric Le Goater     asc->apb_divider = 4;
672e09cf363SJoel Stanley     asc->nr_regs = ASPEED_SCU_NR_REGS;
673bad23bb6SSteven Lee     asc->clkin_25Mhz = false;
674c7e1f572SJoel Stanley     asc->ops = &aspeed_ast2500_scu_ops;
6759a937f6cSCédric Le Goater }
6769a937f6cSCédric Le Goater 
6779a937f6cSCédric Le Goater static const TypeInfo aspeed_2500_scu_info = {
6789a937f6cSCédric Le Goater     .name = TYPE_ASPEED_2500_SCU,
6799a937f6cSCédric Le Goater     .parent = TYPE_ASPEED_SCU,
6809a937f6cSCédric Le Goater     .instance_size = sizeof(AspeedSCUState),
6819a937f6cSCédric Le Goater     .class_init = aspeed_2500_scu_class_init,
6821c8a2388SAndrew Jeffery };
6831c8a2388SAndrew Jeffery 
aspeed_ast2600_scu_read(void * opaque,hwaddr offset,unsigned size)684e09cf363SJoel Stanley static uint64_t aspeed_ast2600_scu_read(void *opaque, hwaddr offset,
685e09cf363SJoel Stanley                                         unsigned size)
686e09cf363SJoel Stanley {
687e09cf363SJoel Stanley     AspeedSCUState *s = ASPEED_SCU(opaque);
688e09cf363SJoel Stanley     int reg = TO_REG(offset);
689e09cf363SJoel Stanley 
690e09cf363SJoel Stanley     if (reg >= ASPEED_AST2600_SCU_NR_REGS) {
691e09cf363SJoel Stanley         qemu_log_mask(LOG_GUEST_ERROR,
692e09cf363SJoel Stanley                       "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
693e09cf363SJoel Stanley                       __func__, offset);
694e09cf363SJoel Stanley         return 0;
695e09cf363SJoel Stanley     }
696e09cf363SJoel Stanley 
697e09cf363SJoel Stanley     switch (reg) {
698e09cf363SJoel Stanley     case AST2600_HPLL_EXT:
699e09cf363SJoel Stanley     case AST2600_EPLL_EXT:
700e09cf363SJoel Stanley     case AST2600_MPLL_EXT:
701e09cf363SJoel Stanley         /* PLLs are always "locked" */
702e09cf363SJoel Stanley         return s->regs[reg] | BIT(31);
703e09cf363SJoel Stanley     case AST2600_RNG_DATA:
704e09cf363SJoel Stanley         /*
705e09cf363SJoel Stanley          * On hardware, RNG_DATA works regardless of the state of the
706e09cf363SJoel Stanley          * enable bit in RNG_CTRL
707e09cf363SJoel Stanley          *
708e09cf363SJoel Stanley          * TODO: Check this is true for ast2600
709e09cf363SJoel Stanley          */
710e09cf363SJoel Stanley         s->regs[AST2600_RNG_DATA] = aspeed_scu_get_random();
711e09cf363SJoel Stanley         break;
712e09cf363SJoel Stanley     }
713e09cf363SJoel Stanley 
714673a6d16SCédric Le Goater     trace_aspeed_scu_read(offset, size, s->regs[reg]);
715e09cf363SJoel Stanley     return s->regs[reg];
716e09cf363SJoel Stanley }
717e09cf363SJoel Stanley 
aspeed_ast2600_scu_write(void * opaque,hwaddr offset,uint64_t data64,unsigned size)718310b5bc6SJoel Stanley static void aspeed_ast2600_scu_write(void *opaque, hwaddr offset,
719310b5bc6SJoel Stanley                                      uint64_t data64, unsigned size)
720e09cf363SJoel Stanley {
721e09cf363SJoel Stanley     AspeedSCUState *s = ASPEED_SCU(opaque);
722e09cf363SJoel Stanley     int reg = TO_REG(offset);
723310b5bc6SJoel Stanley     /* Truncate here so bitwise operations below behave as expected */
724310b5bc6SJoel Stanley     uint32_t data = data64;
725e09cf363SJoel Stanley 
726e09cf363SJoel Stanley     if (reg >= ASPEED_AST2600_SCU_NR_REGS) {
727e09cf363SJoel Stanley         qemu_log_mask(LOG_GUEST_ERROR,
728e09cf363SJoel Stanley                       "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
729e09cf363SJoel Stanley                       __func__, offset);
730e09cf363SJoel Stanley         return;
731e09cf363SJoel Stanley     }
732e09cf363SJoel Stanley 
733e09cf363SJoel Stanley     if (reg > PROT_KEY && !s->regs[PROT_KEY]) {
734e09cf363SJoel Stanley         qemu_log_mask(LOG_GUEST_ERROR, "%s: SCU is locked!\n", __func__);
735e09cf363SJoel Stanley     }
736e09cf363SJoel Stanley 
737e09cf363SJoel Stanley     trace_aspeed_scu_write(offset, size, data);
738e09cf363SJoel Stanley 
739e09cf363SJoel Stanley     switch (reg) {
740e09cf363SJoel Stanley     case AST2600_PROT_KEY:
741e09cf363SJoel Stanley         s->regs[reg] = (data == ASPEED_SCU_PROT_KEY) ? 1 : 0;
742e09cf363SJoel Stanley         return;
743e09cf363SJoel Stanley     case AST2600_HW_STRAP1:
744e09cf363SJoel Stanley     case AST2600_HW_STRAP2:
745e09cf363SJoel Stanley         if (s->regs[reg + 2]) {
746e09cf363SJoel Stanley             return;
747e09cf363SJoel Stanley         }
748e09cf363SJoel Stanley         /* fall through */
749e09cf363SJoel Stanley     case AST2600_SYS_RST_CTRL:
750e09cf363SJoel Stanley     case AST2600_SYS_RST_CTRL2:
751310b5bc6SJoel Stanley     case AST2600_CLK_STOP_CTRL:
752310b5bc6SJoel Stanley     case AST2600_CLK_STOP_CTRL2:
753e09cf363SJoel Stanley         /* W1S (Write 1 to set) registers */
754e09cf363SJoel Stanley         s->regs[reg] |= data;
755e09cf363SJoel Stanley         return;
756e09cf363SJoel Stanley     case AST2600_SYS_RST_CTRL_CLR:
757e09cf363SJoel Stanley     case AST2600_SYS_RST_CTRL2_CLR:
758310b5bc6SJoel Stanley     case AST2600_CLK_STOP_CTRL_CLR:
759310b5bc6SJoel Stanley     case AST2600_CLK_STOP_CTRL2_CLR:
760e09cf363SJoel Stanley     case AST2600_HW_STRAP1_CLR:
761e09cf363SJoel Stanley     case AST2600_HW_STRAP2_CLR:
762310b5bc6SJoel Stanley         /*
763310b5bc6SJoel Stanley          * W1C (Write 1 to clear) registers are offset by one address from
764310b5bc6SJoel Stanley          * the data register
765310b5bc6SJoel Stanley          */
766310b5bc6SJoel Stanley         s->regs[reg - 1] &= ~data;
767e09cf363SJoel Stanley         return;
768e09cf363SJoel Stanley 
769e09cf363SJoel Stanley     case AST2600_RNG_DATA:
770e09cf363SJoel Stanley     case AST2600_SILICON_REV:
771e09cf363SJoel Stanley     case AST2600_SILICON_REV2:
7727ffe647fSJoel Stanley     case AST2600_CHIP_ID0:
7737ffe647fSJoel Stanley     case AST2600_CHIP_ID1:
774e09cf363SJoel Stanley         /* Add read only registers here */
775e09cf363SJoel Stanley         qemu_log_mask(LOG_GUEST_ERROR,
776e09cf363SJoel Stanley                       "%s: Write to read-only offset 0x%" HWADDR_PRIx "\n",
777e09cf363SJoel Stanley                       __func__, offset);
778e09cf363SJoel Stanley         return;
779e09cf363SJoel Stanley     }
780e09cf363SJoel Stanley 
781e09cf363SJoel Stanley     s->regs[reg] = data;
782e09cf363SJoel Stanley }
783e09cf363SJoel Stanley 
784e09cf363SJoel Stanley static const MemoryRegionOps aspeed_ast2600_scu_ops = {
785e09cf363SJoel Stanley     .read = aspeed_ast2600_scu_read,
786e09cf363SJoel Stanley     .write = aspeed_ast2600_scu_write,
787e09cf363SJoel Stanley     .endianness = DEVICE_LITTLE_ENDIAN,
788f0095c8aSPhilippe Mathieu-Daudé     .impl.min_access_size = 4,
789f0095c8aSPhilippe Mathieu-Daudé     .impl.max_access_size = 4,
79020ab88a9SJoel Stanley     .valid.min_access_size = 1,
791e09cf363SJoel Stanley     .valid.max_access_size = 4,
792e09cf363SJoel Stanley     .valid.unaligned = false,
793e09cf363SJoel Stanley };
794e09cf363SJoel Stanley 
795c5811bb3SJoel Stanley static const uint32_t ast2600_a3_resets[ASPEED_AST2600_SCU_NR_REGS] = {
7967582591aSJoel Stanley     [AST2600_SYS_RST_CTRL]      = 0xF7C3FED8,
797c5811bb3SJoel Stanley     [AST2600_SYS_RST_CTRL2]     = 0x0DFFFFFC,
7987582591aSJoel Stanley     [AST2600_CLK_STOP_CTRL]     = 0xFFFF7F8A,
799e09cf363SJoel Stanley     [AST2600_CLK_STOP_CTRL2]    = 0xFFF0FFF0,
800c5811bb3SJoel Stanley     [AST2600_DEBUG_CTRL]        = 0x00000FFF,
801c5811bb3SJoel Stanley     [AST2600_DEBUG_CTRL2]       = 0x000000FF,
80214c17954SJoel Stanley     [AST2600_SDRAM_HANDSHAKE]   = 0x00000000,
803c5811bb3SJoel Stanley     [AST2600_HPLL_PARAM]        = 0x1000408F,
804c5811bb3SJoel Stanley     [AST2600_APLL_PARAM]        = 0x1000405F,
805c5811bb3SJoel Stanley     [AST2600_MPLL_PARAM]        = 0x1008405F,
806c5811bb3SJoel Stanley     [AST2600_EPLL_PARAM]        = 0x1004077F,
807c5811bb3SJoel Stanley     [AST2600_DPLL_PARAM]        = 0x1078405F,
808c5811bb3SJoel Stanley     [AST2600_CLK_SEL]           = 0xF3940000,
809c5811bb3SJoel Stanley     [AST2600_CLK_SEL2]          = 0x00700000,
810c5811bb3SJoel Stanley     [AST2600_CLK_SEL3]          = 0x00000000,
811c5811bb3SJoel Stanley     [AST2600_CLK_SEL4]          = 0xF3F40000,
812c5811bb3SJoel Stanley     [AST2600_CLK_SEL5]          = 0x30000000,
8139dca4556SPeter Delevoryas     [AST2600_UARTCLK]           = 0x00014506,
8149dca4556SPeter Delevoryas     [AST2600_HUARTCLK]          = 0x000145C0,
8157ffe647fSJoel Stanley     [AST2600_CHIP_ID0]          = 0x1234ABCD,
8167ffe647fSJoel Stanley     [AST2600_CHIP_ID1]          = 0x88884444,
817e09cf363SJoel Stanley };
818e09cf363SJoel Stanley 
aspeed_ast2600_scu_reset(DeviceState * dev)819e09cf363SJoel Stanley static void aspeed_ast2600_scu_reset(DeviceState *dev)
820e09cf363SJoel Stanley {
821e09cf363SJoel Stanley     AspeedSCUState *s = ASPEED_SCU(dev);
822e09cf363SJoel Stanley     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev);
823e09cf363SJoel Stanley 
824e09cf363SJoel Stanley     memcpy(s->regs, asc->resets, asc->nr_regs * 4);
825e09cf363SJoel Stanley 
826204dab83SJoel Stanley     /*
827204dab83SJoel Stanley      * A0 reports A0 in _REV, but subsequent revisions report A1 regardless
828204dab83SJoel Stanley      * of actual revision. QEMU and Linux only support A1 onwards so this is
829204dab83SJoel Stanley      * sufficient.
830204dab83SJoel Stanley      */
831c5811bb3SJoel Stanley     s->regs[AST2600_SILICON_REV] = AST2600_A3_SILICON_REV;
832e09cf363SJoel Stanley     s->regs[AST2600_SILICON_REV2] = s->silicon_rev;
833e09cf363SJoel Stanley     s->regs[AST2600_HW_STRAP1] = s->hw_strap1;
834e09cf363SJoel Stanley     s->regs[AST2600_HW_STRAP2] = s->hw_strap2;
835e09cf363SJoel Stanley     s->regs[PROT_KEY] = s->hw_prot_key;
836e09cf363SJoel Stanley }
837e09cf363SJoel Stanley 
aspeed_2600_scu_class_init(ObjectClass * klass,const void * data)838*12d1a768SPhilippe Mathieu-Daudé static void aspeed_2600_scu_class_init(ObjectClass *klass, const void *data)
839e09cf363SJoel Stanley {
840e09cf363SJoel Stanley     DeviceClass *dc = DEVICE_CLASS(klass);
841e09cf363SJoel Stanley     AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass);
842e09cf363SJoel Stanley 
843e09cf363SJoel Stanley     dc->desc = "ASPEED 2600 System Control Unit";
844e3d08143SPeter Maydell     device_class_set_legacy_reset(dc, aspeed_ast2600_scu_reset);
845c5811bb3SJoel Stanley     asc->resets = ast2600_a3_resets;
846dd7f19a9SSteven Lee     asc->calc_hpll = aspeed_2600_scu_calc_hpll;
847dd7f19a9SSteven Lee     asc->get_apb = aspeed_2600_scu_get_apb_freq;
848e09cf363SJoel Stanley     asc->apb_divider = 4;
849e09cf363SJoel Stanley     asc->nr_regs = ASPEED_AST2600_SCU_NR_REGS;
850bad23bb6SSteven Lee     asc->clkin_25Mhz = true;
851e09cf363SJoel Stanley     asc->ops = &aspeed_ast2600_scu_ops;
852e09cf363SJoel Stanley }
853e09cf363SJoel Stanley 
854e09cf363SJoel Stanley static const TypeInfo aspeed_2600_scu_info = {
855e09cf363SJoel Stanley     .name = TYPE_ASPEED_2600_SCU,
856e09cf363SJoel Stanley     .parent = TYPE_ASPEED_SCU,
857e09cf363SJoel Stanley     .instance_size = sizeof(AspeedSCUState),
858e09cf363SJoel Stanley     .class_init = aspeed_2600_scu_class_init,
859e09cf363SJoel Stanley };
860e09cf363SJoel Stanley 
aspeed_ast2700_scu_read(void * opaque,hwaddr offset,unsigned size)861e7c8106dSJamin Lin static uint64_t aspeed_ast2700_scu_read(void *opaque, hwaddr offset,
862e7c8106dSJamin Lin                                         unsigned size)
863e7c8106dSJamin Lin {
864e7c8106dSJamin Lin     AspeedSCUState *s = ASPEED_SCU(opaque);
865e7c8106dSJamin Lin     int reg = TO_REG(offset);
866e7c8106dSJamin Lin 
867e7c8106dSJamin Lin     if (reg >= ASPEED_AST2700_SCU_NR_REGS) {
868e7c8106dSJamin Lin         qemu_log_mask(LOG_GUEST_ERROR,
869e7c8106dSJamin Lin                       "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
870e7c8106dSJamin Lin                 __func__, offset);
871e7c8106dSJamin Lin         return 0;
872e7c8106dSJamin Lin     }
873e7c8106dSJamin Lin 
874e7c8106dSJamin Lin     switch (reg) {
875e7c8106dSJamin Lin     default:
876e7c8106dSJamin Lin         qemu_log_mask(LOG_GUEST_ERROR,
877e7c8106dSJamin Lin                       "%s: Unhandled read at offset 0x%" HWADDR_PRIx "\n",
878e7c8106dSJamin Lin                       __func__, offset);
879e7c8106dSJamin Lin     }
880e7c8106dSJamin Lin 
881e7c8106dSJamin Lin     trace_aspeed_ast2700_scu_read(offset, size, s->regs[reg]);
882e7c8106dSJamin Lin     return s->regs[reg];
883e7c8106dSJamin Lin }
884e7c8106dSJamin Lin 
aspeed_ast2700_scu_write(void * opaque,hwaddr offset,uint64_t data64,unsigned size)885e7c8106dSJamin Lin static void aspeed_ast2700_scu_write(void *opaque, hwaddr offset,
886e7c8106dSJamin Lin                                      uint64_t data64, unsigned size)
887e7c8106dSJamin Lin {
888e7c8106dSJamin Lin     AspeedSCUState *s = ASPEED_SCU(opaque);
889e7c8106dSJamin Lin     int reg = TO_REG(offset);
890e7c8106dSJamin Lin     /* Truncate here so bitwise operations below behave as expected */
891e7c8106dSJamin Lin     uint32_t data = data64;
892e7c8106dSJamin Lin 
893e7c8106dSJamin Lin     if (reg >= ASPEED_AST2700_SCU_NR_REGS) {
894e7c8106dSJamin Lin         qemu_log_mask(LOG_GUEST_ERROR,
895e7c8106dSJamin Lin                       "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
896e7c8106dSJamin Lin                 __func__, offset);
897e7c8106dSJamin Lin         return;
898e7c8106dSJamin Lin     }
899e7c8106dSJamin Lin 
900e7c8106dSJamin Lin     trace_aspeed_ast2700_scu_write(offset, size, data);
901e7c8106dSJamin Lin 
902e7c8106dSJamin Lin     switch (reg) {
903e7c8106dSJamin Lin     default:
904e7c8106dSJamin Lin         qemu_log_mask(LOG_GUEST_ERROR,
905e7c8106dSJamin Lin                       "%s: Unhandled write at offset 0x%" HWADDR_PRIx "\n",
906e7c8106dSJamin Lin                       __func__, offset);
907e7c8106dSJamin Lin         break;
908e7c8106dSJamin Lin     }
909e7c8106dSJamin Lin 
910e7c8106dSJamin Lin     s->regs[reg] = data;
911e7c8106dSJamin Lin }
912e7c8106dSJamin Lin 
913e7c8106dSJamin Lin static const MemoryRegionOps aspeed_ast2700_scu_ops = {
914e7c8106dSJamin Lin     .read = aspeed_ast2700_scu_read,
915e7c8106dSJamin Lin     .write = aspeed_ast2700_scu_write,
916e7c8106dSJamin Lin     .endianness = DEVICE_LITTLE_ENDIAN,
917f0095c8aSPhilippe Mathieu-Daudé     .impl.min_access_size = 4,
918f0095c8aSPhilippe Mathieu-Daudé     .impl.max_access_size = 4,
919e7c8106dSJamin Lin     .valid.min_access_size = 1,
920e7c8106dSJamin Lin     .valid.max_access_size = 8,
921e7c8106dSJamin Lin     .valid.unaligned = false,
922e7c8106dSJamin Lin };
923e7c8106dSJamin Lin 
924e7c8106dSJamin Lin static const uint32_t ast2700_a0_resets[ASPEED_AST2700_SCU_NR_REGS] = {
925e7c8106dSJamin Lin     [AST2700_HW_STRAP1_CLR]         = 0xFFF0FFF0,
926e7c8106dSJamin Lin     [AST2700_HW_STRAP1_LOCK]        = 0x00000FFF,
927e7c8106dSJamin Lin     [AST2700_HW_STRAP1_SEC1]        = 0x000000FF,
928e7c8106dSJamin Lin     [AST2700_HW_STRAP1_SEC2]        = 0x00000000,
929e7c8106dSJamin Lin     [AST2700_HW_STRAP1_SEC3]        = 0x1000408F,
930e7c8106dSJamin Lin     [AST2700_SCU_HPLL_PARAM]        = 0x0000009f,
931e7c8106dSJamin Lin     [AST2700_SCU_HPLL_EXT_PARAM]    = 0x8000004f,
932e7c8106dSJamin Lin     [AST2700_SCU_DPLL_PARAM]        = 0x0080009f,
933e7c8106dSJamin Lin     [AST2700_SCU_DPLL_EXT_PARAM]    = 0x8000004f,
934e7c8106dSJamin Lin     [AST2700_SCU_MPLL_PARAM]        = 0x00000040,
935e7c8106dSJamin Lin     [AST2700_SCU_MPLL_EXT_PARAM]    = 0x80000000,
936e7c8106dSJamin Lin     [AST2700_SCU_D1CLK_PARAM]       = 0x00050002,
937e7c8106dSJamin Lin     [AST2700_SCU_D2CLK_PARAM]       = 0x00050002,
938e7c8106dSJamin Lin     [AST2700_SCU_CRT1CLK_PARAM]     = 0x00050002,
939e7c8106dSJamin Lin     [AST2700_SCU_CRT2CLK_PARAM]     = 0x00050002,
940e7c8106dSJamin Lin     [AST2700_SCU_MPHYCLK_PARAM]     = 0x0000004c,
941e7c8106dSJamin Lin     [AST2700_SCU_FREQ_CNTR]         = 0x000375eb,
942e7c8106dSJamin Lin     [AST2700_SCU_CPU_SCRATCH_0]     = 0x00000000,
943e7c8106dSJamin Lin     [AST2700_SCU_CPU_SCRATCH_1]     = 0x00000004,
9442d082feaSJamin Lin     [AST2700_SCU_VGA_SCRATCH_0]     = 0x00000040,
945e7c8106dSJamin Lin };
946e7c8106dSJamin Lin 
aspeed_ast2700_scu_reset(DeviceState * dev)947e7c8106dSJamin Lin static void aspeed_ast2700_scu_reset(DeviceState *dev)
948e7c8106dSJamin Lin {
949e7c8106dSJamin Lin     AspeedSCUState *s = ASPEED_SCU(dev);
950e7c8106dSJamin Lin     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev);
951e7c8106dSJamin Lin 
952e7c8106dSJamin Lin     memcpy(s->regs, asc->resets, asc->nr_regs * 4);
953801e0dadSJamin Lin     s->regs[AST2700_SILICON_REV] = s->silicon_rev;
954720e850fSJamin Lin     s->regs[AST2700_HW_STRAP1] = s->hw_strap1;
955e7c8106dSJamin Lin }
956e7c8106dSJamin Lin 
aspeed_2700_scu_class_init(ObjectClass * klass,const void * data)957*12d1a768SPhilippe Mathieu-Daudé static void aspeed_2700_scu_class_init(ObjectClass *klass, const void *data)
958e7c8106dSJamin Lin {
959e7c8106dSJamin Lin     DeviceClass *dc = DEVICE_CLASS(klass);
960e7c8106dSJamin Lin     AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass);
961e7c8106dSJamin Lin 
962e7c8106dSJamin Lin     dc->desc = "ASPEED 2700 System Control Unit";
963e3d08143SPeter Maydell     device_class_set_legacy_reset(dc, aspeed_ast2700_scu_reset);
964e7c8106dSJamin Lin     asc->resets = ast2700_a0_resets;
965e7c8106dSJamin Lin     asc->calc_hpll = aspeed_2600_scu_calc_hpll;
966e7c8106dSJamin Lin     asc->get_apb = aspeed_2700_scu_get_apb_freq;
967e7c8106dSJamin Lin     asc->apb_divider = 4;
968e7c8106dSJamin Lin     asc->nr_regs = ASPEED_AST2700_SCU_NR_REGS;
969e7c8106dSJamin Lin     asc->clkin_25Mhz = true;
970e7c8106dSJamin Lin     asc->ops = &aspeed_ast2700_scu_ops;
971e7c8106dSJamin Lin }
972e7c8106dSJamin Lin 
aspeed_ast2700_scuio_read(void * opaque,hwaddr offset,unsigned size)973e7c8106dSJamin Lin static uint64_t aspeed_ast2700_scuio_read(void *opaque, hwaddr offset,
974e7c8106dSJamin Lin                                         unsigned size)
975e7c8106dSJamin Lin {
976e7c8106dSJamin Lin     AspeedSCUState *s = ASPEED_SCU(opaque);
977e7c8106dSJamin Lin     int reg = TO_REG(offset);
978e7c8106dSJamin Lin     if (reg >= ASPEED_AST2700_SCU_NR_REGS) {
979e7c8106dSJamin Lin         qemu_log_mask(LOG_GUEST_ERROR,
980e7c8106dSJamin Lin                       "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
981e7c8106dSJamin Lin                 __func__, offset);
982e7c8106dSJamin Lin         return 0;
983e7c8106dSJamin Lin     }
984e7c8106dSJamin Lin 
985e7c8106dSJamin Lin     switch (reg) {
986e7c8106dSJamin Lin     default:
987e7c8106dSJamin Lin         qemu_log_mask(LOG_GUEST_ERROR,
988e7c8106dSJamin Lin                       "%s: Unhandled read at offset 0x%" HWADDR_PRIx "\n",
989e7c8106dSJamin Lin                       __func__, offset);
990e7c8106dSJamin Lin     }
991e7c8106dSJamin Lin 
992e7c8106dSJamin Lin     trace_aspeed_ast2700_scuio_read(offset, size, s->regs[reg]);
993e7c8106dSJamin Lin     return s->regs[reg];
994e7c8106dSJamin Lin }
995e7c8106dSJamin Lin 
aspeed_ast2700_scuio_write(void * opaque,hwaddr offset,uint64_t data64,unsigned size)996e7c8106dSJamin Lin static void aspeed_ast2700_scuio_write(void *opaque, hwaddr offset,
997e7c8106dSJamin Lin                                      uint64_t data64, unsigned size)
998e7c8106dSJamin Lin {
999e7c8106dSJamin Lin     AspeedSCUState *s = ASPEED_SCU(opaque);
1000e7c8106dSJamin Lin     int reg = TO_REG(offset);
1001e7c8106dSJamin Lin     /* Truncate here so bitwise operations below behave as expected */
1002e7c8106dSJamin Lin     uint32_t data = data64;
1003e7c8106dSJamin Lin     bool updated = false;
1004e7c8106dSJamin Lin 
1005e7c8106dSJamin Lin     if (reg >= ASPEED_AST2700_SCU_NR_REGS) {
1006e7c8106dSJamin Lin         qemu_log_mask(LOG_GUEST_ERROR,
1007e7c8106dSJamin Lin                       "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
1008e7c8106dSJamin Lin                 __func__, offset);
1009e7c8106dSJamin Lin         return;
1010e7c8106dSJamin Lin     }
1011e7c8106dSJamin Lin 
1012e7c8106dSJamin Lin     trace_aspeed_ast2700_scuio_write(offset, size, data);
1013e7c8106dSJamin Lin 
1014e7c8106dSJamin Lin     switch (reg) {
1015e7c8106dSJamin Lin     case AST2700_SCUIO_CLK_STOP_CTL_1:
1016e7c8106dSJamin Lin     case AST2700_SCUIO_CLK_STOP_CTL_2:
1017e7c8106dSJamin Lin         s->regs[reg] |= data;
1018e7c8106dSJamin Lin         updated = true;
1019e7c8106dSJamin Lin         break;
1020e7c8106dSJamin Lin     case AST2700_SCUIO_CLK_STOP_CLR_1:
1021e7c8106dSJamin Lin     case AST2700_SCUIO_CLK_STOP_CLR_2:
1022e7c8106dSJamin Lin         s->regs[reg - 1] ^= data;
1023e7c8106dSJamin Lin         updated = true;
1024e7c8106dSJamin Lin         break;
1025e7c8106dSJamin Lin     default:
1026e7c8106dSJamin Lin         qemu_log_mask(LOG_GUEST_ERROR,
1027e7c8106dSJamin Lin                       "%s: Unhandled write at offset 0x%" HWADDR_PRIx "\n",
1028e7c8106dSJamin Lin                       __func__, offset);
1029e7c8106dSJamin Lin         break;
1030e7c8106dSJamin Lin     }
1031e7c8106dSJamin Lin 
1032e7c8106dSJamin Lin     if (!updated) {
1033e7c8106dSJamin Lin         s->regs[reg] = data;
1034e7c8106dSJamin Lin     }
1035e7c8106dSJamin Lin }
1036e7c8106dSJamin Lin 
1037e7c8106dSJamin Lin static const MemoryRegionOps aspeed_ast2700_scuio_ops = {
1038e7c8106dSJamin Lin     .read = aspeed_ast2700_scuio_read,
1039e7c8106dSJamin Lin     .write = aspeed_ast2700_scuio_write,
1040e7c8106dSJamin Lin     .endianness = DEVICE_LITTLE_ENDIAN,
1041f0095c8aSPhilippe Mathieu-Daudé     .impl.min_access_size = 4,
1042f0095c8aSPhilippe Mathieu-Daudé     .impl.max_access_size = 4,
1043e7c8106dSJamin Lin     .valid.min_access_size = 1,
1044e7c8106dSJamin Lin     .valid.max_access_size = 8,
1045e7c8106dSJamin Lin     .valid.unaligned = false,
1046e7c8106dSJamin Lin };
1047e7c8106dSJamin Lin 
1048e7c8106dSJamin Lin static const uint32_t ast2700_a0_resets_io[ASPEED_AST2700_SCU_NR_REGS] = {
1049e7c8106dSJamin Lin     [AST2700_HW_STRAP1_CLR]             = 0xFFF0FFF0,
1050e7c8106dSJamin Lin     [AST2700_HW_STRAP1_LOCK]            = 0x00000FFF,
1051e7c8106dSJamin Lin     [AST2700_HW_STRAP1_SEC1]            = 0x000000FF,
1052e7c8106dSJamin Lin     [AST2700_HW_STRAP1_SEC2]            = 0x00000000,
1053e7c8106dSJamin Lin     [AST2700_HW_STRAP1_SEC3]            = 0x1000408F,
1054e7c8106dSJamin Lin     [AST2700_SCUIO_CLK_STOP_CTL_1]      = 0xffff8400,
1055e7c8106dSJamin Lin     [AST2700_SCUIO_CLK_STOP_CTL_2]      = 0x00005f30,
1056e7c8106dSJamin Lin     [AST2700_SCUIO_CLK_SEL_1]           = 0x86900000,
1057e7c8106dSJamin Lin     [AST2700_SCUIO_CLK_SEL_2]           = 0x00400000,
1058e7c8106dSJamin Lin     [AST2700_SCUIO_HPLL_PARAM]          = 0x10000027,
1059e7c8106dSJamin Lin     [AST2700_SCUIO_HPLL_EXT_PARAM]      = 0x80000014,
1060e7c8106dSJamin Lin     [AST2700_SCUIO_APLL_PARAM]          = 0x1000001f,
1061e7c8106dSJamin Lin     [AST2700_SCUIO_APLL_EXT_PARAM]      = 0x8000000f,
1062e7c8106dSJamin Lin     [AST2700_SCUIO_DPLL_PARAM]          = 0x106e42ce,
1063e7c8106dSJamin Lin     [AST2700_SCUIO_DPLL_EXT_PARAM]      = 0x80000167,
1064e7c8106dSJamin Lin     [AST2700_SCUIO_DPLL_PARAM_READ]     = 0x106e42ce,
1065e7c8106dSJamin Lin     [AST2700_SCUIO_DPLL_EXT_PARAM_READ] = 0x80000167,
1066e7c8106dSJamin Lin     [AST2700_SCUIO_UARTCLK_GEN]         = 0x00014506,
1067e7c8106dSJamin Lin     [AST2700_SCUIO_HUARTCLK_GEN]        = 0x000145c0,
1068e7c8106dSJamin Lin     [AST2700_SCUIO_CLK_DUTY_MEAS_RST]   = 0x0c9100d2,
1069e7c8106dSJamin Lin };
1070e7c8106dSJamin Lin 
aspeed_2700_scuio_class_init(ObjectClass * klass,const void * data)1071*12d1a768SPhilippe Mathieu-Daudé static void aspeed_2700_scuio_class_init(ObjectClass *klass, const void *data)
1072e7c8106dSJamin Lin {
1073e7c8106dSJamin Lin     DeviceClass *dc = DEVICE_CLASS(klass);
1074e7c8106dSJamin Lin     AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass);
1075e7c8106dSJamin Lin 
1076e7c8106dSJamin Lin     dc->desc = "ASPEED 2700 System Control Unit I/O";
1077e3d08143SPeter Maydell     device_class_set_legacy_reset(dc, aspeed_ast2700_scu_reset);
1078e7c8106dSJamin Lin     asc->resets = ast2700_a0_resets_io;
1079e7c8106dSJamin Lin     asc->calc_hpll = aspeed_2600_scu_calc_hpll;
1080e7c8106dSJamin Lin     asc->get_apb = aspeed_2700_scuio_get_apb_freq;
1081e7c8106dSJamin Lin     asc->apb_divider = 2;
1082e7c8106dSJamin Lin     asc->nr_regs = ASPEED_AST2700_SCU_NR_REGS;
1083e7c8106dSJamin Lin     asc->clkin_25Mhz = true;
1084e7c8106dSJamin Lin     asc->ops = &aspeed_ast2700_scuio_ops;
1085e7c8106dSJamin Lin }
1086e7c8106dSJamin Lin 
1087e7c8106dSJamin Lin static const TypeInfo aspeed_2700_scu_info = {
1088e7c8106dSJamin Lin     .name = TYPE_ASPEED_2700_SCU,
1089e7c8106dSJamin Lin     .parent = TYPE_ASPEED_SCU,
1090e7c8106dSJamin Lin     .instance_size = sizeof(AspeedSCUState),
1091e7c8106dSJamin Lin     .class_init = aspeed_2700_scu_class_init,
1092e7c8106dSJamin Lin };
1093e7c8106dSJamin Lin 
1094e7c8106dSJamin Lin static const TypeInfo aspeed_2700_scuio_info = {
1095e7c8106dSJamin Lin     .name = TYPE_ASPEED_2700_SCUIO,
1096e7c8106dSJamin Lin     .parent = TYPE_ASPEED_SCU,
1097e7c8106dSJamin Lin     .instance_size = sizeof(AspeedSCUState),
1098e7c8106dSJamin Lin     .class_init = aspeed_2700_scuio_class_init,
1099e7c8106dSJamin Lin };
1100e7c8106dSJamin Lin 
1101fa541a60SSteven Lee static const uint32_t ast1030_a1_resets[ASPEED_AST2600_SCU_NR_REGS] = {
1102fa541a60SSteven Lee     [AST2600_SYS_RST_CTRL]      = 0xFFC3FED8,
1103fa541a60SSteven Lee     [AST2600_SYS_RST_CTRL2]     = 0x09FFFFFC,
1104fa541a60SSteven Lee     [AST2600_CLK_STOP_CTRL]     = 0xFFFF7F8A,
1105fa541a60SSteven Lee     [AST2600_CLK_STOP_CTRL2]    = 0xFFF0FFF0,
1106fa541a60SSteven Lee     [AST2600_DEBUG_CTRL2]       = 0x00000000,
1107fa541a60SSteven Lee     [AST2600_HPLL_PARAM]        = 0x10004077,
1108fa541a60SSteven Lee     [AST2600_HPLL_EXT]          = 0x00000031,
1109fa541a60SSteven Lee     [AST2600_CLK_SEL4]          = 0x43F90900,
1110fa541a60SSteven Lee     [AST2600_CLK_SEL5]          = 0x40000000,
1111fa541a60SSteven Lee     [AST2600_CHIP_ID0]          = 0xDEADBEEF,
1112fa541a60SSteven Lee     [AST2600_CHIP_ID1]          = 0x0BADCAFE,
1113fa541a60SSteven Lee };
1114fa541a60SSteven Lee 
aspeed_ast1030_scu_reset(DeviceState * dev)1115fa541a60SSteven Lee static void aspeed_ast1030_scu_reset(DeviceState *dev)
1116fa541a60SSteven Lee {
1117fa541a60SSteven Lee     AspeedSCUState *s = ASPEED_SCU(dev);
1118fa541a60SSteven Lee     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev);
1119fa541a60SSteven Lee 
1120fa541a60SSteven Lee     memcpy(s->regs, asc->resets, asc->nr_regs * 4);
1121fa541a60SSteven Lee 
1122fa541a60SSteven Lee     s->regs[AST2600_SILICON_REV] = AST1030_A1_SILICON_REV;
1123fa541a60SSteven Lee     s->regs[AST2600_SILICON_REV2] = s->silicon_rev;
1124fa541a60SSteven Lee     s->regs[AST2600_HW_STRAP1] = s->hw_strap1;
1125fa541a60SSteven Lee     s->regs[AST2600_HW_STRAP2] = s->hw_strap2;
1126fa541a60SSteven Lee     s->regs[PROT_KEY] = s->hw_prot_key;
1127fa541a60SSteven Lee }
1128fa541a60SSteven Lee 
aspeed_1030_scu_class_init(ObjectClass * klass,const void * data)1129*12d1a768SPhilippe Mathieu-Daudé static void aspeed_1030_scu_class_init(ObjectClass *klass, const void *data)
1130fa541a60SSteven Lee {
1131fa541a60SSteven Lee     DeviceClass *dc = DEVICE_CLASS(klass);
1132fa541a60SSteven Lee     AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass);
1133fa541a60SSteven Lee 
1134fa541a60SSteven Lee     dc->desc = "ASPEED 1030 System Control Unit";
1135e3d08143SPeter Maydell     device_class_set_legacy_reset(dc, aspeed_ast1030_scu_reset);
1136fa541a60SSteven Lee     asc->resets = ast1030_a1_resets;
1137fa541a60SSteven Lee     asc->calc_hpll = aspeed_2600_scu_calc_hpll;
1138fa541a60SSteven Lee     asc->get_apb = aspeed_1030_scu_get_apb_freq;
1139fa541a60SSteven Lee     asc->apb_divider = 2;
1140fa541a60SSteven Lee     asc->nr_regs = ASPEED_AST2600_SCU_NR_REGS;
1141fa541a60SSteven Lee     asc->clkin_25Mhz = true;
1142fa541a60SSteven Lee     asc->ops = &aspeed_ast2600_scu_ops;
1143fa541a60SSteven Lee }
1144fa541a60SSteven Lee 
1145fa541a60SSteven Lee static const TypeInfo aspeed_1030_scu_info = {
1146fa541a60SSteven Lee     .name = TYPE_ASPEED_1030_SCU,
1147fa541a60SSteven Lee     .parent = TYPE_ASPEED_SCU,
1148fa541a60SSteven Lee     .instance_size = sizeof(AspeedSCUState),
1149fa541a60SSteven Lee     .class_init = aspeed_1030_scu_class_init,
1150fa541a60SSteven Lee };
1151fa541a60SSteven Lee 
aspeed_scu_register_types(void)11521c8a2388SAndrew Jeffery static void aspeed_scu_register_types(void)
11531c8a2388SAndrew Jeffery {
11541c8a2388SAndrew Jeffery     type_register_static(&aspeed_scu_info);
11559a937f6cSCédric Le Goater     type_register_static(&aspeed_2400_scu_info);
11569a937f6cSCédric Le Goater     type_register_static(&aspeed_2500_scu_info);
1157e09cf363SJoel Stanley     type_register_static(&aspeed_2600_scu_info);
1158fa541a60SSteven Lee     type_register_static(&aspeed_1030_scu_info);
1159e7c8106dSJamin Lin     type_register_static(&aspeed_2700_scu_info);
1160e7c8106dSJamin Lin     type_register_static(&aspeed_2700_scuio_info);
11611c8a2388SAndrew Jeffery }
11621c8a2388SAndrew Jeffery 
11631c8a2388SAndrew Jeffery type_init(aspeed_scu_register_types);
1164